flush.S 1.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 * Cache flushing routines.
 *
4 5
 * Copyright (C) 1999-2001, 2005 Hewlett-Packard Co
 *	David Mosberger-Tang <davidm@hpl.hp.com>
6 7
 *
 * 05/28/05 Zoltan Menyhart	Dynamic stride size
L
Linus Torvalds 已提交
8
 */
9

L
Linus Torvalds 已提交
10
#include <asm/asmmacro.h>
11

L
Linus Torvalds 已提交
12 13 14

	/*
	 * flush_icache_range(start,end)
15 16 17 18
	 *
	 *	Make i-cache(s) coherent with d-caches.
	 *
	 *	Must deal with range from start to end-1 but nothing else (need to
L
Linus Torvalds 已提交
19
	 *	be careful not to touch addresses that may be unmapped).
20 21
	 *
	 *	Note: "in0" and "in1" are preserved for debugging purposes.
L
Linus Torvalds 已提交
22 23
	 */
GLOBAL_ENTRY(flush_icache_range)
24

L
Linus Torvalds 已提交
25
	.prologue
26 27 28 29 30 31
	alloc	r2=ar.pfs,2,0,0,0
	movl	r3=ia64_i_cache_stride_shift
 	mov	r21=1
	;;
	ld8	r20=[r3]		// r20: stride shift
	sub	r22=in1,r0,1		// last byte address
L
Linus Torvalds 已提交
32
	;;
33 34 35 36 37 38 39 40 41
	shr.u	r23=in0,r20		// start / (stride size)
	shr.u	r22=r22,r20		// (last byte address) / (stride size)
	shl	r21=r21,r20		// r21: stride size of the i-cache(s)
	;;
	sub	r8=r22,r23		// number of strides - 1
	shl	r24=r23,r20		// r24: addresses for "fc.i" =
					//	"start" rounded down to stride boundary
	.save	ar.lc,r3
	mov	r3=ar.lc		// save ar.lc
L
Linus Torvalds 已提交
42 43 44
	;;

	.body
45
	mov	ar.lc=r8
L
Linus Torvalds 已提交
46
	;;
47 48 49 50 51 52
	/*
	 * 32 byte aligned loop, even number of (actually 2) bundles
	 */
.Loop:	fc.i	r24			// issuable on M0 only
	add	r24=r21,r24		// we flush "stride size" bytes per iteration
	nop.i	0
L
Linus Torvalds 已提交
53 54 55 56 57 58
	br.cloop.sptk.few .Loop
	;;
	sync.i
	;;
	srlz.i
	;;
59
	mov	ar.lc=r3		// restore ar.lc
L
Linus Torvalds 已提交
60 61
	br.ret.sptk.many rp
END(flush_icache_range)