nand.h 36.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *  linux/include/linux/mtd/nand.h
 *
D
David Woodhouse 已提交
4 5 6
 *  Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
 *                        Steven J. Hill <sjhill@realitydiluted.com>
 *		          Thomas Gleixner <tglx@linutronix.de>
L
Linus Torvalds 已提交
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
12 13
 * Info:
 *	Contains standard defines and IDs for NAND flash devices
L
Linus Torvalds 已提交
14
 *
15 16
 * Changelog:
 *	See git changelog.
L
Linus Torvalds 已提交
17 18 19 20 21 22 23
 */
#ifndef __LINUX_MTD_NAND_H
#define __LINUX_MTD_NAND_H

#include <linux/wait.h>
#include <linux/spinlock.h>
#include <linux/mtd/mtd.h>
24
#include <linux/mtd/flashchip.h>
A
Alessandro Rubini 已提交
25
#include <linux/mtd/bbm.h>
L
Linus Torvalds 已提交
26 27

struct mtd_info;
28
struct nand_flash_dev;
29 30
struct device_node;

L
Linus Torvalds 已提交
31
/* Scan and identify a NAND device */
32
int nand_scan(struct mtd_info *mtd, int max_chips);
S
Sebastian Andrzej Siewior 已提交
33 34 35 36
/*
 * Separate phases of nand_scan(), allowing board driver to intervene
 * and override command or ECC setup according to flash type.
 */
37
int nand_scan_ident(struct mtd_info *mtd, int max_chips,
38
			   struct nand_flash_dev *table);
39
int nand_scan_tail(struct mtd_info *mtd);
40

L
Linus Torvalds 已提交
41
/* Free resources held by the NAND device */
42
void nand_release(struct mtd_info *mtd);
L
Linus Torvalds 已提交
43

44
/* Internal helper for board drivers which need to override command function */
45
void nand_wait_ready(struct mtd_info *mtd);
46

47
/* locks all blocks present in the device */
48
int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
49

50
/* unlocks specified locked blocks */
51
int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
52

L
Linus Torvalds 已提交
53 54 55 56 57
/* The maximum number of NAND chips in an array */
#define NAND_MAX_CHIPS		8

/*
 * Constants for hardware specific CLE/ALE/NCE function
58 59 60 61
 *
 * These are bits which can be or'ed to set/clear multiple
 * bits in one go.
 */
L
Linus Torvalds 已提交
62
/* Select the chip by setting nCE to low */
63
#define NAND_NCE		0x01
L
Linus Torvalds 已提交
64
/* Select the command latch by setting CLE to high */
65
#define NAND_CLE		0x02
L
Linus Torvalds 已提交
66
/* Select the address latch by setting ALE to high */
67 68 69 70 71
#define NAND_ALE		0x04

#define NAND_CTRL_CLE		(NAND_NCE | NAND_CLE)
#define NAND_CTRL_ALE		(NAND_NCE | NAND_ALE)
#define NAND_CTRL_CHANGE	0x80
L
Linus Torvalds 已提交
72 73 74 75 76 77

/*
 * Standard NAND flash commands
 */
#define NAND_CMD_READ0		0
#define NAND_CMD_READ1		1
78
#define NAND_CMD_RNDOUT		5
L
Linus Torvalds 已提交
79 80 81 82 83
#define NAND_CMD_PAGEPROG	0x10
#define NAND_CMD_READOOB	0x50
#define NAND_CMD_ERASE1		0x60
#define NAND_CMD_STATUS		0x70
#define NAND_CMD_SEQIN		0x80
84
#define NAND_CMD_RNDIN		0x85
L
Linus Torvalds 已提交
85 86
#define NAND_CMD_READID		0x90
#define NAND_CMD_ERASE2		0xd0
87
#define NAND_CMD_PARAM		0xec
88 89
#define NAND_CMD_GET_FEATURES	0xee
#define NAND_CMD_SET_FEATURES	0xef
L
Linus Torvalds 已提交
90 91
#define NAND_CMD_RESET		0xff

92 93 94 95
#define NAND_CMD_LOCK		0x2a
#define NAND_CMD_UNLOCK1	0x23
#define NAND_CMD_UNLOCK2	0x24

L
Linus Torvalds 已提交
96 97
/* Extended commands for large page devices */
#define NAND_CMD_READSTART	0x30
98
#define NAND_CMD_RNDOUTSTART	0xE0
L
Linus Torvalds 已提交
99 100
#define NAND_CMD_CACHEDPROG	0x15

101 102
#define NAND_CMD_NONE		-1

L
Linus Torvalds 已提交
103 104 105 106 107 108 109
/* Status bits */
#define NAND_STATUS_FAIL	0x01
#define NAND_STATUS_FAIL_N1	0x02
#define NAND_STATUS_TRUE_READY	0x20
#define NAND_STATUS_READY	0x40
#define NAND_STATUS_WP		0x80

110
/*
L
Linus Torvalds 已提交
111 112
 * Constants for ECC_MODES
 */
T
Thomas Gleixner 已提交
113 114 115 116 117
typedef enum {
	NAND_ECC_NONE,
	NAND_ECC_SOFT,
	NAND_ECC_HW,
	NAND_ECC_HW_SYNDROME,
118
	NAND_ECC_HW_OOB_FIRST,
T
Thomas Gleixner 已提交
119
} nand_ecc_modes_t;
L
Linus Torvalds 已提交
120

121 122 123 124 125 126
enum nand_ecc_algo {
	NAND_ECC_UNKNOWN,
	NAND_ECC_HAMMING,
	NAND_ECC_BCH,
};

L
Linus Torvalds 已提交
127 128
/*
 * Constants for Hardware ECC
129
 */
L
Linus Torvalds 已提交
130 131 132 133
/* Reset Hardware ECC for read */
#define NAND_ECC_READ		0
/* Reset Hardware ECC for write */
#define NAND_ECC_WRITE		1
134
/* Enable Hardware ECC before syndrome is read back from flash */
L
Linus Torvalds 已提交
135 136
#define NAND_ECC_READSYN	2

137 138 139 140 141 142 143 144
/*
 * Enable generic NAND 'page erased' check. This check is only done when
 * ecc.correct() returns -EBADMSG.
 * Set this flag if your implementation does not fix bitflips in erased
 * pages and you want to rely on the default implementation.
 */
#define NAND_ECC_GENERIC_ERASED_CHECK	BIT(0)

145 146 147 148
/* Bit mask for flags passed to do_nand_read_ecc */
#define NAND_GET_DEVICE		0x80


S
Sebastian Andrzej Siewior 已提交
149 150 151 152
/*
 * Option constants for bizarre disfunctionality and real
 * features.
 */
153
/* Buswidth is 16 bit */
L
Linus Torvalds 已提交
154 155 156
#define NAND_BUSWIDTH_16	0x00000002
/* Chip has cache program function */
#define NAND_CACHEPRG		0x00000008
157 158 159 160 161 162 163
/*
 * Chip requires ready check on read (for auto-incremented sequential read).
 * True only for small page devices; large page devices do not support
 * autoincrement.
 */
#define NAND_NEED_READRDY	0x00000100

164 165 166
/* Chip does not allow subpage writes */
#define NAND_NO_SUBPAGE_WRITE	0x00000200

167 168 169 170 171 172
/* Device is one of 'new' xD cards that expose fake nand command set */
#define NAND_BROKEN_XD		0x00000400

/* Device behaves just like nand, but is readonly */
#define NAND_ROM		0x00000800

173 174 175
/* Device supports subpage reads */
#define NAND_SUBPAGE_READ	0x00001000

176 177 178 179 180 181
/*
 * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
 * patterns.
 */
#define NAND_NEED_SCRAMBLING	0x00002000

L
Linus Torvalds 已提交
182
/* Options valid for Samsung large page devices */
183
#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
L
Linus Torvalds 已提交
184 185 186

/* Macros to identify the above */
#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
187
#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
L
Linus Torvalds 已提交
188 189

/* Non chip related options */
190
/* This option skips the bbt scan during initialization. */
191
#define NAND_SKIP_BBTSCAN	0x00010000
S
Sebastian Andrzej Siewior 已提交
192 193 194 195
/*
 * This option is defined if the board driver allocates its own buffers
 * (e.g. because it needs them DMA-coherent).
 */
196
#define NAND_OWN_BUFFERS	0x00020000
197
/* Chip may not exist, so silence any errors in scan */
198
#define NAND_SCAN_SILENT_NODEV	0x00040000
199 200 201 202 203 204 205
/*
 * Autodetect nand buswidth with readid/onfi.
 * This suppose the driver will configure the hardware in 8 bits mode
 * when calling nand_scan_ident, and update its configuration
 * before calling nand_scan_tail.
 */
#define NAND_BUSWIDTH_AUTO      0x00080000
206 207 208 209 210
/*
 * This option could be defined by controller drivers to protect against
 * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
 */
#define NAND_USE_BOUNCE_BUFFER	0x00100000
211

L
Linus Torvalds 已提交
212
/* Options set by nand scan */
T
Thomas Gleixner 已提交
213
/* Nand scan has allocated controller struct */
214
#define NAND_CONTROLLER_ALLOC	0x80000000
L
Linus Torvalds 已提交
215

216 217 218
/* Cell info constants */
#define NAND_CI_CHIPNR_MSK	0x03
#define NAND_CI_CELLTYPE_MSK	0x0C
219
#define NAND_CI_CELLTYPE_SHIFT	2
L
Linus Torvalds 已提交
220 221 222 223

/* Keep gcc happy */
struct nand_chip;

224 225 226 227
/* ONFI features */
#define ONFI_FEATURE_16_BIT_BUS		(1 << 0)
#define ONFI_FEATURE_EXT_PARAM_PAGE	(1 << 7)

228 229 230 231 232 233 234 235 236
/* ONFI timing mode, used in both asynchronous and synchronous mode */
#define ONFI_TIMING_MODE_0		(1 << 0)
#define ONFI_TIMING_MODE_1		(1 << 1)
#define ONFI_TIMING_MODE_2		(1 << 2)
#define ONFI_TIMING_MODE_3		(1 << 3)
#define ONFI_TIMING_MODE_4		(1 << 4)
#define ONFI_TIMING_MODE_5		(1 << 5)
#define ONFI_TIMING_MODE_UNKNOWN	(1 << 6)

237 238 239
/* ONFI feature address */
#define ONFI_FEATURE_ADDR_TIMING_MODE	0x1

240 241 242
/* Vendor-specific feature address (Micron) */
#define ONFI_FEATURE_ADDR_READ_RETRY	0x89

243 244 245
/* ONFI subfeature parameters length */
#define ONFI_SUBFEATURE_PARAM_LEN	4

246 247 248
/* ONFI optional commands SET/GET FEATURES supported? */
#define ONFI_OPT_CMD_SET_GET_FEATURES	(1 << 2)

249 250
struct nand_onfi_params {
	/* rev info and features block */
251 252 253 254 255
	/* 'O' 'N' 'F' 'I'  */
	u8 sig[4];
	__le16 revision;
	__le16 features;
	__le16 opt_cmd;
256 257 258 259
	u8 reserved0[2];
	__le16 ext_param_page_length; /* since ONFI 2.1 */
	u8 num_of_param_pages;        /* since ONFI 2.1 */
	u8 reserved1[17];
260 261

	/* manufacturer information block */
262 263 264 265 266
	char manufacturer[12];
	char model[20];
	u8 jedec_id;
	__le16 date_code;
	u8 reserved2[13];
267 268

	/* memory organization block */
269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
	__le32 byte_per_page;
	__le16 spare_bytes_per_page;
	__le32 data_bytes_per_ppage;
	__le16 spare_bytes_per_ppage;
	__le32 pages_per_block;
	__le32 blocks_per_lun;
	u8 lun_count;
	u8 addr_cycles;
	u8 bits_per_cell;
	__le16 bb_per_lun;
	__le16 block_endurance;
	u8 guaranteed_good_blocks;
	__le16 guaranteed_block_endurance;
	u8 programs_per_page;
	u8 ppage_attr;
	u8 ecc_bits;
	u8 interleaved_bits;
	u8 interleaved_ops;
	u8 reserved3[13];
288 289

	/* electrical parameter block */
290 291 292 293 294 295 296 297
	u8 io_pin_capacitance_max;
	__le16 async_timing_mode;
	__le16 program_cache_timing_mode;
	__le16 t_prog;
	__le16 t_bers;
	__le16 t_r;
	__le16 t_ccs;
	__le16 src_sync_timing_mode;
298
	u8 src_ssync_features;
299 300 301 302
	__le16 clk_pin_capacitance_typ;
	__le16 io_pin_capacitance_typ;
	__le16 input_pin_capacitance_typ;
	u8 input_pin_capacitance_max;
303
	u8 driver_strength_support;
304
	__le16 t_int_r;
305
	__le16 t_adl;
306
	u8 reserved4[8];
307 308

	/* vendor */
309 310
	__le16 vendor_revision;
	u8 vendor[88];
311 312

	__le16 crc;
B
Brian Norris 已提交
313
} __packed;
314 315 316

#define ONFI_CRC_BASE	0x4F4E

317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
/* Extended ECC information Block Definition (since ONFI 2.1) */
struct onfi_ext_ecc_info {
	u8 ecc_bits;
	u8 codeword_size;
	__le16 bb_per_lun;
	__le16 block_endurance;
	u8 reserved[2];
} __packed;

#define ONFI_SECTION_TYPE_0	0	/* Unused section. */
#define ONFI_SECTION_TYPE_1	1	/* for additional sections. */
#define ONFI_SECTION_TYPE_2	2	/* for ECC information. */
struct onfi_ext_section {
	u8 type;
	u8 length;
} __packed;

#define ONFI_EXT_SECTION_MAX 8

/* Extended Parameter Page Definition (since ONFI 2.1) */
struct onfi_ext_param_page {
	__le16 crc;
	u8 sig[4];             /* 'E' 'P' 'P' 'S' */
	u8 reserved0[10];
	struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];

	/*
	 * The actual size of the Extended Parameter Page is in
	 * @ext_param_page_length of nand_onfi_params{}.
	 * The following are the variable length sections.
	 * So we do not add any fields below. Please see the ONFI spec.
	 */
} __packed;

351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370
struct nand_onfi_vendor_micron {
	u8 two_plane_read;
	u8 read_cache;
	u8 read_unique_id;
	u8 dq_imped;
	u8 dq_imped_num_settings;
	u8 dq_imped_feat_addr;
	u8 rb_pulldown_strength;
	u8 rb_pulldown_strength_feat_addr;
	u8 rb_pulldown_strength_num_settings;
	u8 otp_mode;
	u8 otp_page_start;
	u8 otp_data_prot_addr;
	u8 otp_num_pages;
	u8 otp_feat_addr;
	u8 read_retry_options;
	u8 reserved[72];
	u8 param_revision;
} __packed;

371 372 373 374 375 376 377 378
struct jedec_ecc_info {
	u8 ecc_bits;
	u8 codeword_size;
	__le16 bb_per_lun;
	__le16 block_endurance;
	u8 reserved[2];
} __packed;

379 380 381
/* JEDEC features */
#define JEDEC_FEATURE_16_BIT_BUS	(1 << 0)

382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428
struct nand_jedec_params {
	/* rev info and features block */
	/* 'J' 'E' 'S' 'D'  */
	u8 sig[4];
	__le16 revision;
	__le16 features;
	u8 opt_cmd[3];
	__le16 sec_cmd;
	u8 num_of_param_pages;
	u8 reserved0[18];

	/* manufacturer information block */
	char manufacturer[12];
	char model[20];
	u8 jedec_id[6];
	u8 reserved1[10];

	/* memory organization block */
	__le32 byte_per_page;
	__le16 spare_bytes_per_page;
	u8 reserved2[6];
	__le32 pages_per_block;
	__le32 blocks_per_lun;
	u8 lun_count;
	u8 addr_cycles;
	u8 bits_per_cell;
	u8 programs_per_page;
	u8 multi_plane_addr;
	u8 multi_plane_op_attr;
	u8 reserved3[38];

	/* electrical parameter block */
	__le16 async_sdr_speed_grade;
	__le16 toggle_ddr_speed_grade;
	__le16 sync_ddr_speed_grade;
	u8 async_sdr_features;
	u8 toggle_ddr_features;
	u8 sync_ddr_features;
	__le16 t_prog;
	__le16 t_bers;
	__le16 t_r;
	__le16 t_r_multi_plane;
	__le16 t_ccs;
	__le16 io_pin_capacitance_typ;
	__le16 input_pin_capacitance_typ;
	__le16 clk_pin_capacitance_typ;
	u8 driver_strength_support;
429
	__le16 t_adl;
430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
	u8 reserved4[36];

	/* ECC and endurance block */
	u8 guaranteed_good_blocks;
	__le16 guaranteed_block_endurance;
	struct jedec_ecc_info ecc_info[4];
	u8 reserved5[29];

	/* reserved */
	u8 reserved6[148];

	/* vendor */
	__le16 vendor_rev_num;
	u8 reserved7[88];

	/* CRC for Parameter Page */
	__le16 crc;
} __packed;

L
Linus Torvalds 已提交
449
/**
R
Randy Dunlap 已提交
450
 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
451
 * @lock:               protection lock
L
Linus Torvalds 已提交
452
 * @active:		the mtd device which holds the controller currently
S
Sebastian Andrzej Siewior 已提交
453 454 455
 * @wq:			wait queue to sleep on if a NAND operation is in
 *			progress used instead of the per chip wait queue
 *			when a hw controller is available.
L
Linus Torvalds 已提交
456 457
 */
struct nand_hw_control {
458
	spinlock_t lock;
L
Linus Torvalds 已提交
459
	struct nand_chip *active;
460
	wait_queue_head_t wq;
L
Linus Torvalds 已提交
461 462
};

463 464 465 466 467 468 469
static inline void nand_hw_control_init(struct nand_hw_control *nfc)
{
	nfc->active = NULL;
	spin_lock_init(&nfc->lock);
	init_waitqueue_head(&nfc->wq);
}

T
Thomas Gleixner 已提交
470
/**
471 472
 * struct nand_ecc_ctrl - Control structure for ECC
 * @mode:	ECC mode
473
 * @algo:	ECC algorithm
474 475 476
 * @steps:	number of ECC steps per page
 * @size:	data bytes per ECC step
 * @bytes:	ECC bytes per step
477
 * @strength:	max number of correctible bits per ECC step
478 479 480
 * @total:	total number of ECC bytes per page
 * @prepad:	padding information for syndrome based ECC generators
 * @postpad:	padding information for syndrome based ECC generators
481
 * @options:	ECC specific options (see NAND_ECC_XXX flags defined above)
482 483
 * @priv:	pointer to private ECC control data
 * @hwctl:	function to control hardware ECC generator. Must only
T
Thomas Gleixner 已提交
484
 *		be provided if an hardware ECC is available
485
 * @calculate:	function for ECC calculation or readback from ECC hardware
486 487 488 489 490 491 492
 * @correct:	function for ECC correction, matching to ECC generator (sw/hw).
 *		Should return a positive number representing the number of
 *		corrected bitflips, -EBADMSG if the number of bitflips exceed
 *		ECC strength, or any other error code if the error is not
 *		directly related to correction.
 *		If -EBADMSG is returned the input buffers should be left
 *		untouched.
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
 * @read_page_raw:	function to read a raw page without ECC. This function
 *			should hide the specific layout used by the ECC
 *			controller and always return contiguous in-band and
 *			out-of-band data even if they're not stored
 *			contiguously on the NAND chip (e.g.
 *			NAND_ECC_HW_SYNDROME interleaves in-band and
 *			out-of-band data).
 * @write_page_raw:	function to write a raw page without ECC. This function
 *			should hide the specific layout used by the ECC
 *			controller and consider the passed data as contiguous
 *			in-band and out-of-band data. ECC controller is
 *			responsible for doing the appropriate transformations
 *			to adapt to its specific layout (e.g.
 *			NAND_ECC_HW_SYNDROME interleaves in-band and
 *			out-of-band data).
508
 * @read_page:	function to read a page according to the ECC generator
509 510 511 512
 *		requirements; returns maximum number of bitflips corrected in
 *		any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
 * @read_subpage:	function to read parts of the page covered by ECC;
 *			returns same as read_page()
513
 * @write_subpage:	function to write parts of the page covered by ECC.
514
 * @write_page:	function to write a page according to the ECC generator
S
Sebastian Andrzej Siewior 已提交
515
 *		requirements.
516
 * @write_oob_raw:	function to write chip OOB data without ECC
517
 * @read_oob_raw:	function to read chip OOB data without ECC
R
Randy Dunlap 已提交
518 519
 * @read_oob:	function to read chip OOB data
 * @write_oob:	function to write chip OOB data
T
Thomas Gleixner 已提交
520 521
 */
struct nand_ecc_ctrl {
522
	nand_ecc_modes_t mode;
523
	enum nand_ecc_algo algo;
524 525 526 527
	int steps;
	int size;
	int bytes;
	int total;
528
	int strength;
529 530
	int prepad;
	int postpad;
531
	unsigned int options;
532
	void *priv;
533 534 535 536 537 538
	void (*hwctl)(struct mtd_info *mtd, int mode);
	int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
			uint8_t *ecc_code);
	int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
			uint8_t *calc_ecc);
	int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
539
			uint8_t *buf, int oob_required, int page);
540
	int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
541
			const uint8_t *buf, int oob_required, int page);
542
	int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
543
			uint8_t *buf, int oob_required, int page);
544
	int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
545
			uint32_t offs, uint32_t len, uint8_t *buf, int page);
546 547
	int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
			uint32_t offset, uint32_t data_len,
548
			const uint8_t *data_buf, int oob_required, int page);
549
	int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
550
			const uint8_t *buf, int oob_required, int page);
551 552
	int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
			int page);
553
	int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
554 555
			int page);
	int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
556 557
	int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
			int page);
558 559 560 561
};

/**
 * struct nand_buffers - buffer structure for read/write
562 563 564
 * @ecccalc:	buffer pointer for calculated ECC, size is oobsize.
 * @ecccode:	buffer pointer for ECC read from flash, size is oobsize.
 * @databuf:	buffer pointer for data, size is (page size + oobsize).
565 566 567 568 569
 *
 * Do not change the order of buffers. databuf and oobrbuf must be in
 * consecutive order.
 */
struct nand_buffers {
570 571 572
	uint8_t	*ecccalc;
	uint8_t	*ecccode;
	uint8_t *databuf;
T
Thomas Gleixner 已提交
573 574
};

575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691
/**
 * struct nand_sdr_timings - SDR NAND chip timings
 *
 * This struct defines the timing requirements of a SDR NAND chip.
 * These information can be found in every NAND datasheets and the timings
 * meaning are described in the ONFI specifications:
 * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
 * Parameters)
 *
 * All these timings are expressed in picoseconds.
 *
 * @tALH_min: ALE hold time
 * @tADL_min: ALE to data loading time
 * @tALS_min: ALE setup time
 * @tAR_min: ALE to RE# delay
 * @tCEA_max: CE# access time
 * @tCEH_min:
 * @tCH_min:  CE# hold time
 * @tCHZ_max: CE# high to output hi-Z
 * @tCLH_min: CLE hold time
 * @tCLR_min: CLE to RE# delay
 * @tCLS_min: CLE setup time
 * @tCOH_min: CE# high to output hold
 * @tCS_min: CE# setup time
 * @tDH_min: Data hold time
 * @tDS_min: Data setup time
 * @tFEAT_max: Busy time for Set Features and Get Features
 * @tIR_min: Output hi-Z to RE# low
 * @tITC_max: Interface and Timing Mode Change time
 * @tRC_min: RE# cycle time
 * @tREA_max: RE# access time
 * @tREH_min: RE# high hold time
 * @tRHOH_min: RE# high to output hold
 * @tRHW_min: RE# high to WE# low
 * @tRHZ_max: RE# high to output hi-Z
 * @tRLOH_min: RE# low to output hold
 * @tRP_min: RE# pulse width
 * @tRR_min: Ready to RE# low (data only)
 * @tRST_max: Device reset time, measured from the falling edge of R/B# to the
 *	      rising edge of R/B#.
 * @tWB_max: WE# high to SR[6] low
 * @tWC_min: WE# cycle time
 * @tWH_min: WE# high hold time
 * @tWHR_min: WE# high to RE# low
 * @tWP_min: WE# pulse width
 * @tWW_min: WP# transition to WE# low
 */
struct nand_sdr_timings {
	u32 tALH_min;
	u32 tADL_min;
	u32 tALS_min;
	u32 tAR_min;
	u32 tCEA_max;
	u32 tCEH_min;
	u32 tCH_min;
	u32 tCHZ_max;
	u32 tCLH_min;
	u32 tCLR_min;
	u32 tCLS_min;
	u32 tCOH_min;
	u32 tCS_min;
	u32 tDH_min;
	u32 tDS_min;
	u32 tFEAT_max;
	u32 tIR_min;
	u32 tITC_max;
	u32 tRC_min;
	u32 tREA_max;
	u32 tREH_min;
	u32 tRHOH_min;
	u32 tRHW_min;
	u32 tRHZ_max;
	u32 tRLOH_min;
	u32 tRP_min;
	u32 tRR_min;
	u64 tRST_max;
	u32 tWB_max;
	u32 tWC_min;
	u32 tWH_min;
	u32 tWHR_min;
	u32 tWP_min;
	u32 tWW_min;
};

/**
 * enum nand_data_interface_type - NAND interface timing type
 * @NAND_SDR_IFACE:	Single Data Rate interface
 */
enum nand_data_interface_type {
	NAND_SDR_IFACE,
};

/**
 * struct nand_data_interface - NAND interface timing
 * @type:	type of the timing
 * @timings:	The timing, type according to @type
 */
struct nand_data_interface {
	enum nand_data_interface_type type;
	union {
		struct nand_sdr_timings sdr;
	} timings;
};

/**
 * nand_get_sdr_timings - get SDR timing from data interface
 * @conf:	The data interface
 */
static inline const struct nand_sdr_timings *
nand_get_sdr_timings(const struct nand_data_interface *conf)
{
	if (conf->type != NAND_SDR_IFACE)
		return ERR_PTR(-EINVAL);

	return &conf->timings.sdr;
}

L
Linus Torvalds 已提交
692 693
/**
 * struct nand_chip - NAND Private Flash Chip Data
694
 * @mtd:		MTD device registered to the MTD framework
S
Sebastian Andrzej Siewior 已提交
695 696 697 698
 * @IO_ADDR_R:		[BOARDSPECIFIC] address to read the 8 I/O lines of the
 *			flash device
 * @IO_ADDR_W:		[BOARDSPECIFIC] address to write the 8 I/O lines of the
 *			flash device.
L
Linus Torvalds 已提交
699 700
 * @read_byte:		[REPLACEABLE] read one byte from the chip
 * @read_word:		[REPLACEABLE] read one word from the chip
701 702
 * @write_byte:		[REPLACEABLE] write a single byte to the chip on the
 *			low 8 I/O lines
L
Linus Torvalds 已提交
703 704 705
 * @write_buf:		[REPLACEABLE] write data from the buffer to the chip
 * @read_buf:		[REPLACEABLE] read data from the chip into the buffer
 * @select_chip:	[REPLACEABLE] select chip nr
706 707
 * @block_bad:		[REPLACEABLE] check if a block is bad, using OOB markers
 * @block_markbad:	[REPLACEABLE] mark a block bad
L
Lucas De Marchi 已提交
708
 * @cmd_ctrl:		[BOARDSPECIFIC] hardwarespecific function for controlling
709
 *			ALE/CLE/nCE. Also used to write command and address
710
 * @dev_ready:		[BOARDSPECIFIC] hardwarespecific function for accessing
S
Sebastian Andrzej Siewior 已提交
711 712 713 714 715 716 717
 *			device ready/busy line. If set to NULL no access to
 *			ready/busy is available and the ready/busy information
 *			is read from the chip status register.
 * @cmdfunc:		[REPLACEABLE] hardwarespecific function for writing
 *			commands to the chip.
 * @waitfunc:		[REPLACEABLE] hardwarespecific function for wait on
 *			ready.
718 719
 * @setup_read_retry:	[FLASHSPECIFIC] flash (vendor) specific function for
 *			setting the read-retry mode. Mostly needed for MLC NAND.
720
 * @ecc:		[BOARDSPECIFIC] ECC control structure
R
Randy Dunlap 已提交
721 722
 * @buffers:		buffer structure for read/write
 * @hwcontrol:		platform-specific hardware control structure
723
 * @erase:		[REPLACEABLE] erase function
L
Linus Torvalds 已提交
724
 * @scan_bbt:		[REPLACEABLE] function to scan bad block table
L
Lucas De Marchi 已提交
725
 * @chip_delay:		[BOARDSPECIFIC] chip dependent delay for transferring
S
Sebastian Andrzej Siewior 已提交
726
 *			data from array to read regs (tR).
727
 * @state:		[INTERN] the current state of the NAND device
728 729
 * @oob_poi:		"poison value buffer," used for laying out OOB data
 *			before writing
S
Sebastian Andrzej Siewior 已提交
730 731
 * @page_shift:		[INTERN] number of address bits in a page (column
 *			address bits).
L
Linus Torvalds 已提交
732 733 734
 * @phys_erase_shift:	[INTERN] number of address bits in a physical eraseblock
 * @bbt_erase_shift:	[INTERN] number of address bits in a bbt entry
 * @chip_shift:		[INTERN] number of address bits in one chip
S
Sebastian Andrzej Siewior 已提交
735 736 737
 * @options:		[BOARDSPECIFIC] various chip options. They can partly
 *			be set to inform nand_scan about special functionality.
 *			See the defines for further explanation.
738 739 740
 * @bbt_options:	[INTERN] bad block specific options. All options used
 *			here must come from bbm.h. By default, these options
 *			will be copied to the appropriate nand_bbt_descr's.
S
Sebastian Andrzej Siewior 已提交
741 742
 * @badblockpos:	[INTERN] position of the bad block marker in the oob
 *			area.
743 744 745
 * @badblockbits:	[INTERN] minimum number of set bits in a good block's
 *			bad block marker position; i.e., BBM == 11110111b is
 *			not bad when badblockbits == 7
746
 * @bits_per_cell:	[INTERN] number of bits per cell. i.e., 1 means SLC.
747 748 749 750 751 752
 * @ecc_strength_ds:	[INTERN] ECC correctability from the datasheet.
 *			Minimum amount of bit errors per @ecc_step_ds guaranteed
 *			to be correctable. If unknown, set to zero.
 * @ecc_step_ds:	[INTERN] ECC step required by the @ecc_strength_ds,
 *                      also from the datasheet. It is the recommended ECC step
 *			size, if known; if unknown, set to zero.
753 754 755 756 757
 * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
 *			      either deduced from the datasheet if the NAND
 *			      chip is not ONFI compliant or set to 0 if it is
 *			      (an ONFI chip is always configured in mode 0
 *			      after a NAND reset)
L
Linus Torvalds 已提交
758 759 760
 * @numchips:		[INTERN] number of physical chips
 * @chipsize:		[INTERN] the size of one chip for multichip arrays
 * @pagemask:		[INTERN] page number mask = number of (pages / chip) - 1
S
Sebastian Andrzej Siewior 已提交
761 762
 * @pagebuf:		[INTERN] holds the pagenumber which is currently in
 *			data_buf.
763 764
 * @pagebuf_bitflips:	[INTERN] holds the bitflip count for the page which is
 *			currently in data_buf.
765
 * @subpagesize:	[INTERN] holds the subpagesize
S
Sebastian Andrzej Siewior 已提交
766 767
 * @onfi_version:	[INTERN] holds the chip ONFI version (BCD encoded),
 *			non 0 if ONFI supported.
768 769
 * @jedec_version:	[INTERN] holds the chip JEDEC version (BCD encoded),
 *			non 0 if JEDEC supported.
S
Sebastian Andrzej Siewior 已提交
770 771
 * @onfi_params:	[INTERN] holds the ONFI page parameter when ONFI is
 *			supported, 0 otherwise.
772 773
 * @jedec_params:	[INTERN] holds the JEDEC parameter page when JEDEC is
 *			supported, 0 otherwise.
774
 * @read_retries:	[INTERN] the number of read retry modes supported
775 776
 * @onfi_set_features:	[REPLACEABLE] set the features for ONFI nand
 * @onfi_get_features:	[REPLACEABLE] get the features for ONFI nand
L
Linus Torvalds 已提交
777
 * @bbt:		[INTERN] bad block table pointer
S
Sebastian Andrzej Siewior 已提交
778 779
 * @bbt_td:		[REPLACEABLE] bad block table descriptor for flash
 *			lookup.
L
Linus Torvalds 已提交
780
 * @bbt_md:		[REPLACEABLE] bad block table mirror descriptor
S
Sebastian Andrzej Siewior 已提交
781 782 783
 * @badblock_pattern:	[REPLACEABLE] bad block scan pattern used for initial
 *			bad block scan.
 * @controller:		[REPLACEABLE] a pointer to a hardware controller
784
 *			structure which is shared among multiple independent
S
Sebastian Andrzej Siewior 已提交
785
 *			devices.
786
 * @priv:		[OPTIONAL] pointer to private chip data
S
Sebastian Andrzej Siewior 已提交
787 788 789
 * @errstat:		[OPTIONAL] hardware specific function to perform
 *			additional error status checks (determine if errors are
 *			correctable).
790
 * @write_page:		[REPLACEABLE] High-level page write function
L
Linus Torvalds 已提交
791
 */
792

L
Linus Torvalds 已提交
793
struct nand_chip {
794
	struct mtd_info mtd;
795 796 797 798 799
	void __iomem *IO_ADDR_R;
	void __iomem *IO_ADDR_W;

	uint8_t (*read_byte)(struct mtd_info *mtd);
	u16 (*read_word)(struct mtd_info *mtd);
800
	void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
801 802 803
	void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
	void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
	void (*select_chip)(struct mtd_info *mtd, int chip);
804
	int (*block_bad)(struct mtd_info *mtd, loff_t ofs);
805 806 807 808 809 810
	int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
	void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
	int (*dev_ready)(struct mtd_info *mtd);
	void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
			int page_addr);
	int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
811
	int (*erase)(struct mtd_info *mtd, int page);
812 813 814 815
	int (*scan_bbt)(struct mtd_info *mtd);
	int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
			int status, int page);
	int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
816 817
			uint32_t offset, int data_len, const uint8_t *buf,
			int oob_required, int page, int cached, int raw);
818 819 820 821
	int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
			int feature_addr, uint8_t *subfeature_para);
	int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
			int feature_addr, uint8_t *subfeature_para);
822
	int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
823 824 825

	int chip_delay;
	unsigned int options;
826
	unsigned int bbt_options;
827 828 829 830 831 832 833 834 835

	int page_shift;
	int phys_erase_shift;
	int bbt_erase_shift;
	int chip_shift;
	int numchips;
	uint64_t chipsize;
	int pagemask;
	int pagebuf;
836
	unsigned int pagebuf_bitflips;
837
	int subpagesize;
838
	uint8_t bits_per_cell;
839 840
	uint16_t ecc_strength_ds;
	uint16_t ecc_step_ds;
841
	int onfi_timing_mode_default;
842 843 844 845
	int badblockpos;
	int badblockbits;

	int onfi_version;
846 847 848 849 850
	int jedec_version;
	union {
		struct nand_onfi_params	onfi_params;
		struct nand_jedec_params jedec_params;
	};
851

852 853
	int read_retries;

854
	flstate_t state;
855

856 857
	uint8_t *oob_poi;
	struct nand_hw_control *controller;
858 859

	struct nand_ecc_ctrl ecc;
860
	struct nand_buffers *buffers;
861 862
	struct nand_hw_control hwcontrol;

863 864 865
	uint8_t *bbt;
	struct nand_bbt_descr *bbt_td;
	struct nand_bbt_descr *bbt_md;
866

867
	struct nand_bbt_descr *badblock_pattern;
868

869
	void *priv;
L
Linus Torvalds 已提交
870 871
};

872 873 874
extern const struct mtd_ooblayout_ops nand_ooblayout_sp_ops;
extern const struct mtd_ooblayout_ops nand_ooblayout_lp_ops;

875 876 877
static inline void nand_set_flash_node(struct nand_chip *chip,
				       struct device_node *np)
{
878
	mtd_set_of_node(&chip->mtd, np);
879 880 881 882
}

static inline struct device_node *nand_get_flash_node(struct nand_chip *chip)
{
883
	return mtd_get_of_node(&chip->mtd);
884 885
}

886 887
static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
{
B
Boris BREZILLON 已提交
888
	return container_of(mtd, struct nand_chip, mtd);
889 890
}

891 892 893 894 895
static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
{
	return &chip->mtd;
}

896 897 898 899 900 901 902 903 904 905
static inline void *nand_get_controller_data(struct nand_chip *chip)
{
	return chip->priv;
}

static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
{
	chip->priv = priv;
}

L
Linus Torvalds 已提交
906 907 908 909
/*
 * NAND Flash Manufacturer ID Codes
 */
#define NAND_MFR_TOSHIBA	0x98
910
#define NAND_MFR_ESMT		0xc8
L
Linus Torvalds 已提交
911 912 913 914 915
#define NAND_MFR_SAMSUNG	0xec
#define NAND_MFR_FUJITSU	0x04
#define NAND_MFR_NATIONAL	0x8f
#define NAND_MFR_RENESAS	0x07
#define NAND_MFR_STMICRO	0x20
916
#define NAND_MFR_HYNIX		0xad
917
#define NAND_MFR_MICRON		0x2c
918
#define NAND_MFR_AMD		0x01
919
#define NAND_MFR_MACRONIX	0xc2
920
#define NAND_MFR_EON		0x92
921
#define NAND_MFR_SANDISK	0x45
922
#define NAND_MFR_INTEL		0x89
923
#define NAND_MFR_ATO		0x9b
L
Linus Torvalds 已提交
924

925 926 927
/* The maximum expected count of bytes in the NAND ID sequence */
#define NAND_MAX_ID_LEN 8

928 929 930
/*
 * A helper for defining older NAND chips where the second ID byte fully
 * defined the chip, including the geometry (chip size, eraseblock size, page
931
 * size). All these chips have 512 bytes NAND page size.
932
 */
933 934 935
#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts)          \
	{ .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
	  .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
936 937 938 939 940 941 942 943 944 945 946

/*
 * A helper for defining newer chips which report their page size and
 * eraseblock size via the extended ID bytes.
 *
 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
 * device ID now only represented a particular total chip size (and voltage,
 * buswidth), and the page size, eraseblock size, and OOB size could vary while
 * using the same device ID.
 */
947 948
#define EXTENDED_ID_NAND(nm, devid, chipsz, opts)                      \
	{ .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
949 950
	  .options = (opts) }

951 952 953 954 955
#define NAND_ECC_INFO(_strength, _step)	\
			{ .strength_ds = (_strength), .step_ds = (_step) }
#define NAND_ECC_STRENGTH(type)		((type)->ecc.strength_ds)
#define NAND_ECC_STEP(type)		((type)->ecc.step_ds)

L
Linus Torvalds 已提交
956 957
/**
 * struct nand_flash_dev - NAND Flash Device ID Structure
958 959
 * @name: a human-readable name of the NAND chip
 * @dev_id: the device ID (the second byte of the full chip ID array)
960 961 962 963 964
 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
 *          memory address as @id[0])
 * @dev_id: device ID part of the full chip ID array (refers the same memory
 *          address as @id[1])
 * @id: full device ID array
965 966 967 968
 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
 *            well as the eraseblock size) is determined from the extended NAND
 *            chip ID array)
 * @chipsize: total chip size in MiB
969
 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
970
 * @options: stores various chip bit options
971 972
 * @id_len: The valid length of the @id.
 * @oobsize: OOB size
973
 * @ecc: ECC correctability and step information from the datasheet.
974 975 976 977 978 979
 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
 *                   @ecc_strength_ds in nand_chip{}.
 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
 *               @ecc_step_ds in nand_chip{}, also from the datasheet.
 *               For example, the "4bit ECC for each 512Byte" can be set with
 *               NAND_ECC_INFO(4, 512).
980 981 982 983
 * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
 *			      reset. Should be deduced from timings described
 *			      in the datasheet.
 *
L
Linus Torvalds 已提交
984 985 986
 */
struct nand_flash_dev {
	char *name;
987 988 989 990 991
	union {
		struct {
			uint8_t mfr_id;
			uint8_t dev_id;
		};
992
		uint8_t id[NAND_MAX_ID_LEN];
993
	};
994 995 996 997
	unsigned int pagesize;
	unsigned int chipsize;
	unsigned int erasesize;
	unsigned int options;
998 999
	uint16_t id_len;
	uint16_t oobsize;
1000 1001 1002 1003
	struct {
		uint16_t strength_ds;
		uint16_t step_ds;
	} ecc;
1004
	int onfi_timing_mode_default;
L
Linus Torvalds 已提交
1005 1006 1007 1008 1009
};

/**
 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
 * @name:	Manufacturer name
1010
 * @id:		manufacturer ID code of device.
L
Linus Torvalds 已提交
1011 1012 1013
*/
struct nand_manufacturers {
	int id;
S
Sebastian Andrzej Siewior 已提交
1014
	char *name;
L
Linus Torvalds 已提交
1015 1016 1017 1018 1019
};

extern struct nand_flash_dev nand_flash_ids[];
extern struct nand_manufacturers nand_manuf_ids[];

1020 1021 1022 1023 1024 1025 1026 1027
int nand_default_bbt(struct mtd_info *mtd);
int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
		    int allowbbt);
int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
		 size_t *retlen, uint8_t *buf);
L
Linus Torvalds 已提交
1028

1029 1030 1031
/**
 * struct platform_nand_chip - chip level device structure
 * @nr_chips:		max. number of chips to scan for
R
Randy Dunlap 已提交
1032
 * @chip_offset:	chip number offset
1033
 * @nr_partitions:	number of partitions pointed to by partitions (or zero)
1034 1035 1036
 * @partitions:		mtd partition list
 * @chip_delay:		R/B delay value in us
 * @options:		Option flags, e.g. 16bit buswidth
1037
 * @bbt_options:	BBT option flags, e.g. NAND_BBT_USE_FLASH
1038
 * @part_probe_types:	NULL-terminated array of probe types
1039 1040
 */
struct platform_nand_chip {
1041 1042 1043 1044 1045 1046
	int nr_chips;
	int chip_offset;
	int nr_partitions;
	struct mtd_partition *partitions;
	int chip_delay;
	unsigned int options;
1047
	unsigned int bbt_options;
1048
	const char **part_probe_types;
1049 1050
};

1051 1052 1053
/* Keep gcc happy */
struct platform_device;

1054 1055
/**
 * struct platform_nand_ctrl - controller level device structure
1056 1057
 * @probe:		platform specific function to probe/setup hardware
 * @remove:		platform specific function to remove/teardown hardware
1058 1059 1060
 * @hwcontrol:		platform specific hardware control structure
 * @dev_ready:		platform specific function to read ready/busy pin
 * @select_chip:	platform specific chip select function
1061 1062
 * @cmd_ctrl:		platform specific function for controlling
 *			ALE/CLE/nCE. Also used to write command and address
1063 1064
 * @write_buf:		platform specific function for write buffer
 * @read_buf:		platform specific function for read buffer
1065
 * @read_byte:		platform specific function to read one byte from chip
R
Randy Dunlap 已提交
1066
 * @priv:		private data to transport driver specific settings
1067 1068 1069 1070
 *
 * All fields are optional and depend on the hardware driver requirements
 */
struct platform_nand_ctrl {
1071 1072 1073 1074 1075 1076 1077 1078
	int (*probe)(struct platform_device *pdev);
	void (*remove)(struct platform_device *pdev);
	void (*hwcontrol)(struct mtd_info *mtd, int cmd);
	int (*dev_ready)(struct mtd_info *mtd);
	void (*select_chip)(struct mtd_info *mtd, int chip);
	void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
	void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
	void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
1079
	unsigned char (*read_byte)(struct mtd_info *mtd);
1080
	void *priv;
1081 1082
};

1083 1084 1085 1086 1087 1088
/**
 * struct platform_nand_data - container structure for platform-specific data
 * @chip:		chip level chip structure
 * @ctrl:		controller level device structure
 */
struct platform_nand_data {
1089 1090
	struct platform_nand_chip chip;
	struct platform_nand_ctrl ctrl;
1091 1092
};

1093 1094 1095 1096 1097 1098
/* return the supported features. */
static inline int onfi_feature(struct nand_chip *chip)
{
	return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
}

1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
/* return the supported asynchronous timing mode. */
static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
{
	if (!chip->onfi_version)
		return ONFI_TIMING_MODE_UNKNOWN;
	return le16_to_cpu(chip->onfi_params.async_timing_mode);
}

/* return the supported synchronous timing mode. */
static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
{
	if (!chip->onfi_version)
		return ONFI_TIMING_MODE_UNKNOWN;
	return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
}

1115 1116 1117 1118 1119
int onfi_init_data_interface(struct nand_chip *chip,
			     struct nand_data_interface *iface,
			     enum nand_data_interface_type type,
			     int timing_mode);

1120 1121 1122 1123 1124 1125 1126
/*
 * Check if it is a SLC nand.
 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
 * We do not distinguish the MLC and TLC now.
 */
static inline bool nand_is_slc(struct nand_chip *chip)
{
1127
	return chip->bits_per_cell == 1;
1128
}
1129 1130 1131 1132 1133 1134 1135

/**
 * Check if the opcode's address should be sent only on the lower 8 bits
 * @command: opcode to check
 */
static inline int nand_opcode_8bits(unsigned int command)
{
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
	switch (command) {
	case NAND_CMD_READID:
	case NAND_CMD_PARAM:
	case NAND_CMD_GET_FEATURES:
	case NAND_CMD_SET_FEATURES:
		return 1;
	default:
		break;
	}
	return 0;
1146 1147
}

1148 1149 1150 1151 1152 1153
/* return the supported JEDEC features. */
static inline int jedec_feature(struct nand_chip *chip)
{
	return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features)
		: 0;
}
1154

1155 1156
/* get timing characteristics from ONFI timing mode. */
const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
1157 1158 1159 1160 1161

int nand_check_erased_ecc_chunk(void *data, int datalen,
				void *ecc, int ecclen,
				void *extraoob, int extraooblen,
				int threshold);
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175

/* Default write_oob implementation */
int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);

/* Default write_oob syndrome implementation */
int nand_write_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
			    int page);

/* Default read_oob implementation */
int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);

/* Default read_oob syndrome implementation */
int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
			   int page);
1176 1177 1178 1179

/* Reset and initialize a NAND device */
int nand_reset(struct nand_chip *chip);

L
Linus Torvalds 已提交
1180
#endif /* __LINUX_MTD_NAND_H */