mpc8313erdb.dts 9.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11
/*
 * MPC8313E RDB Device Tree Source
 *
 * Copyright 2005, 2006, 2007 Freescale Semiconductor Inc.
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

12 13
/dts-v1/;

14 15
/ {
	model = "MPC8313ERDB";
16
	compatible = "MPC8313ERDB", "MPC831xRDB", "MPC83xxRDB";
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

20 21 22 23 24 25 26 27
	aliases {
		ethernet0 = &enet0;
		ethernet1 = &enet1;
		serial0 = &serial0;
		serial1 = &serial1;
		pci0 = &pci0;
	};

28 29 30 31 32 33
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		PowerPC,8313@0 {
			device_type = "cpu";
34 35 36 37 38
			reg = <0x0>;
			d-cache-line-size = <32>;
			i-cache-line-size = <32>;
			d-cache-size = <16384>;
			i-cache-size = <16384>;
39 40 41 42 43 44 45 46
			timebase-frequency = <0>;	// from bootloader
			bus-frequency = <0>;		// from bootloader
			clock-frequency = <0>;		// from bootloader
		};
	};

	memory {
		device_type = "memory";
47
		reg = <0x00000000 0x08000000>;	// 128MB at 0
48 49
	};

50 51 52 53
	localbus@e0005000 {
		#address-cells = <2>;
		#size-cells = <1>;
		compatible = "fsl,mpc8313-elbc", "fsl,elbc", "simple-bus";
54 55
		reg = <0xe0005000 0x1000>;
		interrupts = <77 0x8>;
56 57 58 59 60
		interrupt-parent = <&ipic>;

		// CS0 and CS1 are swapped when
		// booting from nand, but the
		// addresses are the same.
61 62 63 64
		ranges = <0x0 0x0 0xfe000000 0x00800000
		          0x1 0x0 0xe2800000 0x00008000
		          0x2 0x0 0xf0000000 0x00020000
		          0x3 0x0 0xfa000000 0x00008000>;
65

66 67 68 69
		flash@0,0 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "cfi-flash";
70
			reg = <0x0 0x0 0x800000>;
71 72 73 74
			bank-width = <2>;
			device-width = <1>;
		};

75 76 77 78 79
		nand@1,0 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "fsl,mpc8313-fcm-nand",
			             "fsl,elbc-fcm-nand";
80
			reg = <0x1 0x0 0x2000>;
81 82

			u-boot@0 {
83
				reg = <0x0 0x100000>;
84 85 86 87
				read-only;
			};

			kernel@100000 {
88
				reg = <0x100000 0x300000>;
89 90 91
			};

			fs@400000 {
92
				reg = <0x400000 0x1c00000>;
93 94 95 96
			};
		};
	};

97 98 99 100
	soc8313@e0000000 {
		#address-cells = <1>;
		#size-cells = <1>;
		device_type = "soc";
101
		compatible = "simple-bus";
102 103
		ranges = <0x0 0xe0000000 0x00100000>;
		reg = <0xe0000000 0x00000200>;
104 105 106 107 108
		bus-frequency = <0>;

		wdt@200 {
			device_type = "watchdog";
			compatible = "mpc83xx_wdt";
109
			reg = <0x200 0x100>;
110 111
		};

112
		sleep-nexus {
113
			#address-cells = <1>;
114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
			#size-cells = <1>;
			compatible = "simple-bus";
			sleep = <&pmc 0x03000000>;
			ranges;

			i2c@3000 {
				#address-cells = <1>;
				#size-cells = <0>;
				cell-index = <0>;
				compatible = "fsl-i2c";
				reg = <0x3000 0x100>;
				interrupts = <14 0x8>;
				interrupt-parent = <&ipic>;
				dfsrr;
				rtc@68 {
					compatible = "dallas,ds1339";
					reg = <0x68>;
				};
			};

			crypto@30000 {
				compatible = "fsl,sec2.2", "fsl,sec2.1",
				             "fsl,sec2.0";
				reg = <0x30000 0x10000>;
				interrupts = <11 0x8>;
				interrupt-parent = <&ipic>;
				fsl,num-channels = <1>;
				fsl,channel-fifo-len = <24>;
				fsl,exec-units-mask = <0x4c>;
				fsl,descriptor-types-mask = <0x0122003f>;
144
			};
145 146 147
		};

		i2c@3100 {
148 149 150
			#address-cells = <1>;
			#size-cells = <0>;
			cell-index = <1>;
151
			compatible = "fsl-i2c";
152 153 154
			reg = <0x3100 0x100>;
			interrupts = <15 0x8>;
			interrupt-parent = <&ipic>;
155 156 157 158
			dfsrr;
		};

		spi@7000 {
159 160
			cell-index = <0>;
			compatible = "fsl,spi";
161 162 163
			reg = <0x7000 0x1000>;
			interrupts = <16 0x8>;
			interrupt-parent = <&ipic>;
164
			mode = "cpu";
165 166 167 168 169
		};

		/* phy type (ULPI, UTMI, UTMI_WIDE, SERIAL) */
		usb@23000 {
			compatible = "fsl-usb2-dr";
170
			reg = <0x23000 0x1000>;
171 172
			#address-cells = <1>;
			#size-cells = <0>;
173 174
			interrupt-parent = <&ipic>;
			interrupts = <38 0x8>;
175
			phy_type = "utmi_wide";
176
			sleep = <&pmc 0x00300000>;
177 178
		};

179
		enet0: ethernet@24000 {
180
			#address-cells = <1>;
181 182 183
			#size-cells = <1>;
			sleep = <&pmc 0x20000000>;
			ranges;
184

185
			cell-index = <0>;
186 187
			device_type = "network";
			model = "eTSEC";
188
			compatible = "gianfar", "simple-bus";
189
			reg = <0x24000 0x1000>;
190
			local-mac-address = [ 00 00 00 00 00 00 ];
191 192
			interrupts = <37 0x8 36 0x8 35 0x8>;
			interrupt-parent = <&ipic>;
193
			tbi-handle = < &tbi0 >;
194
			phy-handle = < &phy1 >;
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
			fsl,magic-packet;

			mdio@24520 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,gianfar-mdio";
				reg = <0x24520 0x20>;
				phy1: ethernet-phy@1 {
					interrupt-parent = <&ipic>;
					interrupts = <19 0x8>;
					reg = <0x1>;
					device_type = "ethernet-phy";
				};
				phy4: ethernet-phy@4 {
					interrupt-parent = <&ipic>;
					interrupts = <20 0x8>;
					reg = <0x4>;
					device_type = "ethernet-phy";
				};
214 215 216 217
				tbi0: tbi-phy@11 {
					reg = <0x11>;
					device_type = "tbi-phy";
				};
218
			};
219 220
		};

221 222
		enet1: ethernet@25000 {
			cell-index = <1>;
223 224 225
			device_type = "network";
			model = "eTSEC";
			compatible = "gianfar";
226
			reg = <0x25000 0x1000>;
227
			local-mac-address = [ 00 00 00 00 00 00 ];
228 229
			interrupts = <34 0x8 33 0x8 32 0x8>;
			interrupt-parent = <&ipic>;
230
			tbi-handle = < &tbi1 >;
231
			phy-handle = < &phy4 >;
232 233
			sleep = <&pmc 0x10000000>;
			fsl,magic-packet;
234 235 236 237 238 239 240 241 242 243 244 245 246 247

			mdio@25520 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,gianfar-tbi";
				reg = <0x25520 0x20>;

				tbi1: tbi-phy@11 {
					reg = <0x11>;
					device_type = "tbi-phy";
				};
			};


248 249
		};

250 251
		serial0: serial@4500 {
			cell-index = <0>;
252 253
			device_type = "serial";
			compatible = "ns16550";
254
			reg = <0x4500 0x100>;
255
			clock-frequency = <0>;
256 257
			interrupts = <9 0x8>;
			interrupt-parent = <&ipic>;
258 259
		};

260 261
		serial1: serial@4600 {
			cell-index = <1>;
262 263
			device_type = "serial";
			compatible = "ns16550";
264
			reg = <0x4600 0x100>;
265
			clock-frequency = <0>;
266 267
			interrupts = <10 0x8>;
			interrupt-parent = <&ipic>;
268 269 270 271 272 273 274 275
		};

		/* IPIC
		 * interrupts cell = <intr #, sense>
		 * sense values match linux IORESOURCE_IRQ_* defines:
		 * sense == 8: Level, low assertion
		 * sense == 2: Edge, high-to-low change
		 */
276
		ipic: pic@700 {
277 278 279
			interrupt-controller;
			#address-cells = <0>;
			#interrupt-cells = <2>;
280
			reg = <0x700 0x100>;
281 282
			device_type = "ipic";
		};
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312

		pmc: power@b00 {
			compatible = "fsl,mpc8313-pmc", "fsl,mpc8349-pmc";
			reg = <0xb00 0x100 0xa00 0x100>;
			interrupts = <80 8>;
			interrupt-parent = <&ipic>;
			fsl,mpc8313-wakeup-timer = <&gtm1>;

			/* Remove this (or change to "okay") if you have
			 * a REVA3 or later board, if you apply one of the
			 * workarounds listed in section 8.5 of the board
			 * manual, or if you are adapting this device tree
			 * to a different board.
			 */
			status = "fail";
		};

		gtm1: timer@500 {
			compatible = "fsl,mpc8313-gtm", "fsl,gtm";
			reg = <0x500 0x100>;
			interrupts = <90 8 78 8 84 8 72 8>;
			interrupt-parent = <&ipic>;
		};

		timer@600 {
			compatible = "fsl,mpc8313-gtm", "fsl,gtm";
			reg = <0x600 0x100>;
			interrupts = <91 8 79 8 85 8 73 8>;
			interrupt-parent = <&ipic>;
		};
313
	};
314

315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
	sleep-nexus {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "simple-bus";
		sleep = <&pmc 0x00010000>;
		ranges;

		pci0: pci@e0008500 {
			cell-index = <1>;
			interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
			interrupt-map = <
					/* IDSEL 0x0E -mini PCI */
					 0x7000 0x0 0x0 0x1 &ipic 18 0x8
					 0x7000 0x0 0x0 0x2 &ipic 18 0x8
					 0x7000 0x0 0x0 0x3 &ipic 18 0x8
					 0x7000 0x0 0x0 0x4 &ipic 18 0x8

					/* IDSEL 0x0F - PCI slot */
					 0x7800 0x0 0x0 0x1 &ipic 17 0x8
					 0x7800 0x0 0x0 0x2 &ipic 18 0x8
					 0x7800 0x0 0x0 0x3 &ipic 17 0x8
					 0x7800 0x0 0x0 0x4 &ipic 18 0x8>;
			interrupt-parent = <&ipic>;
			interrupts = <66 0x8>;
			bus-range = <0x0 0x0>;
			ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
				  0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
				  0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
			clock-frequency = <66666666>;
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
347 348
			reg = <0xe0008500 0x100		/* internal registers */
			       0xe0008300 0x8>;		/* config space access registers */
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
			compatible = "fsl,mpc8349-pci";
			device_type = "pci";
		};

		dma@82a8 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "fsl,mpc8313-dma", "fsl,elo-dma";
			reg = <0xe00082a8 4>;
			ranges = <0 0xe0008100 0x1a8>;
			interrupt-parent = <&ipic>;
			interrupts = <71 8>;

			dma-channel@0 {
				compatible = "fsl,mpc8313-dma-channel",
				             "fsl,elo-dma-channel";
				reg = <0 0x28>;
				interrupt-parent = <&ipic>;
				interrupts = <71 8>;
				cell-index = <0>;
			};

			dma-channel@80 {
				compatible = "fsl,mpc8313-dma-channel",
				             "fsl,elo-dma-channel";
				reg = <0x80 0x28>;
				interrupt-parent = <&ipic>;
				interrupts = <71 8>;
				cell-index = <1>;
			};

			dma-channel@100 {
				compatible = "fsl,mpc8313-dma-channel",
				             "fsl,elo-dma-channel";
				reg = <0x100 0x28>;
				interrupt-parent = <&ipic>;
				interrupts = <71 8>;
				cell-index = <2>;
			};

			dma-channel@180 {
				compatible = "fsl,mpc8313-dma-channel",
				             "fsl,elo-dma-channel";
				reg = <0x180 0x28>;
				interrupt-parent = <&ipic>;
				interrupts = <71 8>;
				cell-index = <3>;
			};
		};
398
	};
399
};