intel_uncore.c 51.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28 29
#include <linux/pm_runtime.h>

30
#define FORCEWAKE_ACK_TIMEOUT_MS 50
31

32
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
33

34 35 36 37 38 39 40
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
41
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
42
{
43
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
44 45 46 47 48 49 50 51 52 53 54

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
55
{
56
	WARN_ON(!i915_mmio_reg_valid(d->reg_set));
57
	__raw_i915_write32(d->i915, d->reg_set, d->val_reset);
58 59
}

60 61
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
62
{
63 64 65 66 67
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
			       ktime_set(0, NSEC_PER_MSEC),
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
68 69
}

70 71
static inline void
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
72
{
73 74
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL) == 0,
75
			    FORCEWAKE_ACK_TIMEOUT_MS))
76 77 78
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
79

80 81 82 83 84
static inline void
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_set);
}
85

86 87 88 89 90
static inline void
fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
{
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL),
91
			    FORCEWAKE_ACK_TIMEOUT_MS))
92 93 94
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
95

96 97 98 99
static inline void
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_clear);
100 101
}

102 103
static inline void
fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
104
{
105
	/* something from same cacheline, but not from the set register */
106
	if (i915_mmio_reg_valid(d->reg_post))
107
		__raw_posting_read(d->i915, d->reg_post);
108 109
}

110
static void
111
fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
112
{
113
	struct intel_uncore_forcewake_domain *d;
114

115
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
116 117 118
		fw_domain_wait_ack_clear(d);
		fw_domain_get(d);
	}
119 120 121

	for_each_fw_domain_masked(d, fw_domains, dev_priv)
		fw_domain_wait_ack(d);
122
}
123

124
static void
125
fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
126 127
{
	struct intel_uncore_forcewake_domain *d;
128

129
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
130 131 132 133
		fw_domain_put(d);
		fw_domain_posting_read(d);
	}
}
134

135 136 137 138 139 140
static void
fw_domains_posting_read(struct drm_i915_private *dev_priv)
{
	struct intel_uncore_forcewake_domain *d;

	/* No need to do for all, just do for first found */
141
	for_each_fw_domain(d, dev_priv) {
142 143 144 145 146 147
		fw_domain_posting_read(d);
		break;
	}
}

static void
148
fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
149 150 151
{
	struct intel_uncore_forcewake_domain *d;

152 153
	if (dev_priv->uncore.fw_domains == 0)
		return;
154

155
	for_each_fw_domain_masked(d, fw_domains, dev_priv)
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
		fw_domain_reset(d);

	fw_domains_posting_read(dev_priv);
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
172
					      enum forcewake_domains fw_domains)
173 174
{
	fw_domains_get(dev_priv, fw_domains);
175

176
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
177
	__gen6_gt_wait_for_thread_c0(dev_priv);
178 179 180 181 182
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
183 184

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
185 186
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
187 188
}

189
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
190
				     enum forcewake_domains fw_domains)
191
{
192
	fw_domains_put(dev_priv, fw_domains);
193 194 195
	gen6_gt_check_fifodbg(dev_priv);
}

196 197 198 199 200 201 202
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

203 204 205 206
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

207 208
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
209
	if (IS_VALLEYVIEW(dev_priv))
210
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
211

212 213
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
214 215
		u32 fifo = fifo_free_entries(dev_priv);

216 217
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
218
			fifo = fifo_free_entries(dev_priv);
219 220 221 222 223 224 225 226 227 228
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

229 230
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
231
{
232 233
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
234
	struct drm_i915_private *dev_priv = domain->i915;
235
	unsigned long irqflags;
Z
Zhe Wang 已提交
236

237
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
238

239
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
240 241 242
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

243 244 245 246
	if (--domain->wake_count == 0) {
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
		dev_priv->uncore.fw_domains_active &= ~domain->mask;
	}
247

248
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
249 250

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
251 252
}

253 254
void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
				  bool restore)
Z
Zhe Wang 已提交
255
{
256
	unsigned long irqflags;
257
	struct intel_uncore_forcewake_domain *domain;
258
	int retry_count = 100;
259
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
260

261 262 263 264 265 266
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
267

268
		for_each_fw_domain(domain, dev_priv) {
269
			if (hrtimer_cancel(&domain->timer) == 0)
270
				continue;
Z
Zhe Wang 已提交
271

272
			intel_uncore_fw_release_timer(&domain->timer);
273
		}
274

275
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
276

277
		for_each_fw_domain(domain, dev_priv) {
278
			if (hrtimer_active(&domain->timer))
279
				active_domains |= domain->mask;
280
		}
281

282 283
		if (active_domains == 0)
			break;
284

285 286 287 288
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
289

290 291 292
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
293

294 295
	WARN_ON(active_domains);

296
	fw = dev_priv->uncore.fw_domains_active;
297 298
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
299

300
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
301

302 303 304 305
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

306
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
307
			dev_priv->uncore.fifo_count =
308
				fifo_free_entries(dev_priv);
309 310
	}

311
	if (!restore)
312
		assert_forcewakes_inactive(dev_priv);
313

314
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
315 316
}

M
Mika Kuoppala 已提交
317 318 319 320 321 322 323 324 325 326 327 328
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

329
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
330
{
331 332 333
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
334 335
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
336
	 */
M
Mika Kuoppala 已提交
337 338
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
339

M
Mika Kuoppala 已提交
340
	return gen9_edram_size(dev_priv);
341
}
342

343 344 345 346 347 348 349 350 351
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
352
		 * set up */
353 354
	} else {
		dev_priv->edram_cap = 0;
355
	}
356 357 358 359

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
360 361
}

362
static bool
363
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
364 365 366 367 368 369 370 371 372 373 374 375
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return fpga_check_for_unclaimed_mmio(dev_priv);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		return vlv_check_for_unclaimed_mmio(dev_priv);

	return false;
}

402
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
403 404
					  bool restore_forcewake)
{
405 406 407
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
408

409
	/* clear out old GT FIFO errors */
410
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
411 412 413
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

414
	/* WaDisableShadowRegForCpd:chv */
415
	if (IS_CHERRYVIEW(dev_priv)) {
416 417 418 419 420 421
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

422
	intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
423 424
}

425 426
void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
				 bool restore_forcewake)
427
{
428 429
	__intel_uncore_early_sanitize(dev_priv, restore_forcewake);
	i915_check_and_clear_faults(dev_priv);
430 431
}

432
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
433
{
434
	i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
435

436
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
437
	intel_sanitize_gt_powersave(dev_priv);
438 439
}

440 441 442 443 444 445 446
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;

	fw_domains &= dev_priv->uncore.fw_domains;

447
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
448
		if (domain->wake_count++)
449
			fw_domains &= ~domain->mask;
450 451
	}

452
	if (fw_domains) {
453
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
454 455
		dev_priv->uncore.fw_domains_active |= fw_domains;
	}
456 457
}

458 459 460 461 462 463 464 465 466 467 468 469
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
470
 */
471
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
472
				enum forcewake_domains fw_domains)
473 474 475
{
	unsigned long irqflags;

476 477 478
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

479
	assert_rpm_wakelock_held(dev_priv);
480

481
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
482
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
483 484 485
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

486
/**
487
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
488
 * @dev_priv: i915 device instance
489
 * @fw_domains: forcewake domains to get reference on
490
 *
491 492
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
493
 */
494 495 496 497 498 499 500 501 502 503 504 505 506
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
507
{
508
	struct intel_uncore_forcewake_domain *domain;
509

510 511
	fw_domains &= dev_priv->uncore.fw_domains;

512
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
513 514 515 516 517 518
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

519
		fw_domain_arm_timer(domain);
520
	}
521
}
522

523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
541 542 543
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

563
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
564 565 566 567
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

568
	WARN_ON(dev_priv->uncore.fw_domains_active);
569 570
}

571
/* We give fast paths for the really cool registers */
572
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
573

574 575 576 577 578 579 580 581 582 583
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
struct intel_forcewake_range
{
	u32 start;
	u32 end;

	enum forcewake_domains domains;
};

static enum forcewake_domains
find_fw_domain(u32 offset, const struct intel_forcewake_range *ranges,
	       unsigned int num_ranges)
{
	unsigned int i;
	struct intel_forcewake_range *entry =
		(struct intel_forcewake_range *)ranges;

	for (i = 0; i < num_ranges; i++, entry++) {
		if (offset >= entry->start && offset <= entry->end)
			return entry->domains;
	}
604

605 606 607
	return -1;
}

608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
static void
intel_fw_table_check(const struct intel_forcewake_range *ranges,
		     unsigned int num_ranges)
{
	s32 prev;
	unsigned int i;

	if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG))
		return;

	for (i = 0, prev = -1; i < num_ranges; i++, ranges++) {
		WARN_ON_ONCE(prev >= (s32)ranges->start);
		prev = ranges->start;
		WARN_ON_ONCE(prev >= (s32)ranges->end);
		prev = ranges->end;
	}
}

626 627
#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
628

629
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
630 631 632 633 634 635
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
636
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
637 638
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
639

640 641 642
#define __vlv_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd = 0; \
643 644 645 646 647 648
	if (NEEDS_FORCE_WAKE((offset))) { \
		__fwd = find_fw_domain(offset, __vlv_fw_ranges, \
				       ARRAY_SIZE(__vlv_fw_ranges)); \
		if (__fwd == -1 ) \
			__fwd = 0; \
	} \
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
	__fwd; \
})

static const i915_reg_t gen8_shadowed_regs[] = {
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	/* TODO: Other registers are not yet used */
};

static bool is_gen8_shadowed(u32 offset)
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
		if (offset == gen8_shadowed_regs[i].reg)
			return true;

	return false;
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

682
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
683 684
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
685
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
686
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
687
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
688
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
689
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
690
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
691 692
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
693
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
694 695
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
696 697 698 699 700
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
701

702 703 704
#define __chv_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd = 0; \
705 706 707 708 709 710
	if (NEEDS_FORCE_WAKE((offset))) { \
		__fwd = find_fw_domain(offset, __chv_fw_ranges, \
				       ARRAY_SIZE(__chv_fw_ranges)); \
		if (__fwd == -1 ) \
			__fwd = 0; \
	} \
711 712 713 714 715 716
	__fwd; \
})

#define __chv_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd = 0; \
717 718 719 720 721 722
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) { \
		__fwd = find_fw_domain(offset, __chv_fw_ranges, \
				       ARRAY_SIZE(__chv_fw_ranges)); \
		if (__fwd == -1 ) \
			__fwd = 0; \
	} \
723 724 725
	__fwd; \
})

726
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
727 728 729 730 731
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
732
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
733 734
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
735
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
736 737
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
738
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
739
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
740
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
741 742
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
743
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
744 745
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
746 747 748

#define __gen9_reg_read_fw_domains(offset) \
({ \
749 750 751 752 753 754 755
	enum forcewake_domains __fwd = 0; \
	if (NEEDS_FORCE_WAKE((offset))) { \
		__fwd = find_fw_domain(offset, __gen9_fw_ranges, \
				       ARRAY_SIZE(__gen9_fw_ranges)); \
		if (__fwd == -1 ) \
			__fwd = FORCEWAKE_BLITTER; \
	} \
756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780
	__fwd; \
})

static const i915_reg_t gen9_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	/* TODO: Other registers are not yet used */
};

static bool is_gen9_shadowed(u32 offset)
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
		if (offset == gen9_shadowed_regs[i].reg)
			return true;

	return false;
}

#define __gen9_reg_write_fw_domains(offset) \
({ \
781 782 783 784 785 786 787
	enum forcewake_domains __fwd = 0; \
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen9_shadowed(offset)) { \
		__fwd = find_fw_domain(offset, __gen9_fw_ranges, \
				       ARRAY_SIZE(__gen9_fw_ranges)); \
		if (__fwd == -1 ) \
			__fwd = FORCEWAKE_BLITTER; \
	} \
788 789 790
	__fwd; \
})

791 792 793 794 795 796
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
797
	__raw_i915_write32(dev_priv, MI_MODE, 0);
798 799 800
}

static void
801 802 803 804
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
805
{
806 807 808
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
809
		 i915_mmio_reg_offset(reg)))
810
		i915.mmio_debug--; /* Only report the first N failures */
811 812
}

813 814 815 816 817 818 819 820 821 822 823 824
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

825
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
826
	u##x val = 0; \
827
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
828

829
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
830 831 832
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

833
#define __gen2_read(x) \
834
static u##x \
835
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
836
	GEN2_READ_HEADER(x); \
837
	val = __raw_i915_read##x(dev_priv, reg); \
838
	GEN2_READ_FOOTER; \
839 840 841 842
}

#define __gen5_read(x) \
static u##x \
843
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
844
	GEN2_READ_HEADER(x); \
845 846
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
847
	GEN2_READ_FOOTER; \
848 849
}

850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
866
	u32 offset = i915_mmio_reg_offset(reg); \
867 868
	unsigned long irqflags; \
	u##x val = 0; \
869
	assert_rpm_wakelock_held(dev_priv); \
870 871
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
872 873

#define GEN6_READ_FOOTER \
874
	unclaimed_reg_debug(dev_priv, reg, true, false); \
875 876 877 878
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

879 880
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
881 882 883
{
	struct intel_uncore_forcewake_domain *domain;

884 885 886 887 888 889 890 891 892 893
	for_each_fw_domain_masked(domain, fw_domains, dev_priv)
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
	dev_priv->uncore.fw_domains_active |= fw_domains;
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
894 895 896
	if (WARN_ON(!fw_domains))
		return;

897 898 899
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
900

901 902
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
903 904
}

905 906
#define __gen6_read(x) \
static u##x \
907
gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
908
	enum forcewake_domains fw_engine; \
909
	GEN6_READ_HEADER(x); \
910 911 912
	fw_engine = __gen6_reg_read_fw_domains(offset); \
	if (fw_engine) \
		__force_wake_auto(dev_priv, fw_engine); \
913
	val = __raw_i915_read##x(dev_priv, reg); \
914
	GEN6_READ_FOOTER; \
915 916
}

917 918
#define __vlv_read(x) \
static u##x \
919
vlv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
920
	enum forcewake_domains fw_engine; \
921
	GEN6_READ_HEADER(x); \
922
	fw_engine = __vlv_reg_read_fw_domains(offset); \
923
	if (fw_engine) \
924
		__force_wake_auto(dev_priv, fw_engine); \
925
	val = __raw_i915_read##x(dev_priv, reg); \
926
	GEN6_READ_FOOTER; \
927 928
}

929 930
#define __chv_read(x) \
static u##x \
931
chv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
932
	enum forcewake_domains fw_engine; \
933
	GEN6_READ_HEADER(x); \
934
	fw_engine = __chv_reg_read_fw_domains(offset); \
935
	if (fw_engine) \
936
		__force_wake_auto(dev_priv, fw_engine); \
937
	val = __raw_i915_read##x(dev_priv, reg); \
938
	GEN6_READ_FOOTER; \
939
}
940

941 942
#define __gen9_read(x) \
static u##x \
943
gen9_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
944
	enum forcewake_domains fw_engine; \
945
	GEN6_READ_HEADER(x); \
946
	fw_engine = __gen9_reg_read_fw_domains(offset); \
947
	if (fw_engine) \
948
		__force_wake_auto(dev_priv, fw_engine); \
949
	val = __raw_i915_read##x(dev_priv, reg); \
950
	GEN6_READ_FOOTER; \
951 952 953 954 955 956
}

__gen9_read(8)
__gen9_read(16)
__gen9_read(32)
__gen9_read(64)
957 958 959 960
__chv_read(8)
__chv_read(16)
__chv_read(32)
__chv_read(64)
961 962 963 964
__vlv_read(8)
__vlv_read(16)
__vlv_read(32)
__vlv_read(64)
965 966 967 968 969
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

970
#undef __gen9_read
971
#undef __chv_read
972
#undef __vlv_read
973
#undef __gen6_read
974 975
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
976

977 978 979
#define VGPU_READ_HEADER(x) \
	unsigned long irqflags; \
	u##x val = 0; \
980
	assert_rpm_device_not_suspended(dev_priv); \
981 982 983 984 985 986 987 988 989
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_READ_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

#define __vgpu_read(x) \
static u##x \
990
vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
	VGPU_READ_HEADER(x); \
	val = __raw_i915_read##x(dev_priv, reg); \
	VGPU_READ_FOOTER; \
}

__vgpu_read(8)
__vgpu_read(16)
__vgpu_read(32)
__vgpu_read(64)

#undef __vgpu_read
#undef VGPU_READ_FOOTER
#undef VGPU_READ_HEADER

1005
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1006
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1007
	assert_rpm_wakelock_held(dev_priv); \
1008

1009
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1010

1011
#define __gen2_write(x) \
1012
static void \
1013
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1014
	GEN2_WRITE_HEADER; \
1015
	__raw_i915_write##x(dev_priv, reg, val); \
1016
	GEN2_WRITE_FOOTER; \
1017 1018 1019 1020
}

#define __gen5_write(x) \
static void \
1021
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1022
	GEN2_WRITE_HEADER; \
1023 1024
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
1025
	GEN2_WRITE_FOOTER; \
1026 1027
}

1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1042
	u32 offset = i915_mmio_reg_offset(reg); \
1043 1044
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1045
	assert_rpm_wakelock_held(dev_priv); \
1046 1047
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1048 1049

#define GEN6_WRITE_FOOTER \
1050
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1051 1052
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1053 1054
#define __gen6_write(x) \
static void \
1055
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1056
	u32 __fifo_ret = 0; \
1057
	GEN6_WRITE_HEADER; \
1058
	if (NEEDS_FORCE_WAKE(offset)) { \
1059 1060 1061 1062 1063 1064
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1065
	GEN6_WRITE_FOOTER; \
1066 1067
}

1068 1069
#define __gen8_write(x) \
static void \
1070
gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1071
	enum forcewake_domains fw_engine; \
1072
	GEN6_WRITE_HEADER; \
1073 1074 1075
	fw_engine = __gen8_reg_write_fw_domains(offset); \
	if (fw_engine) \
		__force_wake_auto(dev_priv, fw_engine); \
1076
	__raw_i915_write##x(dev_priv, reg, val); \
1077
	GEN6_WRITE_FOOTER; \
1078 1079
}

1080 1081
#define __chv_write(x) \
static void \
1082
chv_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1083
	enum forcewake_domains fw_engine; \
1084
	GEN6_WRITE_HEADER; \
1085
	fw_engine = __chv_reg_write_fw_domains(offset); \
1086
	if (fw_engine) \
1087
		__force_wake_auto(dev_priv, fw_engine); \
1088
	__raw_i915_write##x(dev_priv, reg, val); \
1089
	GEN6_WRITE_FOOTER; \
1090 1091
}

1092 1093
#define __gen9_write(x) \
static void \
1094
gen9_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, \
1095
		bool trace) { \
1096
	enum forcewake_domains fw_engine; \
1097
	GEN6_WRITE_HEADER; \
1098
	fw_engine = __gen9_reg_write_fw_domains(offset); \
1099
	if (fw_engine) \
1100
		__force_wake_auto(dev_priv, fw_engine); \
1101
	__raw_i915_write##x(dev_priv, reg, val); \
1102
	GEN6_WRITE_FOOTER; \
1103 1104 1105 1106 1107
}

__gen9_write(8)
__gen9_write(16)
__gen9_write(32)
1108 1109 1110
__chv_write(8)
__chv_write(16)
__chv_write(32)
1111 1112 1113
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1114 1115 1116 1117
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1118
#undef __gen9_write
1119
#undef __chv_write
1120
#undef __gen8_write
1121
#undef __gen6_write
1122 1123
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1124

1125 1126 1127
#define VGPU_WRITE_HEADER \
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1128
	assert_rpm_device_not_suspended(dev_priv); \
1129 1130 1131 1132 1133 1134 1135
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_WRITE_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

#define __vgpu_write(x) \
static void vgpu_write##x(struct drm_i915_private *dev_priv, \
1136
			  i915_reg_t reg, u##x val, bool trace) { \
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	VGPU_WRITE_HEADER; \
	__raw_i915_write##x(dev_priv, reg, val); \
	VGPU_WRITE_FOOTER; \
}

__vgpu_write(8)
__vgpu_write(16)
__vgpu_write(32)

#undef __vgpu_write
#undef VGPU_WRITE_FOOTER
#undef VGPU_WRITE_HEADER

1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1165 1166

static void fw_domain_init(struct drm_i915_private *dev_priv,
1167
			   enum forcewake_domain_id domain_id,
1168 1169
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1189
		/* WaRsClearFWBitsAtReset:bdw,skl */
1190 1191 1192 1193 1194
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1195
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1196 1197 1198 1199 1200 1201 1202
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;

	d->i915 = dev_priv;
	d->id = domain_id;

1203 1204 1205 1206 1207 1208
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

	d->mask = 1 << domain_id;

1209 1210
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1211 1212

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1213 1214

	fw_domain_reset(d);
1215 1216
}

1217
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1218
{
1219
	if (INTEL_INFO(dev_priv)->gen <= 5)
1220 1221
		return;

1222
	if (IS_GEN9(dev_priv)) {
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1233
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1234
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1235
		if (!IS_CHERRYVIEW(dev_priv))
1236 1237 1238 1239
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1240 1241 1242 1243
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1244
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1245 1246
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1247
		if (IS_HASWELL(dev_priv))
1248 1249 1250 1251
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1252 1253
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1254
	} else if (IS_IVYBRIDGE(dev_priv)) {
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1266 1267 1268 1269 1270
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1271 1272
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1273 1274 1275
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1276
		 */
1277 1278 1279 1280

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1281 1282
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1283

1284
		spin_lock_irq(&dev_priv->uncore.lock);
1285
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
1286
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1287
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
1288
		spin_unlock_irq(&dev_priv->uncore.lock);
1289

1290
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1291 1292
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1293 1294
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1295
		}
1296
	} else if (IS_GEN6(dev_priv)) {
1297
		dev_priv->uncore.funcs.force_wake_get =
1298
			fw_domains_get_with_thread_status;
1299
		dev_priv->uncore.funcs.force_wake_put =
1300 1301 1302
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1303
	}
1304 1305 1306

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1307 1308
}

1309
void intel_uncore_init(struct drm_i915_private *dev_priv)
1310
{
1311
	i915_check_vgpu(dev_priv);
1312

1313
	intel_uncore_edram_detect(dev_priv);
1314 1315
	intel_uncore_fw_domains_init(dev_priv);
	__intel_uncore_early_sanitize(dev_priv, false);
1316

1317 1318
	dev_priv->uncore.unclaimed_mmio_check = 1;

1319
	switch (INTEL_INFO(dev_priv)->gen) {
1320
	default:
1321
	case 9:
1322 1323 1324
		intel_fw_table_check(__gen9_fw_ranges,
				     ARRAY_SIZE(__gen9_fw_ranges));

1325 1326 1327 1328
		ASSIGN_WRITE_MMIO_VFUNCS(gen9);
		ASSIGN_READ_MMIO_VFUNCS(gen9);
		break;
	case 8:
1329
		if (IS_CHERRYVIEW(dev_priv)) {
1330 1331 1332
			intel_fw_table_check(__chv_fw_ranges,
					     ARRAY_SIZE(__chv_fw_ranges));

1333 1334
			ASSIGN_WRITE_MMIO_VFUNCS(chv);
			ASSIGN_READ_MMIO_VFUNCS(chv);
1335 1336

		} else {
1337 1338
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1339
		}
1340
		break;
1341 1342
	case 7:
	case 6:
1343
		ASSIGN_WRITE_MMIO_VFUNCS(gen6);
1344

1345
		if (IS_VALLEYVIEW(dev_priv)) {
1346 1347 1348
			intel_fw_table_check(__vlv_fw_ranges,
					     ARRAY_SIZE(__vlv_fw_ranges));

1349
			ASSIGN_READ_MMIO_VFUNCS(vlv);
1350
		} else {
1351
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1352
		}
1353 1354
		break;
	case 5:
1355 1356
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
1357 1358 1359 1360
		break;
	case 4:
	case 3:
	case 2:
1361 1362
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
1363 1364
		break;
	}
1365

1366
	if (intel_vgpu_active(dev_priv)) {
1367 1368 1369 1370
		ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
		ASSIGN_READ_MMIO_VFUNCS(vgpu);
	}

1371
	i915_check_and_clear_faults(dev_priv);
1372
}
1373 1374
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1375

1376
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1377 1378
{
	/* Paranoia: make sure we have disabled everything before we exit. */
1379 1380
	intel_uncore_sanitize(dev_priv);
	intel_uncore_forcewake_reset(dev_priv, false);
1381 1382
}

1383
#define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
1384

1385
static const struct register_whitelist {
1386
	i915_reg_t offset_ldw, offset_udw;
1387
	uint32_t size;
1388 1389
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1390
} whitelist[] = {
1391 1392 1393
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1394 1395 1396 1397 1398
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1399
	struct drm_i915_private *dev_priv = to_i915(dev);
1400 1401
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1402
	unsigned size;
1403
	i915_reg_t offset_ldw, offset_udw;
1404
	int i, ret = 0;
1405 1406

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1407
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1408
		    (INTEL_INFO(dev)->gen_mask & entry->gen_bitmask))
1409 1410 1411 1412 1413 1414
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1415 1416 1417 1418
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1419 1420
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1421
	size = entry->size;
1422
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1423

1424 1425
	intel_runtime_pm_get(dev_priv);

1426 1427
	switch (size) {
	case 8 | 1:
1428
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1429
		break;
1430
	case 8:
1431
		reg->val = I915_READ64(offset_ldw);
1432 1433
		break;
	case 4:
1434
		reg->val = I915_READ(offset_ldw);
1435 1436
		break;
	case 2:
1437
		reg->val = I915_READ16(offset_ldw);
1438 1439
		break;
	case 1:
1440
		reg->val = I915_READ8(offset_ldw);
1441 1442
		break;
	default:
1443 1444
		ret = -EINVAL;
		goto out;
1445 1446
	}

1447 1448 1449
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1450 1451
}

1452
static int i915_reset_complete(struct pci_dev *pdev)
1453 1454
{
	u8 gdrst;
1455
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1456
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1457 1458
}

1459
static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1460
{
1461
	struct pci_dev *pdev = dev_priv->drm.pdev;
1462

V
Ville Syrjälä 已提交
1463
	/* assert reset for at least 20 usec */
1464
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1465
	udelay(20);
1466
	pci_write_config_byte(pdev, I915_GDRST, 0);
1467

1468
	return wait_for(i915_reset_complete(pdev), 500);
V
Ville Syrjälä 已提交
1469 1470
}

1471
static int g4x_reset_complete(struct pci_dev *pdev)
V
Ville Syrjälä 已提交
1472 1473
{
	u8 gdrst;
1474
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1475
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1476 1477
}

1478
static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1479
{
1480
	struct pci_dev *pdev = dev_priv->drm.pdev;
1481 1482
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(pdev), 500);
1483 1484
}

1485
static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1486
{
1487
	struct pci_dev *pdev = dev_priv->drm.pdev;
1488 1489
	int ret;

1490
	pci_write_config_byte(pdev, I915_GDRST,
1491
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
1492
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1493 1494 1495 1496 1497 1498 1499
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1500
	pci_write_config_byte(pdev, I915_GDRST,
1501
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1502
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1503 1504 1505 1506 1507 1508 1509
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1510
	pci_write_config_byte(pdev, I915_GDRST, 0);
1511 1512 1513 1514

	return 0;
}

1515 1516
static int ironlake_do_reset(struct drm_i915_private *dev_priv,
			     unsigned engine_mask)
1517 1518 1519
{
	int ret;

1520
	I915_WRITE(ILK_GDSR,
1521
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1522 1523 1524
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1525 1526 1527
	if (ret)
		return ret;

1528
	I915_WRITE(ILK_GDSR,
1529
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1530 1531 1532
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1533 1534 1535
	if (ret)
		return ret;

1536
	I915_WRITE(ILK_GDSR, 0);
1537 1538

	return 0;
1539 1540
}

1541 1542 1543
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1544 1545 1546 1547 1548
{
	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1549
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1550

1551
	/* Spin waiting for the device to ack the reset requests */
1552 1553 1554
	return intel_wait_for_register_fw(dev_priv,
					  GEN6_GDRST, hw_domain_mask, 0,
					  500);
1555 1556 1557 1558
}

/**
 * gen6_reset_engines - reset individual engines
1559
 * @dev_priv: i915 device
1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
1570 1571
static int gen6_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
{
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
1587 1588
		unsigned int tmp;

1589
		hw_mask = 0;
1590
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1591 1592 1593 1594
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1595

1596
	intel_uncore_forcewake_reset(dev_priv, true);
1597

1598 1599 1600
	return ret;
}

1601 1602 1603 1604 1605 1606 1607 1608 1609
/**
 * intel_wait_for_register_fw - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1610 1611 1612 1613
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
			       i915_reg_t reg,
			       const u32 mask,
			       const u32 value,
			       const unsigned long timeout_ms)
{
#define done ((I915_READ_FW(reg) & mask) == value)
	int ret = wait_for_us(done, 2);
	if (ret)
		ret = wait_for(done, timeout_ms);
	return ret;
#undef done
}

/**
 * intel_wait_for_register - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1646 1647 1648 1649
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1650 1651 1652 1653 1654 1655 1656 1657 1658
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
			    const u32 mask,
			    const u32 value,
			    const unsigned long timeout_ms)
1659
{
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672

	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
	int ret;

	intel_uncore_forcewake_get(dev_priv, fw);
	ret = wait_for_us((I915_READ_FW(reg) & mask) == value, 2);
	intel_uncore_forcewake_put(dev_priv, fw);
	if (ret)
		ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
			       timeout_ms);

	return ret;
1673 1674 1675 1676
}

static int gen8_request_engine_reset(struct intel_engine_cs *engine)
{
1677
	struct drm_i915_private *dev_priv = engine->i915;
1678 1679 1680 1681 1682
	int ret;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

1683 1684 1685 1686 1687
	ret = intel_wait_for_register_fw(dev_priv,
					 RING_RESET_CTL(engine->mmio_base),
					 RESET_CTL_READY_TO_RESET,
					 RESET_CTL_READY_TO_RESET,
					 700);
1688 1689 1690 1691 1692 1693 1694 1695
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
{
1696
	struct drm_i915_private *dev_priv = engine->i915;
1697 1698 1699

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1700 1701
}

1702 1703
static int gen8_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1704 1705
{
	struct intel_engine_cs *engine;
1706
	unsigned int tmp;
1707

1708
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1709
		if (gen8_request_engine_reset(engine))
1710 1711
			goto not_ready;

1712
	return gen6_reset_engines(dev_priv, engine_mask);
1713 1714

not_ready:
1715
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1716
		gen8_unrequest_engine_reset(engine);
1717 1718 1719 1720

	return -EIO;
}

1721 1722 1723
typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);

static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
1724
{
1725 1726 1727
	if (!i915.reset)
		return NULL;

1728
	if (INTEL_INFO(dev_priv)->gen >= 8)
1729
		return gen8_reset_engines;
1730
	else if (INTEL_INFO(dev_priv)->gen >= 6)
1731
		return gen6_reset_engines;
1732
	else if (IS_GEN5(dev_priv))
1733
		return ironlake_do_reset;
1734
	else if (IS_G4X(dev_priv))
1735
		return g4x_do_reset;
1736
	else if (IS_G33(dev_priv))
1737
		return g33_do_reset;
1738
	else if (INTEL_INFO(dev_priv)->gen >= 3)
1739
		return i915_do_reset;
1740
	else
1741 1742 1743
		return NULL;
}

1744
int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1745
{
1746
	reset_func reset;
1747
	int ret;
1748

1749
	reset = intel_get_gpu_reset(dev_priv);
1750
	if (reset == NULL)
1751
		return -ENODEV;
1752

1753 1754 1755 1756
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1757
	ret = reset(dev_priv, engine_mask);
1758 1759 1760
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1761 1762
}

1763
bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
1764
{
1765
	return intel_get_gpu_reset(dev_priv) != NULL;
1766 1767
}

1768 1769 1770 1771 1772
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;
	unsigned long irqflags;

1773
	if (!HAS_GUC(dev_priv))
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1787
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1788
{
1789
	return check_for_unclaimed_mmio(dev_priv);
1790
}
1791

1792
bool
1793 1794 1795 1796
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1797
		return false;
1798 1799 1800 1801 1802 1803 1804

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1805
		return true;
1806
	}
1807 1808

	return false;
1809
}
1810 1811 1812 1813 1814 1815 1816

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
	enum forcewake_domains fw_domains;

1817
	if (intel_vgpu_active(dev_priv))
1818 1819
		return 0;

1820
	switch (INTEL_GEN(dev_priv)) {
1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856
	case 9:
		fw_domains = __gen9_reg_read_fw_domains(i915_mmio_reg_offset(reg));
		break;
	case 8:
		if (IS_CHERRYVIEW(dev_priv))
			fw_domains = __chv_reg_read_fw_domains(i915_mmio_reg_offset(reg));
		else
			fw_domains = __gen6_reg_read_fw_domains(i915_mmio_reg_offset(reg));
		break;
	case 7:
	case 6:
		if (IS_VALLEYVIEW(dev_priv))
			fw_domains = __vlv_reg_read_fw_domains(i915_mmio_reg_offset(reg));
		else
			fw_domains = __gen6_reg_read_fw_domains(i915_mmio_reg_offset(reg));
		break;
	default:
		MISSING_CASE(INTEL_INFO(dev_priv)->gen);
	case 5: /* forcewake was introduced with gen6 */
	case 4:
	case 3:
	case 2:
		return 0;
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
	enum forcewake_domains fw_domains;

1857
	if (intel_vgpu_active(dev_priv))
1858 1859
		return 0;

1860
	switch (INTEL_GEN(dev_priv)) {
1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
	case 9:
		fw_domains = __gen9_reg_write_fw_domains(i915_mmio_reg_offset(reg));
		break;
	case 8:
		if (IS_CHERRYVIEW(dev_priv))
			fw_domains = __chv_reg_write_fw_domains(i915_mmio_reg_offset(reg));
		else
			fw_domains = __gen8_reg_write_fw_domains(i915_mmio_reg_offset(reg));
		break;
	case 7:
	case 6:
		fw_domains = FORCEWAKE_RENDER;
		break;
	default:
		MISSING_CASE(INTEL_INFO(dev_priv)->gen);
	case 5:
	case 4:
	case 3:
	case 2:
		return 0;
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}