intel_uncore.c 36.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"

27 28
#include <linux/pm_runtime.h>

29 30
#define FORCEWAKE_ACK_TIMEOUT_MS 2

31 32 33 34 35 36 37 38 39 40 41 42 43 44
#define __raw_i915_read8(dev_priv__, reg__) readb((dev_priv__)->regs + (reg__))
#define __raw_i915_write8(dev_priv__, reg__, val__) writeb(val__, (dev_priv__)->regs + (reg__))

#define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
#define __raw_i915_write16(dev_priv__, reg__, val__) writew(val__, (dev_priv__)->regs + (reg__))

#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
#define __raw_i915_write32(dev_priv__, reg__, val__) writel(val__, (dev_priv__)->regs + (reg__))

#define __raw_i915_read64(dev_priv__, reg__) readq((dev_priv__)->regs + (reg__))
#define __raw_i915_write64(dev_priv__, reg__, val__) writeq(val__, (dev_priv__)->regs + (reg__))

#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32(dev_priv__, reg__)

45 46 47 48 49 50 51
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
52
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
53 54 55 56 57 58 59 60 61 62 63 64
{
	BUILD_BUG_ON((sizeof(forcewake_domain_names)/sizeof(const char *)) !=
		     FW_DOMAIN_ID_COUNT);

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

65 66 67
static void
assert_device_not_suspended(struct drm_i915_private *dev_priv)
{
68 69
	WARN_ONCE(HAS_RUNTIME_PM(dev_priv->dev) && dev_priv->pm.suspended,
		  "Device suspended\n");
70
}
71

72 73
static inline void
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
74
{
75
	__raw_i915_write32(d->i915, d->reg_set, d->val_reset);
76 77
}

78 79
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
80
{
81
	mod_timer_pinned(&d->timer, jiffies + 1);
82 83
}

84 85
static inline void
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
86
{
87 88
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL) == 0,
89
			    FORCEWAKE_ACK_TIMEOUT_MS))
90 91 92
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
93

94 95 96 97 98
static inline void
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_set);
}
99

100 101 102 103 104
static inline void
fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
{
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL),
105
			    FORCEWAKE_ACK_TIMEOUT_MS))
106 107 108
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
109

110 111 112 113
static inline void
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_clear);
114 115
}

116 117
static inline void
fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
118
{
119 120 121
	/* something from same cacheline, but not from the set register */
	if (d->reg_post)
		__raw_posting_read(d->i915, d->reg_post);
122 123
}

124
static void
125
fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
126
{
127
	struct intel_uncore_forcewake_domain *d;
128
	enum forcewake_domain_id id;
129

130 131 132 133 134 135 136
	for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
		fw_domain_wait_ack_clear(d);
		fw_domain_get(d);
		fw_domain_posting_read(d);
		fw_domain_wait_ack(d);
	}
}
137

138
static void
139
fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
140 141
{
	struct intel_uncore_forcewake_domain *d;
142
	enum forcewake_domain_id id;
143

144 145 146 147 148
	for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
		fw_domain_put(d);
		fw_domain_posting_read(d);
	}
}
149

150 151 152 153
static void
fw_domains_posting_read(struct drm_i915_private *dev_priv)
{
	struct intel_uncore_forcewake_domain *d;
154
	enum forcewake_domain_id id;
155 156 157 158 159 160 161 162 163

	/* No need to do for all, just do for first found */
	for_each_fw_domain(d, dev_priv, id) {
		fw_domain_posting_read(d);
		break;
	}
}

static void
164
fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
165 166
{
	struct intel_uncore_forcewake_domain *d;
167
	enum forcewake_domain_id id;
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185

	for_each_fw_domain_mask(d, fw_domains, dev_priv, id)
		fw_domain_reset(d);

	fw_domains_posting_read(dev_priv);
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
186
					      enum forcewake_domains fw_domains)
187 188
{
	fw_domains_get(dev_priv, fw_domains);
189

190
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
191
	__gen6_gt_wait_for_thread_c0(dev_priv);
192 193 194 195 196
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
197 198

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
199 200
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
201 202
}

203
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
204
				     enum forcewake_domains fw_domains)
205
{
206
	fw_domains_put(dev_priv, fw_domains);
207 208 209 210 211 212 213
	gen6_gt_check_fifodbg(dev_priv);
}

static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

214 215 216 217 218 219 220
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
	if (IS_VALLEYVIEW(dev_priv->dev))
		dev_priv->uncore.fifo_count =
			__raw_i915_read32(dev_priv, GTFIFOCTL) &
						GT_FIFO_FREE_ENTRIES_MASK;

221 222
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
223
		u32 fifo = __raw_i915_read32(dev_priv, GTFIFOCTL) & GT_FIFO_FREE_ENTRIES_MASK;
224 225
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
226
			fifo = __raw_i915_read32(dev_priv, GTFIFOCTL) & GT_FIFO_FREE_ENTRIES_MASK;
227 228 229 230 231 232 233 234 235 236
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

237
static void intel_uncore_fw_release_timer(unsigned long arg)
Z
Zhe Wang 已提交
238
{
239 240
	struct intel_uncore_forcewake_domain *domain = (void *)arg;
	unsigned long irqflags;
Z
Zhe Wang 已提交
241

242
	assert_device_not_suspended(domain->i915);
Z
Zhe Wang 已提交
243

244 245 246 247 248 249 250 251 252
	spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

	if (--domain->wake_count == 0)
		domain->i915->uncore.funcs.force_wake_put(domain->i915,
							  1 << domain->id);

	spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
Z
Zhe Wang 已提交
253 254
}

255
void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
Z
Zhe Wang 已提交
256
{
257
	struct drm_i915_private *dev_priv = dev->dev_private;
258
	unsigned long irqflags;
259
	struct intel_uncore_forcewake_domain *domain;
260 261 262
	int retry_count = 100;
	enum forcewake_domain_id id;
	enum forcewake_domains fw = 0, active_domains;
Z
Zhe Wang 已提交
263

264 265 266 267 268 269
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
270

271 272 273
		for_each_fw_domain(domain, dev_priv, id) {
			if (del_timer_sync(&domain->timer) == 0)
				continue;
Z
Zhe Wang 已提交
274

275
			intel_uncore_fw_release_timer((unsigned long)domain);
276
		}
277

278
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
279

280 281 282 283
		for_each_fw_domain(domain, dev_priv, id) {
			if (timer_pending(&domain->timer))
				active_domains |= (1 << id);
		}
284

285 286
		if (active_domains == 0)
			break;
287

288 289 290 291
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
292

293 294 295
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
296

297 298 299 300 301 302 303 304
	WARN_ON(active_domains);

	for_each_fw_domain(domain, dev_priv, id)
		if (domain->wake_count)
			fw |= 1 << id;

	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
305

306
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
307

308 309 310 311 312 313 314 315 316 317
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

		if (IS_GEN6(dev) || IS_GEN7(dev))
			dev_priv->uncore.fifo_count =
				__raw_i915_read32(dev_priv, GTFIFOCTL) &
				GT_FIFO_FREE_ENTRIES_MASK;
	}

318
	if (!restore)
319
		assert_forcewakes_inactive(dev_priv);
320

321
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
322 323
}

324 325
static void __intel_uncore_early_sanitize(struct drm_device *dev,
					  bool restore_forcewake)
326 327 328 329
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_FPGA_DBG_UNCLAIMED(dev))
330
		__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
331

B
Ben Widawsky 已提交
332
	if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
333 334 335 336 337 338 339 340 341
	    (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) == 1)) {
		/* The docs do not explain exactly how the calculation can be
		 * made. It is somewhat guessable, but for now, it's always
		 * 128MB.
		 * NB: We can't write IDICR yet because we do not have gt funcs
		 * set up */
		dev_priv->ellc_size = 128;
		DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
	}
342

343 344 345 346 347
	/* clear out old GT FIFO errors */
	if (IS_GEN6(dev) || IS_GEN7(dev))
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

348
	intel_uncore_forcewake_reset(dev, restore_forcewake);
349 350
}

351 352 353 354 355 356
void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
{
	__intel_uncore_early_sanitize(dev, restore_forcewake);
	i915_check_and_clear_faults(dev);
}

357 358
void intel_uncore_sanitize(struct drm_device *dev)
{
359 360 361 362
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
	intel_disable_gt_powersave(dev);
}

363 364 365 366 367 368 369 370 371 372 373 374
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
375
 */
376
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
377
				enum forcewake_domains fw_domains)
378 379
{
	unsigned long irqflags;
380
	struct intel_uncore_forcewake_domain *domain;
381
	enum forcewake_domain_id id;
382

383 384 385
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

386
	WARN_ON(dev_priv->pm.suspended);
387

388 389
	fw_domains &= dev_priv->uncore.fw_domains;

390
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Z
Zhe Wang 已提交
391

392 393 394
	for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
		if (domain->wake_count++)
			fw_domains &= ~(1 << id);
395
	}
396

397 398 399
	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);

400 401 402
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

403 404 405 406 407 408 409
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
410
 */
411
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
412
				enum forcewake_domains fw_domains)
413 414
{
	unsigned long irqflags;
415
	struct intel_uncore_forcewake_domain *domain;
416
	enum forcewake_domain_id id;
417

418 419 420
	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

421 422
	fw_domains &= dev_priv->uncore.fw_domains;

423 424
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

425 426 427 428 429 430 431 432
	for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

		domain->wake_count++;
433
		fw_domain_arm_timer(domain);
434
	}
435

436 437 438
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

439
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
440
{
441
	struct intel_uncore_forcewake_domain *domain;
442
	enum forcewake_domain_id id;
443

444 445 446
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

447
	for_each_fw_domain(domain, dev_priv, id)
448
		WARN_ON(domain->wake_count);
449 450
}

451 452
/* We give fast paths for the really cool registers */
#define NEEDS_FORCE_WAKE(dev_priv, reg) \
453
	 ((reg) < 0x40000 && (reg) != FORCEWAKE)
454

455
#define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
456

457 458 459 460 461 462 463 464 465 466 467 468 469
#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
	 REG_RANGE((reg), 0x5000, 0x8000) || \
	 REG_RANGE((reg), 0xB000, 0x12000) || \
	 REG_RANGE((reg), 0x2E000, 0x30000))

#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x22000, 0x24000) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
470
	 REG_RANGE((reg), 0x5200, 0x8000) || \
471
	 REG_RANGE((reg), 0x8300, 0x8500) || \
472
	 REG_RANGE((reg), 0xB000, 0xB480) || \
473 474 475 476 477 478 479 480
	 REG_RANGE((reg), 0xE000, 0xE800))

#define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x8800, 0x8900) || \
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1C000) || \
	 REG_RANGE((reg), 0x1E800, 0x1EA00) || \
481
	 REG_RANGE((reg), 0x30000, 0x38000))
482 483 484 485 486 487

#define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x4000, 0x5000) || \
	 REG_RANGE((reg), 0x8000, 0x8300) || \
	 REG_RANGE((reg), 0x8500, 0x8600) || \
	 REG_RANGE((reg), 0x9000, 0xB000) || \
488
	 REG_RANGE((reg), 0xF000, 0x10000))
489

490
#define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
491
	REG_RANGE((reg), 0xB00,  0x2000)
492 493

#define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
494 495
	(REG_RANGE((reg), 0x2000, 0x2700) || \
	 REG_RANGE((reg), 0x3000, 0x4000) || \
496
	 REG_RANGE((reg), 0x5200, 0x8000) || \
497
	 REG_RANGE((reg), 0x8140, 0x8160) || \
498 499 500
	 REG_RANGE((reg), 0x8300, 0x8500) || \
	 REG_RANGE((reg), 0x8C00, 0x8D00) || \
	 REG_RANGE((reg), 0xB000, 0xB480) || \
501 502
	 REG_RANGE((reg), 0xE000, 0xE900) || \
	 REG_RANGE((reg), 0x24400, 0x24800))
503 504

#define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
505 506
	(REG_RANGE((reg), 0x8130, 0x8140) || \
	 REG_RANGE((reg), 0x8800, 0x8A00) || \
507 508 509 510 511 512 513 514 515 516 517 518 519 520 521
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1EA00) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
	REG_RANGE((reg), 0x9400, 0x9800)

#define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
	((reg) < 0x40000 &&\
	 !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))

522 523 524 525 526 527
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
528
	__raw_i915_write32(dev_priv, MI_MODE, 0);
529 530 531
}

static void
532 533
hsw_unclaimed_reg_debug(struct drm_i915_private *dev_priv, u32 reg, bool read,
			bool before)
534
{
535 536 537 538 539 540
	const char *op = read ? "reading" : "writing to";
	const char *when = before ? "before" : "after";

	if (!i915.mmio_debug)
		return;

541
	if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
542 543
		WARN(1, "Unclaimed register detected %s %s register 0x%x\n",
		     when, op, reg);
544
		__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
545 546 547 548
	}
}

static void
549
hsw_unclaimed_reg_detect(struct drm_i915_private *dev_priv)
550
{
551 552 553
	if (i915.mmio_debug)
		return;

554
	if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
555
		DRM_ERROR("Unclaimed register detected. Please use the i915.mmio_debug=1 to debug this problem.");
556
		__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
557 558 559
	}
}

560
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
561
	u##x val = 0; \
562
	assert_device_not_suspended(dev_priv);
B
Ben Widawsky 已提交
563

564
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
565 566 567
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

568
#define __gen2_read(x) \
569
static u##x \
570 571
gen2_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
	GEN2_READ_HEADER(x); \
572
	val = __raw_i915_read##x(dev_priv, reg); \
573
	GEN2_READ_FOOTER; \
574 575 576 577 578
}

#define __gen5_read(x) \
static u##x \
gen5_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
579
	GEN2_READ_HEADER(x); \
580 581
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
582
	GEN2_READ_FOOTER; \
583 584
}

585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
	unsigned long irqflags; \
	u##x val = 0; \
	assert_device_not_suspended(dev_priv); \
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define GEN6_READ_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

611
static inline void __force_wake_get(struct drm_i915_private *dev_priv,
612
				    enum forcewake_domains fw_domains)
613 614
{
	struct intel_uncore_forcewake_domain *domain;
615
	enum forcewake_domain_id id;
616 617 618 619 620

	if (WARN_ON(!fw_domains))
		return;

	/* Ideally GCC would be constant-fold and eliminate this loop */
621
	for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
622
		if (domain->wake_count) {
623
			fw_domains &= ~(1 << id);
624 625 626 627
			continue;
		}

		domain->wake_count++;
628
		fw_domain_arm_timer(domain);
629 630 631 632 633 634
	}

	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

635 636 637
#define __gen6_read(x) \
static u##x \
gen6_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
638
	GEN6_READ_HEADER(x); \
639
	hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
640 641
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) \
		__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
642
	val = __raw_i915_read##x(dev_priv, reg); \
643
	hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
644
	GEN6_READ_FOOTER; \
645 646
}

647 648 649
#define __vlv_read(x) \
static u##x \
vlv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
650
	GEN6_READ_HEADER(x); \
651 652 653 654
	if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg)) \
		__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
	else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)) \
		__force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
655
	val = __raw_i915_read##x(dev_priv, reg); \
656
	GEN6_READ_FOOTER; \
657 658
}

659 660 661
#define __chv_read(x) \
static u##x \
chv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
662
	GEN6_READ_HEADER(x); \
663 664 665 666 667 668 669
	if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) \
		__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
	else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) \
		__force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
	else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) \
		__force_wake_get(dev_priv, \
				 FORCEWAKE_RENDER | FORCEWAKE_MEDIA); \
670
	val = __raw_i915_read##x(dev_priv, reg); \
671
	GEN6_READ_FOOTER; \
672
}
673

674 675 676 677 678 679
#define SKL_NEEDS_FORCE_WAKE(dev_priv, reg)	\
	 ((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))

#define __gen9_read(x) \
static u##x \
gen9_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
680
	enum forcewake_domains fw_engine; \
681
	GEN6_READ_HEADER(x); \
682 683 684 685 686 687 688 689 690 691 692 693 694
	if (!SKL_NEEDS_FORCE_WAKE((dev_priv), (reg)))	\
		fw_engine = 0; \
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg))	\
		fw_engine = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg)) \
		fw_engine = FORCEWAKE_MEDIA; \
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg)) \
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		fw_engine = FORCEWAKE_BLITTER; \
	if (fw_engine) \
		__force_wake_get(dev_priv, fw_engine); \
	val = __raw_i915_read##x(dev_priv, reg); \
695
	GEN6_READ_FOOTER; \
696 697 698 699 700 701
}

__gen9_read(8)
__gen9_read(16)
__gen9_read(32)
__gen9_read(64)
702 703 704 705
__chv_read(8)
__chv_read(16)
__chv_read(32)
__chv_read(64)
706 707 708 709
__vlv_read(8)
__vlv_read(16)
__vlv_read(32)
__vlv_read(64)
710 711 712 713 714
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

715
#undef __gen9_read
716
#undef __chv_read
717
#undef __vlv_read
718
#undef __gen6_read
719 720
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
721

722
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
723
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
724
	assert_device_not_suspended(dev_priv); \
725

726
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
727

728
#define __gen2_write(x) \
729
static void \
730 731
gen2_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
	GEN2_WRITE_HEADER; \
732
	__raw_i915_write##x(dev_priv, reg, val); \
733
	GEN2_WRITE_FOOTER; \
734 735 736 737 738
}

#define __gen5_write(x) \
static void \
gen5_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
739
	GEN2_WRITE_HEADER; \
740 741
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
742
	GEN2_WRITE_FOOTER; \
743 744
}

745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen5_write(64)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)
__gen2_write(64)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
	assert_device_not_suspended(dev_priv); \
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define GEN6_WRITE_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

769 770 771 772
#define __gen6_write(x) \
static void \
gen6_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
	u32 __fifo_ret = 0; \
773
	GEN6_WRITE_HEADER; \
774 775 776 777 778 779 780
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
781
	GEN6_WRITE_FOOTER; \
782 783 784 785 786
}

#define __hsw_write(x) \
static void \
hsw_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
787
	u32 __fifo_ret = 0; \
788
	GEN6_WRITE_HEADER; \
789 790 791
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
792
	hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
793
	__raw_i915_write##x(dev_priv, reg, val); \
794 795 796
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
797 798
	hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
	hsw_unclaimed_reg_detect(dev_priv); \
799
	GEN6_WRITE_FOOTER; \
800
}
801

802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
static const u32 gen8_shadowed_regs[] = {
	FORCEWAKE_MT,
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	/* TODO: Other registers are not yet used */
};

static bool is_gen8_shadowed(struct drm_i915_private *dev_priv, u32 reg)
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
		if (reg == gen8_shadowed_regs[i])
			return true;

	return false;
}

#define __gen8_write(x) \
static void \
gen8_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
826
	GEN6_WRITE_HEADER; \
827
	hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
828 829 830
	if (reg < 0x40000 && !is_gen8_shadowed(dev_priv, reg)) \
		__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
	__raw_i915_write##x(dev_priv, reg, val); \
831 832
	hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
	hsw_unclaimed_reg_detect(dev_priv); \
833
	GEN6_WRITE_FOOTER; \
834 835
}

836 837 838 839
#define __chv_write(x) \
static void \
chv_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
	bool shadowed = is_gen8_shadowed(dev_priv, reg); \
840
	GEN6_WRITE_HEADER; \
841
	if (!shadowed) { \
842 843 844 845 846 847
		if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) \
			__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
		else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) \
			__force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
		else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) \
			__force_wake_get(dev_priv, FORCEWAKE_RENDER | FORCEWAKE_MEDIA); \
848 849
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
850
	GEN6_WRITE_FOOTER; \
851 852
}

Z
Zhe Wang 已提交
853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875
static const u32 gen9_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	FORCEWAKE_BLITTER_GEN9,
	FORCEWAKE_RENDER_GEN9,
	FORCEWAKE_MEDIA_GEN9,
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	/* TODO: Other registers are not yet used */
};

static bool is_gen9_shadowed(struct drm_i915_private *dev_priv, u32 reg)
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
		if (reg == gen9_shadowed_regs[i])
			return true;

	return false;
}

876 877 878 879
#define __gen9_write(x) \
static void \
gen9_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, \
		bool trace) { \
880
	enum forcewake_domains fw_engine; \
881
	GEN6_WRITE_HEADER; \
882 883 884 885 886 887 888 889 890 891 892 893 894 895
	if (!SKL_NEEDS_FORCE_WAKE((dev_priv), (reg)) ||	\
	    is_gen9_shadowed(dev_priv, reg)) \
		fw_engine = 0; \
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg)) \
		fw_engine = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg)) \
		fw_engine = FORCEWAKE_MEDIA; \
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg)) \
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		fw_engine = FORCEWAKE_BLITTER; \
	if (fw_engine) \
		__force_wake_get(dev_priv, fw_engine); \
	__raw_i915_write##x(dev_priv, reg, val); \
896
	GEN6_WRITE_FOOTER; \
897 898 899 900 901 902
}

__gen9_write(8)
__gen9_write(16)
__gen9_write(32)
__gen9_write(64)
903 904 905 906
__chv_write(8)
__chv_write(16)
__chv_write(32)
__chv_write(64)
907 908 909 910
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
__gen8_write(64)
911 912 913 914 915 916 917 918 919
__hsw_write(8)
__hsw_write(16)
__hsw_write(32)
__hsw_write(64)
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)
__gen6_write(64)

920
#undef __gen9_write
921
#undef __chv_write
922
#undef __gen8_write
923 924
#undef __hsw_write
#undef __gen6_write
925 926
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
927

928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
	dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

944 945

static void fw_domain_init(struct drm_i915_private *dev_priv,
946 947
			   enum forcewake_domain_id domain_id,
			   u32 reg_set, u32 reg_ack)
948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

	if (IS_VALLEYVIEW(dev_priv))
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;
	else
		d->reg_post = 0;

	d->i915 = dev_priv;
	d->id = domain_id;

982
	setup_timer(&d->timer, intel_uncore_fw_release_timer, (unsigned long)d);
983 984 985 986

	dev_priv->uncore.fw_domains |= (1 << domain_id);
}

987 988 989 990
void intel_uncore_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

991
	__intel_uncore_early_sanitize(dev, false);
992

Z
Zhe Wang 已提交
993
	if (IS_GEN9(dev)) {
994 995 996 997 998 999 1000 1001 1002 1003
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
Z
Zhe Wang 已提交
1004
	} else if (IS_VALLEYVIEW(dev)) {
1005
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1006 1007 1008 1009 1010
		if (!IS_CHERRYVIEW(dev))
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1011 1012 1013 1014
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1015
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1016 1017 1018 1019 1020
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
	} else if (IS_IVYBRIDGE(dev)) {
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1033 1034 1035 1036 1037 1038 1039
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1040
		mutex_lock(&dev->struct_mutex);
1041
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
1042
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1043
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
1044 1045
		mutex_unlock(&dev->struct_mutex);

1046
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1047 1048
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1049 1050
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1051 1052 1053
		}
	} else if (IS_GEN6(dev)) {
		dev_priv->uncore.funcs.force_wake_get =
1054
			fw_domains_get_with_thread_status;
1055
		dev_priv->uncore.funcs.force_wake_put =
1056 1057 1058
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1059 1060
	}

1061
	switch (INTEL_INFO(dev)->gen) {
1062
	default:
1063
		MISSING_CASE(INTEL_INFO(dev)->gen);
1064 1065 1066 1067 1068 1069
		return;
	case 9:
		ASSIGN_WRITE_MMIO_VFUNCS(gen9);
		ASSIGN_READ_MMIO_VFUNCS(gen9);
		break;
	case 8:
1070
		if (IS_CHERRYVIEW(dev)) {
1071 1072
			ASSIGN_WRITE_MMIO_VFUNCS(chv);
			ASSIGN_READ_MMIO_VFUNCS(chv);
1073 1074

		} else {
1075 1076
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1077
		}
1078
		break;
1079 1080
	case 7:
	case 6:
1081
		if (IS_HASWELL(dev)) {
1082
			ASSIGN_WRITE_MMIO_VFUNCS(hsw);
1083
		} else {
1084
			ASSIGN_WRITE_MMIO_VFUNCS(gen6);
1085
		}
1086 1087

		if (IS_VALLEYVIEW(dev)) {
1088
			ASSIGN_READ_MMIO_VFUNCS(vlv);
1089
		} else {
1090
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1091
		}
1092 1093
		break;
	case 5:
1094 1095
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
1096 1097 1098 1099
		break;
	case 4:
	case 3:
	case 2:
1100 1101
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
1102 1103
		break;
	}
1104 1105

	i915_check_and_clear_faults(dev);
1106
}
1107 1108
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1109 1110 1111 1112 1113

void intel_uncore_fini(struct drm_device *dev)
{
	/* Paranoia: make sure we have disabled everything before we exit. */
	intel_uncore_sanitize(dev);
1114
	intel_uncore_forcewake_reset(dev, false);
1115 1116
}

1117 1118
#define GEN_RANGE(l, h) GENMASK(h, l)

1119 1120 1121
static const struct register_whitelist {
	uint64_t offset;
	uint32_t size;
1122 1123
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1124
} whitelist[] = {
1125
	{ RING_TIMESTAMP(RENDER_RING_BASE), 8, GEN_RANGE(4, 9) },
1126 1127 1128 1129 1130 1131 1132 1133
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1134
	int i, ret = 0;
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
		if (entry->offset == reg->offset &&
		    (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1145 1146
	intel_runtime_pm_get(dev_priv);

1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
	switch (entry->size) {
	case 8:
		reg->val = I915_READ64(reg->offset);
		break;
	case 4:
		reg->val = I915_READ(reg->offset);
		break;
	case 2:
		reg->val = I915_READ16(reg->offset);
		break;
	case 1:
		reg->val = I915_READ8(reg->offset);
		break;
	default:
1161
		MISSING_CASE(entry->size);
1162 1163
		ret = -EINVAL;
		goto out;
1164 1165
	}

1166 1167 1168
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1169 1170
}

1171 1172 1173 1174 1175 1176
int i915_get_reset_stats_ioctl(struct drm_device *dev,
			       void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reset_stats *args = data;
	struct i915_ctx_hang_stats *hs;
1177
	struct intel_context *ctx;
1178 1179
	int ret;

1180 1181 1182
	if (args->flags || args->pad)
		return -EINVAL;

1183
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1184 1185 1186 1187 1188 1189
		return -EPERM;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1190 1191
	ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
	if (IS_ERR(ctx)) {
1192
		mutex_unlock(&dev->struct_mutex);
1193
		return PTR_ERR(ctx);
1194
	}
1195
	hs = &ctx->hang_stats;
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

	args->batch_active = hs->batch_active;
	args->batch_pending = hs->batch_pending;

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1210
static int i915_reset_complete(struct drm_device *dev)
1211 1212
{
	u8 gdrst;
1213
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1214
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1215 1216
}

1217
static int i915_do_reset(struct drm_device *dev)
1218
{
V
Ville Syrjälä 已提交
1219
	/* assert reset for at least 20 usec */
1220
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1221
	udelay(20);
1222
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1223

1224
	return wait_for(i915_reset_complete(dev), 500);
V
Ville Syrjälä 已提交
1225 1226 1227 1228 1229
}

static int g4x_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
1230
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1231
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1232 1233
}

1234 1235 1236 1237 1238 1239
static int g33_do_reset(struct drm_device *dev)
{
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(dev), 500);
}

1240 1241 1242 1243 1244
static int g4x_do_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

1245
	pci_write_config_byte(dev->pdev, I915_GDRST,
1246
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1247
	ret =  wait_for(g4x_reset_complete(dev), 500);
1248 1249 1250 1251 1252 1253 1254
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1255
	pci_write_config_byte(dev->pdev, I915_GDRST,
1256
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1257
	ret =  wait_for(g4x_reset_complete(dev), 500);
1258 1259 1260 1261 1262 1263 1264
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1265
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1266 1267 1268 1269

	return 0;
}

1270 1271 1272 1273 1274 1275
static int ironlake_do_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
1276
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1277
	ret = wait_for((I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) &
1278
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
1279 1280 1281 1282
	if (ret)
		return ret;

	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
1283
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1284 1285 1286 1287 1288 1289 1290 1291
	ret = wait_for((I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) &
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
	if (ret)
		return ret;

	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, 0);

	return 0;
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
}

static int gen6_do_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int	ret;

	/* Reset the chip */

	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1305
	__raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
1306 1307

	/* Spin waiting for the device to ack the reset request */
1308
	ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
1309

1310
	intel_uncore_forcewake_reset(dev, true);
1311

1312 1313 1314 1315 1316
	return ret;
}

int intel_gpu_reset(struct drm_device *dev)
{
1317 1318 1319 1320 1321 1322
	if (INTEL_INFO(dev)->gen >= 6)
		return gen6_do_reset(dev);
	else if (IS_GEN5(dev))
		return ironlake_do_reset(dev);
	else if (IS_G4X(dev))
		return g4x_do_reset(dev);
1323 1324 1325
	else if (IS_G33(dev))
		return g33_do_reset(dev);
	else if (INTEL_INFO(dev)->gen >= 3)
1326
		return i915_do_reset(dev);
1327 1328
	else
		return -ENODEV;
1329 1330 1331 1332 1333 1334 1335
}

void intel_uncore_check_errors(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_FPGA_DBG_UNCLAIMED(dev) &&
1336
	    (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1337
		DRM_ERROR("Unclaimed register before interrupt\n");
1338
		__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1339 1340
	}
}