vector.c 20.4 KB
Newer Older
1 2 3 4 5
/*
 * Local APIC related interfaces to support IOAPIC, MSI, HT_IRQ etc.
 *
 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
 *	Moved from arch/x86/kernel/apic/io_apic.c.
6 7
 * Jiang Liu <jiang.liu@linux.intel.com>
 *	Enable support of hierarchical irqdomains
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/compiler.h>
#include <linux/slab.h>
17
#include <asm/irqdomain.h>
18 19 20 21 22 23
#include <asm/hw_irq.h>
#include <asm/apic.h>
#include <asm/i8259.h>
#include <asm/desc.h>
#include <asm/irq_remapping.h>

24 25 26 27 28 29 30
struct apic_chip_data {
	struct irq_cfg		cfg;
	cpumask_var_t		domain;
	cpumask_var_t		old_domain;
	u8			move_in_progress : 1;
};

31
struct irq_domain *x86_vector_domain;
32
EXPORT_SYMBOL_GPL(x86_vector_domain);
33
static DEFINE_RAW_SPINLOCK(vector_lock);
34
static cpumask_var_t vector_cpumask, vector_searchmask, searched_cpumask;
35
static struct irq_chip lapic_controller;
36
#ifdef	CONFIG_X86_IO_APIC
37
static struct apic_chip_data *legacy_irq_data[NR_IRQS_LEGACY];
38
#endif
39 40 41 42 43 44 45 46 47 48 49 50 51 52

void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
	raw_spin_lock(&vector_lock);
}

void unlock_vector_lock(void)
{
	raw_spin_unlock(&vector_lock);
}

53
static struct apic_chip_data *apic_chip_data(struct irq_data *irq_data)
54
{
55 56 57 58 59 60
	if (!irq_data)
		return NULL;

	while (irq_data->parent_data)
		irq_data = irq_data->parent_data;

61 62 63
	return irq_data->chip_data;
}

64 65 66 67 68 69
struct irq_cfg *irqd_cfg(struct irq_data *irq_data)
{
	struct apic_chip_data *data = apic_chip_data(irq_data);

	return data ? &data->cfg : NULL;
}
70
EXPORT_SYMBOL_GPL(irqd_cfg);
71 72

struct irq_cfg *irq_cfg(unsigned int irq)
73
{
74 75
	return irqd_cfg(irq_get_irq_data(irq));
}
76

77 78 79 80 81 82
static struct apic_chip_data *alloc_apic_chip_data(int node)
{
	struct apic_chip_data *data;

	data = kzalloc_node(sizeof(*data), GFP_KERNEL, node);
	if (!data)
83
		return NULL;
84 85 86
	if (!zalloc_cpumask_var_node(&data->domain, GFP_KERNEL, node))
		goto out_data;
	if (!zalloc_cpumask_var_node(&data->old_domain, GFP_KERNEL, node))
87
		goto out_domain;
88
	return data;
89
out_domain:
90 91 92
	free_cpumask_var(data->domain);
out_data:
	kfree(data);
93 94 95
	return NULL;
}

96
static void free_apic_chip_data(struct apic_chip_data *data)
97
{
98 99 100 101
	if (data) {
		free_cpumask_var(data->domain);
		free_cpumask_var(data->old_domain);
		kfree(data);
102
	}
103 104
}

105 106
static int __assign_irq_vector(int irq, struct apic_chip_data *d,
			       const struct cpumask *mask)
107 108 109 110 111 112 113 114 115 116 117 118 119 120
{
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
	static int current_offset = VECTOR_OFFSET_START % 16;
121
	int cpu, vector;
122

123
	if (d->move_in_progress)
124 125 126
		return -EBUSY;

	/* Only try and allocate irqs on cpus that are present */
127
	cpumask_clear(d->old_domain);
128
	cpumask_clear(searched_cpumask);
129 130
	cpu = cpumask_first_and(mask, cpu_online_mask);
	while (cpu < nr_cpu_ids) {
131
		int new_cpu, offset;
132

133
		/* Get the possible target cpus for @mask/@cpu from the apic */
134
		apic->vector_allocation_domain(cpu, vector_cpumask, mask);
135

136 137 138 139 140 141 142 143 144 145 146
		/*
		 * Clear the offline cpus from @vector_cpumask for searching
		 * and verify whether the result overlaps with @mask. If true,
		 * then the call to apic->cpu_mask_to_apicid_and() will
		 * succeed as well. If not, no point in trying to find a
		 * vector in this mask.
		 */
		cpumask_and(vector_searchmask, vector_cpumask, cpu_online_mask);
		if (!cpumask_intersects(vector_searchmask, mask))
			goto next_cpu;

147 148
		if (cpumask_subset(vector_cpumask, d->domain)) {
			if (cpumask_equal(vector_cpumask, d->domain))
149
				goto success;
150
			/*
151 152
			 * Mark the cpus which are not longer in the mask for
			 * cleanup.
153
			 */
154 155 156
			cpumask_andnot(d->old_domain, d->domain, vector_cpumask);
			vector = d->cfg.vector;
			goto update;
157 158 159 160 161 162 163 164 165 166 167
		}

		vector = current_vector;
		offset = current_offset;
next:
		vector += 16;
		if (vector >= first_system_vector) {
			offset = (offset + 1) % 16;
			vector = FIRST_EXTERNAL_VECTOR + offset;
		}

168 169 170
		/* If the search wrapped around, try the next cpu */
		if (unlikely(current_vector == vector))
			goto next_cpu;
171 172 173 174

		if (test_bit(vector, used_vectors))
			goto next;

175
		for_each_cpu(new_cpu, vector_searchmask) {
176
			if (!IS_ERR_OR_NULL(per_cpu(vector_irq, new_cpu)[vector]))
177 178 179 180 181
				goto next;
		}
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
182 183
		/* Schedule the old vector for cleanup on all cpus */
		if (d->cfg.vector)
184
			cpumask_copy(d->old_domain, d->domain);
185
		for_each_cpu(new_cpu, vector_searchmask)
186
			per_cpu(vector_irq, new_cpu)[vector] = irq_to_desc(irq);
187
		goto update;
188 189 190 191 192 193 194 195 196 197 198 199 200

next_cpu:
		/*
		 * We exclude the current @vector_cpumask from the requested
		 * @mask and try again with the next online cpu in the
		 * result. We cannot modify @mask, so we use @vector_cpumask
		 * as a temporary buffer here as it will be reassigned when
		 * calling apic->vector_allocation_domain() above.
		 */
		cpumask_or(searched_cpumask, searched_cpumask, vector_cpumask);
		cpumask_andnot(vector_cpumask, mask, searched_cpumask);
		cpu = cpumask_first_and(vector_cpumask, cpu_online_mask);
		continue;
201
	}
202
	return -ENOSPC;
203

204 205 206 207 208
update:
	/* Cleanup required ? */
	d->move_in_progress = cpumask_intersects(d->old_domain, cpu_online_mask);
	d->cfg.vector = vector;
	cpumask_copy(d->domain, vector_cpumask);
209
success:
210 211 212 213 214 215 216 217
	/*
	 * Cache destination APIC IDs into cfg->dest_apicid. This cannot fail
	 * as we already established, that mask & d->domain & cpu_online_mask
	 * is not empty.
	 */
	BUG_ON(apic->cpu_mask_to_apicid_and(mask, d->domain,
					    &d->cfg.dest_apicid));
	return 0;
218 219
}

220
static int assign_irq_vector(int irq, struct apic_chip_data *data,
221
			     const struct cpumask *mask)
222 223 224 225 226
{
	int err;
	unsigned long flags;

	raw_spin_lock_irqsave(&vector_lock, flags);
227
	err = __assign_irq_vector(irq, data, mask);
228 229 230 231
	raw_spin_unlock_irqrestore(&vector_lock, flags);
	return err;
}

232 233 234 235 236 237 238 239 240 241 242 243
static int assign_irq_vector_policy(int irq, int node,
				    struct apic_chip_data *data,
				    struct irq_alloc_info *info)
{
	if (info && info->mask)
		return assign_irq_vector(irq, data, info->mask);
	if (node != NUMA_NO_NODE &&
	    assign_irq_vector(irq, data, cpumask_of_node(node)) == 0)
		return 0;
	return assign_irq_vector(irq, data, apic->target_cpus());
}

244
static void clear_irq_vector(int irq, struct apic_chip_data *data)
245
{
246 247
	struct irq_desc *desc;
	int cpu, vector;
248

249
	BUG_ON(!data->cfg.vector);
250

251 252
	vector = data->cfg.vector;
	for_each_cpu_and(cpu, data->domain, cpu_online_mask)
253
		per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
254

255 256
	data->cfg.vector = 0;
	cpumask_clear(data->domain);
257

258
	if (likely(!data->move_in_progress))
259 260
		return;

261
	desc = irq_to_desc(irq);
262
	for_each_cpu_and(cpu, data->old_domain, cpu_online_mask) {
263 264
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
		     vector++) {
265
			if (per_cpu(vector_irq, cpu)[vector] != desc)
266
				continue;
267
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
268 269 270
			break;
		}
	}
271
	data->move_in_progress = 0;
272 273
}

274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
void init_irq_alloc_info(struct irq_alloc_info *info,
			 const struct cpumask *mask)
{
	memset(info, 0, sizeof(*info));
	info->mask = mask;
}

void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
{
	if (src)
		*dst = *src;
	else
		memset(dst, 0, sizeof(*dst));
}

static void x86_vector_free_irqs(struct irq_domain *domain,
				 unsigned int virq, unsigned int nr_irqs)
{
292
	struct apic_chip_data *apic_data;
293
	struct irq_data *irq_data;
294
	unsigned long flags;
295 296 297 298 299
	int i;

	for (i = 0; i < nr_irqs; i++) {
		irq_data = irq_domain_get_irq_data(x86_vector_domain, virq + i);
		if (irq_data && irq_data->chip_data) {
300
			raw_spin_lock_irqsave(&vector_lock, flags);
301
			clear_irq_vector(virq + i, irq_data->chip_data);
302 303 304 305
			apic_data = irq_data->chip_data;
			irq_domain_reset_irq_data(irq_data);
			raw_spin_unlock_irqrestore(&vector_lock, flags);
			free_apic_chip_data(apic_data);
306 307
#ifdef	CONFIG_X86_IO_APIC
			if (virq + i < nr_legacy_irqs())
308
				legacy_irq_data[virq + i] = NULL;
309
#endif
310 311 312 313 314 315 316 317
		}
	}
}

static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
				 unsigned int nr_irqs, void *arg)
{
	struct irq_alloc_info *info = arg;
318
	struct apic_chip_data *data;
319
	struct irq_data *irq_data;
320
	int i, err, node;
321 322 323 324 325 326 327 328 329 330 331

	if (disable_apic)
		return -ENXIO;

	/* Currently vector allocator can't guarantee contiguous allocations */
	if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
		return -ENOSYS;

	for (i = 0; i < nr_irqs; i++) {
		irq_data = irq_domain_get_irq_data(domain, virq + i);
		BUG_ON(!irq_data);
332
		node = irq_data_get_node(irq_data);
333
#ifdef	CONFIG_X86_IO_APIC
334 335
		if (virq + i < nr_legacy_irqs() && legacy_irq_data[virq + i])
			data = legacy_irq_data[virq + i];
336 337
		else
#endif
338
			data = alloc_apic_chip_data(node);
339
		if (!data) {
340 341 342 343 344
			err = -ENOMEM;
			goto error;
		}

		irq_data->chip = &lapic_controller;
345
		irq_data->chip_data = data;
346
		irq_data->hwirq = virq + i;
347
		err = assign_irq_vector_policy(virq + i, node, data, info);
348 349 350 351 352 353 354 355 356 357 358
		if (err)
			goto error;
	}

	return 0;

error:
	x86_vector_free_irqs(domain, virq, i + 1);
	return err;
}

T
Thomas Gleixner 已提交
359 360 361
static const struct irq_domain_ops x86_vector_domain_ops = {
	.alloc	= x86_vector_alloc_irqs,
	.free	= x86_vector_free_irqs,
362 363
};

364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
int __init arch_probe_nr_irqs(void)
{
	int nr;

	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;

	nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	if (gsi_top <= NR_IRQS_LEGACY)
		nr +=  8 * nr_cpu_ids;
	else
		nr += gsi_top * 16;
#endif
	if (nr < nr_irqs)
		nr_irqs = nr;

384 385 386 387 388
	/*
	 * We don't know if PIC is present at this point so we need to do
	 * probe() to get the right number of legacy IRQs.
	 */
	return legacy_pic->probe();
389 390
}

391 392 393 394
#ifdef	CONFIG_X86_IO_APIC
static void init_legacy_irqs(void)
{
	int i, node = cpu_to_node(0);
395
	struct apic_chip_data *data;
396 397 398

	/*
	 * For legacy IRQ's, start with assigning irq0 to irq15 to
399
	 * ISA_IRQ_VECTOR(i) for all cpu's.
400 401
	 */
	for (i = 0; i < nr_legacy_irqs(); i++) {
402 403
		data = legacy_irq_data[i] = alloc_apic_chip_data(node);
		BUG_ON(!data);
404 405

		data->cfg.vector = ISA_IRQ_VECTOR(i);
406 407
		cpumask_setall(data->domain);
		irq_set_chip_data(i, data);
408 409 410 411 412 413
	}
}
#else
static void init_legacy_irqs(void) { }
#endif

414 415
int __init arch_early_irq_init(void)
{
416 417
	init_legacy_irqs();

418 419 420 421 422
	x86_vector_domain = irq_domain_add_tree(NULL, &x86_vector_domain_ops,
						NULL);
	BUG_ON(x86_vector_domain == NULL);
	irq_set_default_host(x86_vector_domain);

423
	arch_init_msi_domain(x86_vector_domain);
424
	arch_init_htirq_domain(x86_vector_domain);
425

426
	BUG_ON(!alloc_cpumask_var(&vector_cpumask, GFP_KERNEL));
427
	BUG_ON(!alloc_cpumask_var(&vector_searchmask, GFP_KERNEL));
428
	BUG_ON(!alloc_cpumask_var(&searched_cpumask, GFP_KERNEL));
429

430 431 432
	return arch_early_ioapic_init();
}

433
/* Initialize vector_irq on a new cpu */
434 435
static void __setup_vector_irq(int cpu)
{
436
	struct apic_chip_data *data;
437 438
	struct irq_desc *desc;
	int irq, vector;
439 440

	/* Mark the inuse vectors */
441 442
	for_each_irq_desc(irq, desc) {
		struct irq_data *idata = irq_desc_get_irq_data(desc);
443

444 445
		data = apic_chip_data(idata);
		if (!data || !cpumask_test_cpu(cpu, data->domain))
446
			continue;
447
		vector = data->cfg.vector;
448
		per_cpu(vector_irq, cpu)[vector] = desc;
449 450 451
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
452 453
		desc = per_cpu(vector_irq, cpu)[vector];
		if (IS_ERR_OR_NULL(desc))
454 455
			continue;

456
		data = apic_chip_data(irq_desc_get_irq_data(desc));
457
		if (!cpumask_test_cpu(cpu, data->domain))
458
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
459 460 461 462
	}
}

/*
463
 * Setup the vector to irq mappings. Must be called with vector_lock held.
464 465 466 467 468
 */
void setup_vector_irq(int cpu)
{
	int irq;

469
	lockdep_assert_held(&vector_lock);
470 471 472 473 474 475 476 477
	/*
	 * On most of the platforms, legacy PIC delivers the interrupts on the
	 * boot cpu. But there are certain platforms where PIC interrupts are
	 * delivered to multiple cpu's. If the legacy IRQ is handled by the
	 * legacy PIC, for the new cpu that is coming online, setup the static
	 * legacy vector to irq mapping:
	 */
	for (irq = 0; irq < nr_legacy_irqs(); irq++)
478
		per_cpu(vector_irq, cpu)[ISA_IRQ_VECTOR(irq)] = irq_to_desc(irq);
479 480 481 482

	__setup_vector_irq(cpu);
}

483
static int apic_retrigger_irq(struct irq_data *irq_data)
484
{
485
	struct apic_chip_data *data = apic_chip_data(irq_data);
486 487 488 489
	unsigned long flags;
	int cpu;

	raw_spin_lock_irqsave(&vector_lock, flags);
490 491
	cpu = cpumask_first_and(data->domain, cpu_online_mask);
	apic->send_IPI_mask(cpumask_of(cpu), data->cfg.vector);
492 493 494 495 496 497 498
	raw_spin_unlock_irqrestore(&vector_lock, flags);

	return 1;
}

void apic_ack_edge(struct irq_data *data)
{
499
	irq_complete_move(irqd_cfg(data));
500 501 502 503
	irq_move_irq(data);
	ack_APIC_irq();
}

504 505
static int apic_set_affinity(struct irq_data *irq_data,
			     const struct cpumask *dest, bool force)
506
{
507
	struct apic_chip_data *data = irq_data->chip_data;
508 509 510 511 512 513 514 515
	int err, irq = irq_data->irq;

	if (!config_enabled(CONFIG_SMP))
		return -EPERM;

	if (!cpumask_intersects(dest, cpu_online_mask))
		return -EINVAL;

516
	err = assign_irq_vector(irq, data, dest);
517
	return err ? err : IRQ_SET_MASK_OK;
518 519 520 521
}

static struct irq_chip lapic_controller = {
	.irq_ack		= apic_ack_edge,
522
	.irq_set_affinity	= apic_set_affinity,
523 524 525
	.irq_retrigger		= apic_retrigger_irq,
};

526
#ifdef CONFIG_SMP
527
static void __send_cleanup_vector(struct apic_chip_data *data)
528 529 530 531 532 533
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;

534
		for_each_cpu_and(i, data->old_domain, cpu_online_mask)
535 536 537
			apic->send_IPI_mask(cpumask_of(i),
					    IRQ_MOVE_CLEANUP_VECTOR);
	} else {
538
		cpumask_and(cleanup_mask, data->old_domain, cpu_online_mask);
539 540 541
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
542
	data->move_in_progress = 0;
543 544
}

545 546
void send_cleanup_vector(struct irq_cfg *cfg)
{
547 548 549 550 551
	struct apic_chip_data *data;

	data = container_of(cfg, struct apic_chip_data, cfg);
	if (data->move_in_progress)
		__send_cleanup_vector(data);
552 553
}

554 555 556 557
asmlinkage __visible void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;

558
	entering_ack_irq();
559

560 561 562
	/* Prevent vectors vanishing under us */
	raw_spin_lock(&vector_lock);

563 564
	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
565
		struct apic_chip_data *data;
566 567
		struct irq_desc *desc;
		unsigned int irr;
568

569
	retry:
570 571
		desc = __this_cpu_read(vector_irq[vector]);
		if (IS_ERR_OR_NULL(desc))
572 573
			continue;

574 575 576 577 578 579
		if (!raw_spin_trylock(&desc->lock)) {
			raw_spin_unlock(&vector_lock);
			cpu_relax();
			raw_spin_lock(&vector_lock);
			goto retry;
		}
580

581
		data = apic_chip_data(irq_desc_get_irq_data(desc));
582
		if (!data)
583
			goto unlock;
584 585 586 587 588

		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
589
		if (data->move_in_progress)
590 591
			goto unlock;

592 593
		if (vector == data->cfg.vector &&
		    cpumask_test_cpu(me, data->domain))
594 595 596 597 598 599 600 601 602 603 604 605 606 607
			goto unlock;

		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
608
		__this_cpu_write(vector_irq[vector], VECTOR_UNUSED);
609 610 611 612
unlock:
		raw_spin_unlock(&desc->lock);
	}

613 614
	raw_spin_unlock(&vector_lock);

615
	exiting_irq();
616 617 618 619 620
}

static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
{
	unsigned me;
621
	struct apic_chip_data *data;
622

623 624
	data = container_of(cfg, struct apic_chip_data, cfg);
	if (likely(!data->move_in_progress))
625 626 627
		return;

	me = smp_processor_id();
628 629
	if (vector == data->cfg.vector && cpumask_test_cpu(me, data->domain))
		__send_cleanup_vector(data);
630 631 632 633 634 635 636 637 638 639 640
}

void irq_complete_move(struct irq_cfg *cfg)
{
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
}

void irq_force_complete_move(int irq)
{
	struct irq_cfg *cfg = irq_cfg(irq);

641 642
	if (cfg)
		__irq_complete_move(cfg, cfg->vector);
643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
}
#endif

static void __init print_APIC_field(int base)
{
	int i;

	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		pr_cont("%08x", apic_read(base + i*0x10));

	pr_cont("\n");
}

static void __init print_local_APIC(void *dummy)
{
	unsigned int i, v, ver, maxlvt;
	u64 icr;

663 664
	pr_debug("printing local APIC contents on CPU#%d/%d:\n",
		 smp_processor_id(), hard_smp_processor_id());
665
	v = apic_read(APIC_ID);
666
	pr_info("... APIC ID:      %08x (%01x)\n", v, read_apic_id());
667
	v = apic_read(APIC_LVR);
668
	pr_info("... APIC VERSION: %08x\n", v);
669 670 671 672
	ver = GET_APIC_VERSION(v);
	maxlvt = lapic_get_maxlvt();

	v = apic_read(APIC_TASKPRI);
673
	pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
674 675 676 677 678

	/* !82489DX */
	if (APIC_INTEGRATED(ver)) {
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
679 680
			pr_debug("... APIC ARBPRI: %08x (%02x)\n",
				 v, v & APIC_ARBPRI_MASK);
681 682
		}
		v = apic_read(APIC_PROCPRI);
683
		pr_debug("... APIC PROCPRI: %08x\n", v);
684 685 686 687 688 689 690 691
	}

	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
692
		pr_debug("... APIC RRR: %08x\n", v);
693 694 695
	}

	v = apic_read(APIC_LDR);
696
	pr_debug("... APIC LDR: %08x\n", v);
697 698
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
699
		pr_debug("... APIC DFR: %08x\n", v);
700 701
	}
	v = apic_read(APIC_SPIV);
702
	pr_debug("... APIC SPIV: %08x\n", v);
703

704
	pr_debug("... APIC ISR field:\n");
705
	print_APIC_field(APIC_ISR);
706
	pr_debug("... APIC TMR field:\n");
707
	print_APIC_field(APIC_TMR);
708
	pr_debug("... APIC IRR field:\n");
709 710 711 712 713 714 715 716 717
	print_APIC_field(APIC_IRR);

	/* !82489DX */
	if (APIC_INTEGRATED(ver)) {
		/* Due to the Pentium erratum 3AP. */
		if (maxlvt > 3)
			apic_write(APIC_ESR, 0);

		v = apic_read(APIC_ESR);
718
		pr_debug("... APIC ESR: %08x\n", v);
719 720 721
	}

	icr = apic_icr_read();
722 723
	pr_debug("... APIC ICR: %08x\n", (u32)icr);
	pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
724 725

	v = apic_read(APIC_LVTT);
726
	pr_debug("... APIC LVTT: %08x\n", v);
727 728 729 730

	if (maxlvt > 3) {
		/* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
731
		pr_debug("... APIC LVTPC: %08x\n", v);
732 733
	}
	v = apic_read(APIC_LVT0);
734
	pr_debug("... APIC LVT0: %08x\n", v);
735
	v = apic_read(APIC_LVT1);
736
	pr_debug("... APIC LVT1: %08x\n", v);
737 738 739 740

	if (maxlvt > 2) {
		/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
741
		pr_debug("... APIC LVTERR: %08x\n", v);
742 743 744
	}

	v = apic_read(APIC_TMICT);
745
	pr_debug("... APIC TMICT: %08x\n", v);
746
	v = apic_read(APIC_TMCCT);
747
	pr_debug("... APIC TMCCT: %08x\n", v);
748
	v = apic_read(APIC_TDCR);
749
	pr_debug("... APIC TDCR: %08x\n", v);
750 751 752 753

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
754
		pr_debug("... APIC EFEAT: %08x\n", v);
755
		v = apic_read(APIC_ECTRL);
756
		pr_debug("... APIC ECTRL: %08x\n", v);
757 758
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
759
			pr_debug("... APIC EILVT%d: %08x\n", i, v);
760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
		}
	}
	pr_cont("\n");
}

static void __init print_local_APICs(int maxcpu)
{
	int cpu;

	if (!maxcpu)
		return;

	preempt_disable();
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
	}
	preempt_enable();
}

static void __init print_PIC(void)
{
	unsigned int v;
	unsigned long flags;

	if (!nr_legacy_irqs())
		return;

789
	pr_debug("\nprinting PIC contents\n");
790 791 792 793

	raw_spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
794
	pr_debug("... PIC  IMR: %04x\n", v);
795 796

	v = inb(0xa0) << 8 | inb(0x20);
797
	pr_debug("... PIC  IRR: %04x\n", v);
798 799 800 801 802 803 804 805 806

	outb(0x0b, 0xa0);
	outb(0x0b, 0x20);
	v = inb(0xa0) << 8 | inb(0x20);
	outb(0x0a, 0xa0);
	outb(0x0a, 0x20);

	raw_spin_unlock_irqrestore(&i8259A_lock, flags);

807
	pr_debug("... PIC  ISR: %04x\n", v);
808 809

	v = inb(0x4d1) << 8 | inb(0x4d0);
810
	pr_debug("... PIC ELCR: %04x\n", v);
811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
}

static int show_lapic __initdata = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

static int __init print_ICs(void)
{
	if (apic_verbosity == APIC_QUIET)
		return 0;

	print_PIC();

	/* don't print out if apic is not there */
	if (!cpu_has_apic && !apic_from_smp_config())
		return 0;

	print_local_APICs(show_lapic);
	print_IO_APICs();

	return 0;
}

late_initcall(print_ICs);