netxen_nic_hw.c 50.4 KB
Newer Older
A
Amit S. Kale 已提交
1
/*
D
Dhananjay Phadke 已提交
2
 * Copyright (C) 2003 - 2009 NetXen, Inc.
D
Dhananjay Phadke 已提交
3
 * Copyright (C) 2009 - QLogic Corporation.
A
Amit S. Kale 已提交
4
 * All rights reserved.
5
 *
A
Amit S. Kale 已提交
6 7 8 9
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
10
 *
A
Amit S. Kale 已提交
11 12 13 14
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
15
 *
A
Amit S. Kale 已提交
16 17 18 19
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
 * MA  02111-1307, USA.
20
 *
A
Amit S. Kale 已提交
21
 * The full GNU General Public License is included in this distribution
A
Amit Kumar Salecha 已提交
22
 * in the file called "COPYING".
23
 *
A
Amit S. Kale 已提交
24 25
 */

26
#include <linux/slab.h>
A
Amit S. Kale 已提交
27 28 29
#include "netxen_nic.h"
#include "netxen_nic_hw.h"

30 31
#include <net/ip.h>

32 33 34 35 36 37 38 39 40 41 42 43 44
#define MASK(n) ((1ULL<<(n))-1)
#define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
#define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
#define MS_WIN(addr) (addr & 0x0ffc0000)

#define GET_MEM_OFFS_2M(addr) (addr & MASK(18))

#define CRB_BLK(off)	((off >> 20) & 0x3f)
#define CRB_SUBBLK(off)	((off >> 16) & 0xf)
#define CRB_WINDOW_2M	(0x130060)
#define CRB_HI(off)	((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
#define CRB_INDIRECT_2M	(0x1e0000UL)

45 46 47 48 49
static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
		void __iomem *addr, u32 data);
static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
		void __iomem *addr);

D
Dhananjay Phadke 已提交
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
#ifndef readq
static inline u64 readq(void __iomem *addr)
{
	return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
}
#endif

#ifndef writeq
static inline void writeq(u64 val, void __iomem *addr)
{
	writel(((u32) (val)), (addr));
	writel(((u32) (val >> 32)), (addr + 4));
}
#endif

65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
#define PCI_OFFSET_FIRST_RANGE(adapter, off)    \
	((adapter)->ahw.pci_base0 + (off))
#define PCI_OFFSET_SECOND_RANGE(adapter, off)   \
	((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
#define PCI_OFFSET_THIRD_RANGE(adapter, off)    \
	((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)

static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
					    unsigned long off)
{
	if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
		return PCI_OFFSET_FIRST_RANGE(adapter, off);

	if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
		return PCI_OFFSET_SECOND_RANGE(adapter, off);

	if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
		return PCI_OFFSET_THIRD_RANGE(adapter, off);

	return NULL;
}

87 88
static crb_128M_2M_block_map_t
crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
    {{{0, 0,         0,         0} } },		/* 0: PCI */
    {{{1, 0x0100000, 0x0102000, 0x120000},	/* 1: PCIE */
	  {1, 0x0110000, 0x0120000, 0x130000},
	  {1, 0x0120000, 0x0122000, 0x124000},
	  {1, 0x0130000, 0x0132000, 0x126000},
	  {1, 0x0140000, 0x0142000, 0x128000},
	  {1, 0x0150000, 0x0152000, 0x12a000},
	  {1, 0x0160000, 0x0170000, 0x110000},
	  {1, 0x0170000, 0x0172000, 0x12e000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {1, 0x01e0000, 0x01e0800, 0x122000},
	  {0, 0x0000000, 0x0000000, 0x000000} } },
	{{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
    {{{0, 0,         0,         0} } },	    /* 3: */
    {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
    {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE   */
    {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU   */
    {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM    */
    {{{1, 0x0800000, 0x0802000, 0x170000},  /* 8: SQM0  */
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {1, 0x08f0000, 0x08f2000, 0x172000} } },
    {{{1, 0x0900000, 0x0902000, 0x174000},	/* 9: SQM1*/
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {1, 0x09f0000, 0x09f2000, 0x176000} } },
    {{{0, 0x0a00000, 0x0a02000, 0x178000},	/* 10: SQM2*/
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {1, 0x0af0000, 0x0af2000, 0x17a000} } },
    {{{0, 0x0b00000, 0x0b02000, 0x17c000},	/* 11: SQM3*/
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
	{{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
	{{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
	{{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
	{{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
	{{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
	{{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
	{{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
	{{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
	{{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
	{{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
	{{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
	{{{0, 0,         0,         0} } },	/* 23: */
	{{{0, 0,         0,         0} } },	/* 24: */
	{{{0, 0,         0,         0} } },	/* 25: */
	{{{0, 0,         0,         0} } },	/* 26: */
	{{{0, 0,         0,         0} } },	/* 27: */
	{{{0, 0,         0,         0} } },	/* 28: */
	{{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
    {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
    {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
	{{{0} } },				/* 32: PCI */
	{{{1, 0x2100000, 0x2102000, 0x120000},	/* 33: PCIE */
	  {1, 0x2110000, 0x2120000, 0x130000},
	  {1, 0x2120000, 0x2122000, 0x124000},
	  {1, 0x2130000, 0x2132000, 0x126000},
	  {1, 0x2140000, 0x2142000, 0x128000},
	  {1, 0x2150000, 0x2152000, 0x12a000},
	  {1, 0x2160000, 0x2170000, 0x110000},
	  {1, 0x2170000, 0x2172000, 0x12e000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000} } },
	{{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
	{{{0} } },				/* 35: */
	{{{0} } },				/* 36: */
	{{{0} } },				/* 37: */
	{{{0} } },				/* 38: */
	{{{0} } },				/* 39: */
	{{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
	{{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
	{{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
	{{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
	{{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
	{{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
	{{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
	{{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
	{{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
	{{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
	{{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
	{{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
	{{{0} } },				/* 52: */
	{{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
	{{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
	{{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
	{{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
	{{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
	{{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
	{{{0} } },				/* 59: I2C0 */
	{{{0} } },				/* 60: I2C1 */
	{{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
	{{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
	{{{1, 0x3f00000, 0x3f01000, 0x168000} } }	/* 63: P2NR0 */
};

/*
 * top 12 bits of crb internal address (hub, agent)
 */
static unsigned crb_hub_agt[64] =
{
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PS,
	NETXEN_HW_CRB_HUB_AGT_ADR_MN,
	NETXEN_HW_CRB_HUB_AGT_ADR_MS,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
	NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
	NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
	NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
	NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
	NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
	NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
	NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
	NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
	NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
	NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
	NETXEN_HW_CRB_HUB_AGT_ADR_SN,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_EG,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PS,
	NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
	0,
	0,
	0,
	0,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
	NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
	NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
	NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
	NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
	NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
	NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
	0,
};

A
Amit S. Kale 已提交
316 317
/*  PCI Windowing for DDR regions.  */

318
#define NETXEN_WINDOW_ONE 	0x2000000 /*CRB Window: bit 25 of CRB address */
A
Amit S. Kale 已提交
319

320 321
#define NETXEN_PCIE_SEM_TIMEOUT	10000

322 323
static int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);

324 325 326 327 328 329 330 331 332 333
int
netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
{
	int done = 0, timeout = 0;

	while (!done) {
		done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
		if (done == 1)
			break;
		if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
334
			return -EIO;
335 336 337 338 339 340 341 342 343 344 345 346
		msleep(1);
	}

	if (id_reg)
		NXWR32(adapter, id_reg, adapter->portnum);

	return 0;
}

void
netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
{
A
Amit Kumar Salecha 已提交
347
	NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
348 349
}

350
static int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
351 352 353 354 355 356 357 358 359 360
{
	if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
		NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
		NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
	}

	return 0;
}

/* Disable an XG interface */
361
static int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
{
	__u32 mac_cfg;
	u32 port = adapter->physical_port;

	if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
		return 0;

	if (port > NETXEN_NIU_MAX_XG_PORTS)
		return -EINVAL;

	mac_cfg = 0;
	if (NXWR32(adapter,
			NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
		return -EIO;
	return 0;
}

379 380 381 382 383 384 385 386 387
#define NETXEN_UNICAST_ADDR(port, index) \
	(NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
#define NETXEN_MCAST_ADDR(port, index) \
	(NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
#define MAC_HI(addr) \
	((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
#define MAC_LO(addr) \
	((addr[5] << 16) | (addr[4] << 8) | (addr[3]))

388
static int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
389
{
N
Narender Kumar 已提交
390 391 392
	u32 mac_cfg;
	u32 cnt = 0;
	__u32 reg = 0x0200;
393
	u32 port = adapter->physical_port;
N
Narender Kumar 已提交
394
	u16 board_type = adapter->ahw.board_type;
395 396 397 398

	if (port > NETXEN_NIU_MAX_XG_PORTS)
		return -EINVAL;

N
Narender Kumar 已提交
399 400 401
	mac_cfg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port));
	mac_cfg &= ~0x4;
	NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
402

N
Narender Kumar 已提交
403 404 405
	if ((board_type == NETXEN_BRDTYPE_P2_SB31_10G_IMEZ) ||
			(board_type == NETXEN_BRDTYPE_P2_SB31_10G_HMEZ))
		reg = (0x20 << port);
406

N
Narender Kumar 已提交
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
	NXWR32(adapter, NETXEN_NIU_FRAME_COUNT_SELECT, reg);

	mdelay(10);

	while (NXRD32(adapter, NETXEN_NIU_FRAME_COUNT) && ++cnt < 20)
		mdelay(10);

	if (cnt < 20) {

		reg = NXRD32(adapter,
			NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));

		if (mode == NETXEN_NIU_PROMISC_MODE)
			reg = (reg | 0x2000UL);
		else
			reg = (reg & ~0x2000UL);

		if (mode == NETXEN_NIU_ALLMULTI_MODE)
			reg = (reg | 0x1000UL);
		else
			reg = (reg & ~0x1000UL);

		NXWR32(adapter,
			NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
	}

	mac_cfg |= 0x4;
	NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
435 436 437 438

	return 0;
}

439
static int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
{
	u32 mac_hi, mac_lo;
	u32 reg_hi, reg_lo;

	u8 phy = adapter->physical_port;

	if (phy >= NETXEN_NIU_MAX_XG_PORTS)
		return -EINVAL;

	mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
	mac_hi = addr[2] | ((u32)addr[3] << 8) |
		((u32)addr[4] << 16) | ((u32)addr[5] << 24);

	reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
	reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);

	/* write twice to flush */
	if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
		return -EIO;
	if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
		return -EIO;

	return 0;
}

465 466 467 468 469
static int
netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
{
	u32	val = 0;
	u16 port = adapter->physical_port;
470
	u8 *addr = adapter->mac_addr;
471 472 473 474

	if (adapter->mc_enabled)
		return 0;

475
	val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
476
	val |= (1UL << (28+port));
477
	NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
478 479 480

	/* add broadcast addr to filter */
	val = 0xffffff;
481 482
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
483 484 485

	/* add station addr to filter */
	val = MAC_HI(addr);
486
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
487
	val = MAC_LO(addr);
488
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
489 490 491 492 493 494 495 496 497 498

	adapter->mc_enabled = 1;
	return 0;
}

static int
netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
{
	u32	val = 0;
	u16 port = adapter->physical_port;
499
	u8 *addr = adapter->mac_addr;
500 501 502 503

	if (!adapter->mc_enabled)
		return 0;

504
	val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
505
	val &= ~(1UL << (28+port));
506
	NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
507 508

	val = MAC_HI(addr);
509
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
510
	val = MAC_LO(addr);
511
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
512

513 514
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
515 516 517 518 519 520 521 522 523 524 525 526 527 528 529

	adapter->mc_enabled = 0;
	return 0;
}

static int
netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
		int index, u8 *addr)
{
	u32 hi = 0, lo = 0;
	u16 port = adapter->physical_port;

	lo = MAC_LO(addr);
	hi = MAC_HI(addr);

530 531
	NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
	NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
532 533 534 535

	return 0;
}

536
static void netxen_p2_nic_set_multi(struct net_device *netdev)
A
Amit S. Kale 已提交
537
{
538
	struct netxen_adapter *adapter = netdev_priv(netdev);
539
	struct netdev_hw_addr *ha;
540
	u8 null_addr[6];
541
	int i;
542 543

	memset(null_addr, 0, 6);
A
Amit S. Kale 已提交
544 545

	if (netdev->flags & IFF_PROMISC) {
546 547 548 549 550 551 552 553 554 555

		adapter->set_promisc(adapter,
				NETXEN_NIU_PROMISC_MODE);

		/* Full promiscuous mode */
		netxen_nic_disable_mcast_filter(adapter);

		return;
	}

556
	if (netdev_mc_empty(netdev)) {
557 558 559 560 561 562 563 564
		adapter->set_promisc(adapter,
				NETXEN_NIU_NON_PROMISC_MODE);
		netxen_nic_disable_mcast_filter(adapter);
		return;
	}

	adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
	if (netdev->flags & IFF_ALLMULTI ||
565
			netdev_mc_count(netdev) > adapter->max_mc_count) {
566 567
		netxen_nic_disable_mcast_filter(adapter);
		return;
A
Amit S. Kale 已提交
568
	}
569 570 571

	netxen_nic_enable_mcast_filter(adapter);

572
	i = 0;
573 574
	netdev_for_each_mc_addr(ha, netdev)
		netxen_nic_set_mcast_addr(adapter, i++, ha->addr);
575 576

	/* Clear out remaining addresses */
577 578
	while (i < adapter->max_mc_count)
		netxen_nic_set_mcast_addr(adapter, i++, null_addr);
A
Amit S. Kale 已提交
579 580
}

581 582
static int
netxen_send_cmd_descs(struct netxen_adapter *adapter,
583
		struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
584
{
585
	u32 i, producer, consumer;
586 587
	struct netxen_cmd_buffer *pbuf;
	struct cmd_desc_type0 *cmd_desc;
588
	struct nx_host_tx_ring *tx_ring;
589 590 591

	i = 0;

592 593 594
	if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
		return -EIO;

595
	tx_ring = adapter->tx_ring;
596
	__netif_tx_lock_bh(tx_ring->txq);
597

598 599 600
	producer = tx_ring->producer;
	consumer = tx_ring->sw_consumer;

601 602
	if (nr_desc >= netxen_tx_avail(tx_ring)) {
		netif_tx_stop_queue(tx_ring->txq);
603 604 605 606 607 608 609 610
		smp_mb();
		if (netxen_tx_avail(tx_ring) > nr_desc) {
			if (netxen_tx_avail(tx_ring) > TX_STOP_THRESH)
				netif_tx_wake_queue(tx_ring->txq);
		} else {
			__netif_tx_unlock_bh(tx_ring->txq);
			return -EBUSY;
		}
611 612
	}

613 614 615
	do {
		cmd_desc = &cmd_desc_arr[i];

616
		pbuf = &tx_ring->cmd_buf_arr[producer];
617 618 619
		pbuf->skb = NULL;
		pbuf->frag_count = 0;

620
		memcpy(&tx_ring->desc_head[producer],
621 622
			&cmd_desc_arr[i], sizeof(struct cmd_desc_type0));

623
		producer = get_next_index(producer, tx_ring->num_desc);
624 625
		i++;

626
	} while (i != nr_desc);
627

628
	tx_ring->producer = producer;
629

630
	netxen_nic_update_cmd_producer(adapter, tx_ring);
631

632
	__netif_tx_unlock_bh(tx_ring->txq);
633

634 635 636
	return 0;
}

637 638
static int
nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
639 640
{
	nx_nic_req_t req;
641 642
	nx_mac_req_t *mac_req;
	u64 word;
643 644

	memset(&req, 0, sizeof(nx_nic_req_t));
645 646 647 648 649 650 651 652
	req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);

	word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

	mac_req = (nx_mac_req_t *)&req.words[0];
	mac_req->op = op;
	memcpy(mac_req->mac_addr, addr, 6);
653

654 655 656 657
	return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
}

static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
J
Joe Perches 已提交
658
		const u8 *addr, struct list_head *del_list)
659 660 661 662 663 664 665 666 667 668 669 670
{
	struct list_head *head;
	nx_mac_list_t *cur;

	/* look up if already exists */
	list_for_each(head, del_list) {
		cur = list_entry(head, nx_mac_list_t, list);

		if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
			list_move_tail(head, &adapter->mac_list);
			return 0;
		}
671 672
	}

673 674 675 676 677 678 679 680 681 682
	cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
	if (cur == NULL) {
		printk(KERN_ERR "%s: failed to add mac address filter\n",
				adapter->netdev->name);
		return -ENOMEM;
	}
	memcpy(cur->mac_addr, addr, ETH_ALEN);
	list_add_tail(&cur->list, &adapter->mac_list);
	return nx_p3_sre_macaddr_change(adapter,
				cur->mac_addr, NETXEN_MAC_ADD);
683 684
}

685
static void netxen_p3_nic_set_multi(struct net_device *netdev)
686 687
{
	struct netxen_adapter *adapter = netdev_priv(netdev);
688
	struct netdev_hw_addr *ha;
J
Joe Perches 已提交
689 690 691
	static const u8 bcast_addr[ETH_ALEN] = {
		0xff, 0xff, 0xff, 0xff, 0xff, 0xff
	};
692
	u32 mode = VPORT_MISS_MODE_DROP;
693 694 695
	LIST_HEAD(del_list);
	struct list_head *head;
	nx_mac_list_t *cur;
696

A
Amit Kumar Salecha 已提交
697 698 699
	if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
		return;

700
	list_splice_tail_init(&adapter->mac_list, &del_list);
701

702
	nx_p3_nic_add_mac(adapter, adapter->mac_addr, &del_list);
703
	nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
704 705 706 707 708 709 710

	if (netdev->flags & IFF_PROMISC) {
		mode = VPORT_MISS_MODE_ACCEPT_ALL;
		goto send_fw_cmd;
	}

	if ((netdev->flags & IFF_ALLMULTI) ||
711
			(netdev_mc_count(netdev) > adapter->max_mc_count)) {
712 713 714 715
		mode = VPORT_MISS_MODE_ACCEPT_MULTI;
		goto send_fw_cmd;
	}

716
	if (!netdev_mc_empty(netdev)) {
717 718
		netdev_for_each_mc_addr(ha, netdev)
			nx_p3_nic_add_mac(adapter, ha->addr, &del_list);
719
	}
720 721 722

send_fw_cmd:
	adapter->set_promisc(adapter, mode);
723 724 725 726 727 728 729
	head = &del_list;
	while (!list_empty(head)) {
		cur = list_entry(head->next, nx_mac_list_t, list);

		nx_p3_sre_macaddr_change(adapter,
				cur->mac_addr, NETXEN_MAC_DEL);
		list_del(&cur->list);
730 731 732 733
		kfree(cur);
	}
}

734
static int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
735 736
{
	nx_nic_req_t req;
737
	u64 word;
738 739 740

	memset(&req, 0, sizeof(nx_nic_req_t));

741 742 743 744 745 746
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
			((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

747 748 749 750 751 752
	req.words[0] = cpu_to_le64(mode);

	return netxen_send_cmd_descs(adapter,
				(struct cmd_desc_type0 *)&req, 1);
}

753 754
void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
{
755 756 757 758 759 760 761 762
	nx_mac_list_t *cur;
	struct list_head *head = &adapter->mac_list;

	while (!list_empty(head)) {
		cur = list_entry(head->next, nx_mac_list_t, list);
		nx_p3_sre_macaddr_change(adapter,
				cur->mac_addr, NETXEN_MAC_DEL);
		list_del(&cur->list);
763 764 765 766
		kfree(cur);
	}
}

767
static int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
D
Dhananjay Phadke 已提交
768 769 770 771 772 773
{
	/* assuming caller has already copied new addr to netdev */
	netxen_p3_nic_set_multi(adapter->netdev);
	return 0;
}

774 775 776 777 778 779 780 781
#define	NETXEN_CONFIG_INTR_COALESCE	3

/*
 * Send the interrupt coalescing parameter set by ethtool to the card.
 */
int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
{
	nx_nic_req_t req;
782 783
	u64 word[6];
	int rv, i;
784 785

	memset(&req, 0, sizeof(nx_nic_req_t));
786
	memset(word, 0, sizeof(word));
787

788
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
789

790 791
	word[0] = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word[0]);
792

793 794 795
	memcpy(&word[0], &adapter->coal, sizeof(adapter->coal));
	for (i = 0; i < 6; i++)
		req.words[i] = cpu_to_le64(word[i]);
796 797 798 799 800 801 802 803 804 805

	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "ERROR. Could not send "
			"interrupt coalescing parameters\n");
	}

	return rv;
}

806 807 808 809 810 811
int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
{
	nx_nic_req_t req;
	u64 word;
	int rv = 0;

812 813 814
	if (!test_bit(__NX_FW_ATTACHED, &adapter->state))
		return 0;

815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
	memset(&req, 0, sizeof(nx_nic_req_t));

	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

	req.words[0] = cpu_to_le64(enable);

	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "ERROR. Could not send "
			"configure hw lro request\n");
	}

	return rv;
}

833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
{
	nx_nic_req_t req;
	u64 word;
	int rv = 0;

	if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
		return rv;

	memset(&req, 0, sizeof(nx_nic_req_t));

	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
		((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

	req.words[0] = cpu_to_le64(enable);

	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "ERROR. Could not send "
				"configure bridge mode request\n");
	}

	adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;

	return rv;
}


864 865 866 867 868 869 870 871
#define RSS_HASHTYPE_IP_TCP	0x3

int netxen_config_rss(struct netxen_adapter *adapter, int enable)
{
	nx_nic_req_t req;
	u64 word;
	int i, rv;

J
Joe Perches 已提交
872 873 874 875 876
	static const u64 key[] = {
		0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
		0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
		0x255b0ec26d5a56daULL
	};
877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899


	memset(&req, 0, sizeof(nx_nic_req_t));
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

	/*
	 * RSS request:
	 * bits 3-0: hash_method
	 *      5-4: hash_type_ipv4
	 *	7-6: hash_type_ipv6
	 *	  8: enable
	 *        9: use indirection table
	 *    47-10: reserved
	 *    63-48: indirection table mask
	 */
	word =  ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
		((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
		((u64)(enable & 0x1) << 8) |
		((0x7ULL) << 48);
	req.words[0] = cpu_to_le64(word);
J
Joe Perches 已提交
900
	for (i = 0; i < ARRAY_SIZE(key); i++)
901 902 903 904 905 906 907 908 909 910 911 912
		req.words[i+1] = cpu_to_le64(key[i]);


	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "%s: could not configure RSS\n",
				adapter->netdev->name);
	}

	return rv;
}

913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936
int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
{
	nx_nic_req_t req;
	u64 word;
	int rv;

	memset(&req, 0, sizeof(nx_nic_req_t));
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

	req.words[0] = cpu_to_le64(cmd);
	req.words[1] = cpu_to_le64(ip);

	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
				adapter->netdev->name,
				(cmd == NX_IP_UP) ? "Add" : "Remove", ip);
	}
	return rv;
}

937 938 939 940 941 942 943 944 945 946 947
int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
{
	nx_nic_req_t req;
	u64 word;
	int rv;

	memset(&req, 0, sizeof(nx_nic_req_t));
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);
948
	req.words[0] = cpu_to_le64(enable | (enable << 8));
949 950 951 952 953 954 955 956 957 958

	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "%s: could not configure link notification\n",
				adapter->netdev->name);
	}

	return rv;
}

959 960 961 962 963 964
int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
{
	nx_nic_req_t req;
	u64 word;
	int rv;

965 966 967
	if (!test_bit(__NX_FW_ATTACHED, &adapter->state))
		return 0;

968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
	memset(&req, 0, sizeof(nx_nic_req_t));
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
		((u64)adapter->portnum << 16) |
		((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;

	req.req_hdr = cpu_to_le64(word);

	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "%s: could not cleanup lro flows\n",
				adapter->netdev->name);
	}
	return rv;
}

A
Amit S. Kale 已提交
985 986 987 988
/*
 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
 * @returns 0 on success, negative on failure
 */
989 990 991

#define MTU_FUDGE_FACTOR	100

A
Amit S. Kale 已提交
992 993
int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
{
994
	struct netxen_adapter *adapter = netdev_priv(netdev);
995
	int max_mtu;
996
	int rc = 0;
A
Amit S. Kale 已提交
997

998 999 1000 1001 1002 1003 1004 1005
	if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
		max_mtu = P3_MAX_MTU;
	else
		max_mtu = P2_MAX_MTU;

	if (mtu > max_mtu) {
		printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
				netdev->name, max_mtu);
A
Amit S. Kale 已提交
1006 1007 1008
		return -EINVAL;
	}

1009
	if (adapter->set_mtu)
1010
		rc = adapter->set_mtu(adapter, mtu);
A
Amit S. Kale 已提交
1011

1012 1013
	if (!rc)
		netdev->mtu = mtu;
1014

1015
	return rc;
A
Amit S. Kale 已提交
1016 1017 1018
}

static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
A
Al Viro 已提交
1019
				  int size, __le32 * buf)
A
Amit S. Kale 已提交
1020
{
1021
	int i, v, addr;
A
Al Viro 已提交
1022
	__le32 *ptr32;
A
Amit S. Kale 已提交
1023 1024 1025 1026

	addr = base;
	ptr32 = buf;
	for (i = 0; i < size / sizeof(u32); i++) {
A
Al Viro 已提交
1027
		if (netxen_rom_fast_read(adapter, addr, &v) == -1)
A
Amit S. Kale 已提交
1028
			return -1;
A
Al Viro 已提交
1029
		*ptr32 = cpu_to_le32(v);
A
Amit S. Kale 已提交
1030 1031 1032 1033
		ptr32++;
		addr += sizeof(u32);
	}
	if ((char *)buf + size > (char *)ptr32) {
A
Al Viro 已提交
1034 1035
		__le32 local;
		if (netxen_rom_fast_read(adapter, addr, &v) == -1)
A
Amit S. Kale 已提交
1036
			return -1;
A
Al Viro 已提交
1037
		local = cpu_to_le32(v);
A
Amit S. Kale 已提交
1038 1039 1040 1041 1042 1043
		memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
	}

	return 0;
}

1044
int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 *mac)
A
Amit S. Kale 已提交
1045
{
D
Dhananjay Phadke 已提交
1046 1047
	__le32 *pmac = (__le32 *) mac;
	u32 offset;
A
Amit S. Kale 已提交
1048

1049
	offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
D
Dhananjay Phadke 已提交
1050 1051

	if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
A
Amit S. Kale 已提交
1052
		return -1;
D
Dhananjay Phadke 已提交
1053

A
Al Viro 已提交
1054
	if (*mac == cpu_to_le64(~0ULL)) {
D
Dhananjay Phadke 已提交
1055

1056 1057
		offset = NX_OLD_MAC_ADDR_OFFSET +
			(adapter->portnum * sizeof(u64));
D
Dhananjay Phadke 已提交
1058

A
Amit S. Kale 已提交
1059
		if (netxen_get_flash_block(adapter,
D
Dhananjay Phadke 已提交
1060
					offset, sizeof(u64), pmac) == -1)
A
Amit S. Kale 已提交
1061
			return -1;
D
Dhananjay Phadke 已提交
1062

A
Al Viro 已提交
1063
		if (*mac == cpu_to_le64(~0ULL))
A
Amit S. Kale 已提交
1064 1065 1066 1067 1068
			return -1;
	}
	return 0;
}

1069
int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, u64 *mac)
D
Dhananjay Phadke 已提交
1070 1071 1072 1073 1074 1075 1076
{
	uint32_t crbaddr, mac_hi, mac_lo;
	int pci_func = adapter->ahw.pci_func;

	crbaddr = CRB_MAC_BLOCK_START +
		(4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));

1077 1078
	mac_lo = NXRD32(adapter, crbaddr);
	mac_hi = NXRD32(adapter, crbaddr+4);
D
Dhananjay Phadke 已提交
1079 1080

	if (pci_func & 1)
1081
		*mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
D
Dhananjay Phadke 已提交
1082
	else
1083
		*mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
D
Dhananjay Phadke 已提交
1084 1085 1086 1087

	return 0;
}

A
Amit S. Kale 已提交
1088 1089 1090
/*
 * Changes the CRB window to the specified window.
 */
1091
static void
1092 1093
netxen_nic_pci_set_crbwindow_128M(struct netxen_adapter *adapter,
		u32 window)
A
Amit S. Kale 已提交
1094 1095
{
	void __iomem *offset;
1096 1097
	int count = 10;
	u8 func = adapter->ahw.pci_func;
A
Amit S. Kale 已提交
1098

1099
	if (adapter->ahw.crb_win == window)
A
Amit S. Kale 已提交
1100
		return;
1101

1102 1103
	offset = PCI_OFFSET_SECOND_RANGE(adapter,
			NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
A
Amit S. Kale 已提交
1104

1105 1106 1107 1108
	writel(window, offset);
	do {
		if (window == readl(offset))
			break;
A
Amit S. Kale 已提交
1109

1110 1111 1112 1113 1114
		if (printk_ratelimit())
			dev_warn(&adapter->pdev->dev,
					"failed to set CRB window to %d\n",
					(window == NETXEN_WINDOW_ONE));
		udelay(1);
A
Amit S. Kale 已提交
1115

1116
	} while (--count > 0);
A
Amit S. Kale 已提交
1117

1118 1119
	if (count > 0)
		adapter->ahw.crb_win = window;
A
Amit S. Kale 已提交
1120 1121
}

1122
/*
1123
 * Returns < 0 if off is not valid,
1124 1125 1126 1127 1128 1129
 *	 1 if window access is needed. 'off' is set to offset from
 *	   CRB space in 128M pci map
 *	 0 if no window access is needed. 'off' is set to 2M addr
 * In: 'off' is offset from base in 128M pci map
 */
static int
1130 1131
netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
		ulong off, void __iomem **addr)
1132 1133 1134 1135
{
	crb_128M_2M_sub_block_map_t *m;


1136
	if ((off >= NETXEN_CRB_MAX) || (off < NETXEN_PCI_CRBSPACE))
1137
		return -EINVAL;
1138

1139
	off -= NETXEN_PCI_CRBSPACE;
1140 1141 1142 1143

	/*
	 * Try direct map
	 */
1144
	m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
1145

1146 1147 1148
	if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
		*addr = adapter->ahw.pci_base0 + m->start_2M +
			(off - m->start_128M);
1149 1150 1151 1152 1153 1154
		return 0;
	}

	/*
	 * Not in direct map, use crb window
	 */
1155 1156
	*addr = adapter->ahw.pci_base0 + CRB_INDIRECT_2M +
		(off & MASK(16));
1157 1158 1159 1160 1161 1162 1163 1164 1165
	return 1;
}

/*
 * In: 'off' is offset from CRB space in 128M pci map
 * Out: 'off' is 2M pci map addr
 * side effect: lock crb window
 */
static void
1166
netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong off)
1167
{
1168 1169
	u32 window;
	void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
1170

1171 1172 1173
	off -= NETXEN_PCI_CRBSPACE;

	window = CRB_HI(off);
1174 1175 1176 1177 1178 1179

	writel(window, addr);
	if (readl(addr) != window) {
		if (printk_ratelimit())
			dev_warn(&adapter->pdev->dev,
				"failed to set CRB window to %d off 0x%lx\n",
1180
				window, off);
1181 1182 1183
	}
}

1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
static void __iomem *
netxen_nic_map_indirect_address_128M(struct netxen_adapter *adapter,
		ulong win_off, void __iomem **mem_ptr)
{
	ulong off = win_off;
	void __iomem *addr;
	resource_size_t mem_base;

	if (ADDR_IN_WINDOW1(win_off))
		off = NETXEN_CRB_NORMAL(win_off);

	addr = pci_base_offset(adapter, off);
	if (addr)
		return addr;

	if (adapter->ahw.pci_len0 == 0)
		off -= NETXEN_PCI_CRBSPACE;

	mem_base = pci_resource_start(adapter->pdev, 0);
	*mem_ptr = ioremap(mem_base + (off & PAGE_MASK), PAGE_SIZE);
	if (*mem_ptr)
		addr = *mem_ptr + (off & (PAGE_SIZE - 1));

	return addr;
}

1210
static int
1211
netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
A
Amit S. Kale 已提交
1212
{
1213
	unsigned long flags;
1214
	void __iomem *addr, *mem_ptr = NULL;
A
Amit S. Kale 已提交
1215

1216 1217 1218
	addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
	if (!addr)
		return -EIO;
1219

1220
	if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
1221
		netxen_nic_io_write_128M(adapter, addr, data);
1222
	} else {        /* Window 0 */
1223
		write_lock_irqsave(&adapter->ahw.crb_lock, flags);
1224
		netxen_nic_pci_set_crbwindow_128M(adapter, 0);
1225
		writel(data, addr);
1226 1227
		netxen_nic_pci_set_crbwindow_128M(adapter,
				NETXEN_WINDOW_ONE);
1228
		write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
1229 1230
	}

1231 1232 1233
	if (mem_ptr)
		iounmap(mem_ptr);

A
Amit S. Kale 已提交
1234 1235 1236
	return 0;
}

1237
static u32
1238
netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
A
Amit S. Kale 已提交
1239
{
1240
	unsigned long flags;
1241
	void __iomem *addr, *mem_ptr = NULL;
1242
	u32 data;
D
Dhananjay Phadke 已提交
1243

1244 1245 1246
	addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
	if (!addr)
		return -EIO;
A
Amit S. Kale 已提交
1247

1248
	if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
1249
		data = netxen_nic_io_read_128M(adapter, addr);
1250
	} else {        /* Window 0 */
1251
		write_lock_irqsave(&adapter->ahw.crb_lock, flags);
1252
		netxen_nic_pci_set_crbwindow_128M(adapter, 0);
1253
		data = readl(addr);
1254 1255
		netxen_nic_pci_set_crbwindow_128M(adapter,
				NETXEN_WINDOW_ONE);
1256
		write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
1257
	}
A
Amit S. Kale 已提交
1258

1259 1260 1261
	if (mem_ptr)
		iounmap(mem_ptr);

1262
	return data;
A
Amit S. Kale 已提交
1263 1264
}

1265
static int
1266
netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
1267
{
1268
	unsigned long flags;
1269
	int rv;
1270
	void __iomem *addr = NULL;
A
Amit S. Kale 已提交
1271

1272
	rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
A
Amit S. Kale 已提交
1273

1274
	if (rv == 0) {
1275
		writel(data, addr);
1276
		return 0;
1277 1278
	}

1279 1280
	if (rv > 0) {
		/* indirect access */
1281
		write_lock_irqsave(&adapter->ahw.crb_lock, flags);
1282
		crb_win_lock(adapter);
1283 1284
		netxen_nic_pci_set_crbwindow_2M(adapter, off);
		writel(data, addr);
1285
		crb_win_unlock(adapter);
1286
		write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
1287 1288
		return 0;
	}
1289

1290 1291 1292 1293
	dev_err(&adapter->pdev->dev,
			"%s: invalid offset: 0x%016lx\n", __func__, off);
	dump_stack();
	return -EIO;
A
Amit S. Kale 已提交
1294 1295
}

1296
static u32
1297
netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
1298
{
1299
	unsigned long flags;
1300
	int rv;
1301
	u32 data;
1302
	void __iomem *addr = NULL;
A
Amit S. Kale 已提交
1303

1304
	rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
1305

1306
	if (rv == 0)
1307
		return readl(addr);
1308

1309 1310
	if (rv > 0) {
		/* indirect access */
1311
		write_lock_irqsave(&adapter->ahw.crb_lock, flags);
1312
		crb_win_lock(adapter);
1313 1314
		netxen_nic_pci_set_crbwindow_2M(adapter, off);
		data = readl(addr);
1315
		crb_win_unlock(adapter);
1316
		write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
1317 1318
		return data;
	}
1319

1320 1321 1322 1323
	dev_err(&adapter->pdev->dev,
			"%s: invalid offset: 0x%016lx\n", __func__, off);
	dump_stack();
	return -1;
1324 1325
}

1326 1327 1328
/* window 1 registers only */
static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
		void __iomem *addr, u32 data)
1329
{
1330
	read_lock(&adapter->ahw.crb_lock);
1331
	writel(data, addr);
1332
	read_unlock(&adapter->ahw.crb_lock);
1333 1334 1335 1336 1337 1338 1339
}

static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
		void __iomem *addr)
{
	u32 val;

1340
	read_lock(&adapter->ahw.crb_lock);
1341
	val = readl(addr);
1342
	read_unlock(&adapter->ahw.crb_lock);
1343 1344

	return val;
1345 1346
}

1347 1348
static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
		void __iomem *addr, u32 data)
1349
{
1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
	writel(data, addr);
}

static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
		void __iomem *addr)
{
	return readl(addr);
}

void __iomem *
netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
{
1362
	void __iomem *addr = NULL;
1363 1364

	if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1365 1366 1367 1368 1369 1370 1371 1372
		if ((offset < NETXEN_CRB_PCIX_HOST2) &&
				(offset > NETXEN_CRB_PCIX_HOST))
			addr = PCI_OFFSET_SECOND_RANGE(adapter, offset);
		else
			addr = NETXEN_CRB_NORMALIZE(adapter, offset);
	} else {
		WARN_ON(netxen_nic_pci_get_crb_addr_2M(adapter,
					offset, &addr));
1373 1374
	}

1375
	return addr;
1376 1377
}

1378 1379 1380
static int
netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
		u64 addr, u32 *start)
1381
{
1382 1383 1384
	if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
		*start = (addr - NETXEN_ADDR_OCM0  + NETXEN_PCI_OCM0);
		return 0;
1385
	} else if (ADDR_IN_RANGE(addr,
1386 1387 1388 1389
				NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
		*start = (addr - NETXEN_ADDR_OCM1 + NETXEN_PCI_OCM1);
		return 0;
	}
1390

1391 1392
	return -EIO;
}
1393

1394 1395 1396 1397
static int
netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
		u64 addr, u32 *start)
{
1398
	u32 window;
1399

1400
	window = OCM_WIN(addr);
1401

1402
	writel(window, adapter->ahw.ocm_win_crb);
1403 1404
	/* read back to flush */
	readl(adapter->ahw.ocm_win_crb);
1405 1406 1407 1408

	adapter->ahw.ocm_win = window;
	*start = NETXEN_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
	return 0;
1409
}
1410 1411 1412 1413 1414 1415 1416

static int
netxen_nic_pci_mem_access_direct(struct netxen_adapter *adapter, u64 off,
		u64 *data, int op)
{
	void __iomem *addr, *mem_ptr = NULL;
	resource_size_t mem_base;
1417
	int ret;
1418 1419
	u32 start;

1420
	spin_lock(&adapter->ahw.mem_lock);
1421 1422 1423 1424 1425

	ret = adapter->pci_set_window(adapter, off, &start);
	if (ret != 0)
		goto unlock;

1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
	if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
		addr = adapter->ahw.pci_base0 + start;
	} else {
		addr = pci_base_offset(adapter, start);
		if (addr)
			goto noremap;

		mem_base = pci_resource_start(adapter->pdev, 0) +
					(start & PAGE_MASK);
		mem_ptr = ioremap(mem_base, PAGE_SIZE);
		if (mem_ptr == NULL) {
			ret = -EIO;
			goto unlock;
		}
1440

1441
		addr = mem_ptr + (start & (PAGE_SIZE-1));
A
Amit S. Kale 已提交
1442
	}
1443 1444 1445 1446 1447 1448 1449
noremap:
	if (op == 0)	/* read */
		*data = readq(addr);
	else		/* write */
		writeq(*data, addr);

unlock:
1450 1451
	spin_unlock(&adapter->ahw.mem_lock);

1452 1453 1454
	if (mem_ptr)
		iounmap(mem_ptr);
	return ret;
A
Amit S. Kale 已提交
1455 1456
}

1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
void
netxen_pci_camqm_read_2M(struct netxen_adapter *adapter, u64 off, u64 *data)
{
	void __iomem *addr = adapter->ahw.pci_base0 +
		NETXEN_PCI_CAMQM_2M_BASE + (off - NETXEN_PCI_CAMQM);

	spin_lock(&adapter->ahw.mem_lock);
	*data = readq(addr);
	spin_unlock(&adapter->ahw.mem_lock);
}

void
netxen_pci_camqm_write_2M(struct netxen_adapter *adapter, u64 off, u64 data)
{
	void __iomem *addr = adapter->ahw.pci_base0 +
		NETXEN_PCI_CAMQM_2M_BASE + (off - NETXEN_PCI_CAMQM);

	spin_lock(&adapter->ahw.mem_lock);
	writeq(data, addr);
	spin_unlock(&adapter->ahw.mem_lock);
}

1479 1480
#define MAX_CTL_CHECK   1000

1481
static int
1482
netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1483
		u64 off, u64 data)
1484
{
1485 1486
	int j, ret;
	u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
D
Dhananjay Phadke 已提交
1487
	void __iomem *mem_crb;
1488

1489 1490
	/* Only 64-bit aligned access */
	if (off & 7)
1491 1492
		return -EIO;

1493
	/* P2 has different SIU and MIU test agent base addr */
1494 1495
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
				NETXEN_ADDR_QDR_NET_MAX_P2)) {
1496 1497 1498 1499 1500 1501 1502
		mem_crb = pci_base_offset(adapter,
				NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
		addr_hi = SIU_TEST_AGT_ADDR_HI;
		data_lo = SIU_TEST_AGT_WRDATA_LO;
		data_hi = SIU_TEST_AGT_WRDATA_HI;
		off_lo = off & SIU_TEST_AGT_ADDR_MASK;
		off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
1503 1504
		goto correct;
	}
1505

1506
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1507 1508 1509 1510 1511 1512 1513
		mem_crb = pci_base_offset(adapter,
				NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
		addr_hi = MIU_TEST_AGT_ADDR_HI;
		data_lo = MIU_TEST_AGT_WRDATA_LO;
		data_hi = MIU_TEST_AGT_WRDATA_HI;
		off_lo = off & MIU_TEST_AGT_ADDR_MASK;
		off_hi = 0;
1514 1515 1516
		goto correct;
	}

1517 1518 1519 1520 1521 1522 1523 1524
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
		ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
		if (adapter->ahw.pci_len0 != 0) {
			return netxen_nic_pci_mem_access_direct(adapter,
					off, &data, 1);
		}
	}

1525 1526 1527
	return -EIO;

correct:
1528
	spin_lock(&adapter->ahw.mem_lock);
1529
	netxen_nic_pci_set_crbwindow_128M(adapter, 0);
1530

1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
	writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
	writel(off_hi, (mem_crb + addr_hi));
	writel(data & 0xffffffff, (mem_crb + data_lo));
	writel((data >> 32) & 0xffffffff, (mem_crb + data_hi));
	writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
	writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
			(mem_crb + TEST_AGT_CTRL));

	for (j = 0; j < MAX_CTL_CHECK; j++) {
		temp = readl((mem_crb + TEST_AGT_CTRL));
		if ((temp & TA_CTL_BUSY) == 0)
1542 1543 1544
			break;
	}

1545 1546 1547 1548 1549 1550 1551 1552
	if (j >= MAX_CTL_CHECK) {
		if (printk_ratelimit())
			dev_err(&adapter->pdev->dev,
					"failed to write through agent\n");
		ret = -EIO;
	} else
		ret = 0;

1553
	netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
1554
	spin_unlock(&adapter->ahw.mem_lock);
1555 1556 1557
	return ret;
}

1558
static int
1559
netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1560
		u64 off, u64 *data)
1561
{
1562 1563 1564
	int j, ret;
	u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
	u64 val;
D
Dhananjay Phadke 已提交
1565
	void __iomem *mem_crb;
1566

1567 1568
	/* Only 64-bit aligned access */
	if (off & 7)
1569 1570
		return -EIO;

1571
	/* P2 has different SIU and MIU test agent base addr */
1572 1573
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
				NETXEN_ADDR_QDR_NET_MAX_P2)) {
1574 1575 1576 1577 1578 1579 1580
		mem_crb = pci_base_offset(adapter,
				NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
		addr_hi = SIU_TEST_AGT_ADDR_HI;
		data_lo = SIU_TEST_AGT_RDDATA_LO;
		data_hi = SIU_TEST_AGT_RDDATA_HI;
		off_lo = off & SIU_TEST_AGT_ADDR_MASK;
		off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
1581 1582
		goto correct;
	}
1583

1584
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1585 1586 1587 1588 1589 1590 1591
		mem_crb = pci_base_offset(adapter,
				NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
		addr_hi = MIU_TEST_AGT_ADDR_HI;
		data_lo = MIU_TEST_AGT_RDDATA_LO;
		data_hi = MIU_TEST_AGT_RDDATA_HI;
		off_lo = off & MIU_TEST_AGT_ADDR_MASK;
		off_hi = 0;
1592 1593 1594
		goto correct;
	}

1595 1596 1597 1598 1599 1600 1601 1602
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
		ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
		if (adapter->ahw.pci_len0 != 0) {
			return netxen_nic_pci_mem_access_direct(adapter,
					off, data, 0);
		}
	}

1603
	return -EIO;
1604

1605
correct:
1606
	spin_lock(&adapter->ahw.mem_lock);
1607
	netxen_nic_pci_set_crbwindow_128M(adapter, 0);
1608

1609 1610 1611 1612
	writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
	writel(off_hi, (mem_crb + addr_hi));
	writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
	writel((TA_CTL_START|TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
1613

1614 1615 1616
	for (j = 0; j < MAX_CTL_CHECK; j++) {
		temp = readl(mem_crb + TEST_AGT_CTRL);
		if ((temp & TA_CTL_BUSY) == 0)
1617
			break;
1618
	}
1619

1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
	if (j >= MAX_CTL_CHECK) {
		if (printk_ratelimit())
			dev_err(&adapter->pdev->dev,
					"failed to read through agent\n");
		ret = -EIO;
	} else {

		temp = readl(mem_crb + data_hi);
		val = ((u64)temp << 32);
		val |= readl(mem_crb + data_lo);
		*data = val;
		ret = 0;
1632 1633
	}

1634
	netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
1635
	spin_unlock(&adapter->ahw.mem_lock);
1636

1637
	return ret;
1638 1639
}

1640
static int
1641
netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1642
		u64 off, u64 data)
1643
{
1644
	int j, ret;
1645
	u32 temp, off8;
1646
	void __iomem *mem_crb;
1647

1648 1649
	/* Only 64-bit aligned access */
	if (off & 7)
1650 1651
		return -EIO;

1652
	/* P3 onward, test agent base for MIU and SIU is same */
1653 1654
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
				NETXEN_ADDR_QDR_NET_MAX_P3)) {
1655 1656
		mem_crb = netxen_get_ioaddr(adapter,
				NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
1657 1658 1659 1660
		goto correct;
	}

	if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1661 1662
		mem_crb = netxen_get_ioaddr(adapter,
				NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1663
		goto correct;
1664 1665
	}

1666 1667 1668
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX))
		return netxen_nic_pci_mem_access_direct(adapter, off, &data, 1);

1669 1670 1671
	return -EIO;

correct:
1672
	off8 = off & 0xfffffff8;
1673

1674
	spin_lock(&adapter->ahw.mem_lock);
1675

1676 1677
	writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
	writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
1678 1679

	writel(data & 0xffffffff,
1680
			mem_crb + MIU_TEST_AGT_WRDATA_LO);
1681
	writel((data >> 32) & 0xffffffff,
1682
			mem_crb + MIU_TEST_AGT_WRDATA_HI);
1683

1684 1685 1686 1687 1688 1689 1690 1691
	writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
	writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
			(mem_crb + TEST_AGT_CTRL));

	for (j = 0; j < MAX_CTL_CHECK; j++) {
		temp = readl(mem_crb + TEST_AGT_CTRL);
		if ((temp & TA_CTL_BUSY) == 0)
			break;
1692 1693
	}

1694 1695 1696
	if (j >= MAX_CTL_CHECK) {
		if (printk_ratelimit())
			dev_err(&adapter->pdev->dev,
1697
					"failed to write through agent\n");
1698 1699 1700 1701
		ret = -EIO;
	} else
		ret = 0;

1702
	spin_unlock(&adapter->ahw.mem_lock);
1703 1704 1705 1706

	return ret;
}

1707
static int
1708
netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1709
		u64 off, u64 *data)
1710
{
1711 1712
	int j, ret;
	u32 temp, off8;
1713
	u64 val;
1714
	void __iomem *mem_crb;
1715

1716 1717
	/* Only 64-bit aligned access */
	if (off & 7)
1718
		return -EIO;
1719

1720
	/* P3 onward, test agent base for MIU and SIU is same */
1721 1722
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
				NETXEN_ADDR_QDR_NET_MAX_P3)) {
1723 1724
		mem_crb = netxen_get_ioaddr(adapter,
				NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
1725
		goto correct;
1726 1727
	}

1728
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1729 1730
		mem_crb = netxen_get_ioaddr(adapter,
				NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1731 1732 1733
		goto correct;
	}

1734 1735 1736 1737
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
		return netxen_nic_pci_mem_access_direct(adapter,
				off, data, 0);
	}
1738

1739 1740 1741
	return -EIO;

correct:
1742
	off8 = off & 0xfffffff8;
1743

1744
	spin_lock(&adapter->ahw.mem_lock);
1745

1746 1747 1748 1749
	writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
	writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
	writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
	writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
1750

1751 1752 1753
	for (j = 0; j < MAX_CTL_CHECK; j++) {
		temp = readl(mem_crb + TEST_AGT_CTRL);
		if ((temp & TA_CTL_BUSY) == 0)
1754 1755 1756
			break;
	}

1757 1758 1759 1760 1761
	if (j >= MAX_CTL_CHECK) {
		if (printk_ratelimit())
			dev_err(&adapter->pdev->dev,
					"failed to read through agent\n");
		ret = -EIO;
1762
	} else {
1763 1764
		val = (u64)(readl(mem_crb + MIU_TEST_AGT_RDDATA_HI)) << 32;
		val |= readl(mem_crb + MIU_TEST_AGT_RDDATA_LO);
1765 1766
		*data = val;
		ret = 0;
1767 1768
	}

1769
	spin_unlock(&adapter->ahw.mem_lock);
1770 1771

	return ret;
1772 1773
}

1774 1775
void
netxen_setup_hwops(struct netxen_adapter *adapter)
1776
{
1777 1778
	adapter->init_port = netxen_niu_xg_init_port;
	adapter->stop_port = netxen_niu_disable_xg_port;
1779

1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
	if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
		adapter->crb_read = netxen_nic_hw_read_wx_128M,
		adapter->crb_write = netxen_nic_hw_write_wx_128M,
		adapter->pci_set_window = netxen_nic_pci_set_window_128M,
		adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
		adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
		adapter->io_read = netxen_nic_io_read_128M,
		adapter->io_write = netxen_nic_io_write_128M,

		adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
		adapter->set_multi = netxen_p2_nic_set_multi;
		adapter->set_mtu = netxen_nic_set_mtu_xgb;
		adapter->set_promisc = netxen_p2_nic_set_promisc;
1793

1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
	} else {
		adapter->crb_read = netxen_nic_hw_read_wx_2M,
		adapter->crb_write = netxen_nic_hw_write_wx_2M,
		adapter->pci_set_window = netxen_nic_pci_set_window_2M,
		adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
		adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
		adapter->io_read = netxen_nic_io_read_2M,
		adapter->io_write = netxen_nic_io_write_2M,

		adapter->set_mtu = nx_fw_cmd_set_mtu;
		adapter->set_promisc = netxen_p3_nic_set_promisc;
		adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
		adapter->set_multi = netxen_p3_nic_set_multi;

		adapter->phy_read = nx_fw_cmd_query_phy;
		adapter->phy_write = nx_fw_cmd_set_phy;
	}
1811 1812
}

A
Amit S. Kale 已提交
1813 1814
int netxen_nic_get_board_info(struct netxen_adapter *adapter)
{
1815
	int offset, board_type, magic;
1816
	struct pci_dev *pdev = adapter->pdev;
A
Amit S. Kale 已提交
1817

1818
	offset = NX_FW_MAGIC_OFFSET;
1819 1820
	if (netxen_rom_fast_read(adapter, offset, &magic))
		return -EIO;
A
Amit S. Kale 已提交
1821

1822 1823 1824
	if (magic != NETXEN_BDINFO_MAGIC) {
		dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
			magic);
1825
		return -EIO;
A
Amit S. Kale 已提交
1826 1827
	}

1828
	offset = NX_BRDTYPE_OFFSET;
1829 1830 1831 1832
	if (netxen_rom_fast_read(adapter, offset, &board_type))
		return -EIO;

	if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
1833
		u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
1834
		if ((gpio & 0x8000) == 0)
1835
			board_type = NETXEN_BRDTYPE_P3_10G_TP;
1836 1837
	}

A
amit salecha 已提交
1838 1839
	adapter->ahw.board_type = board_type;

D
Dhananjay Phadke 已提交
1840
	switch (board_type) {
A
Amit S. Kale 已提交
1841
	case NETXEN_BRDTYPE_P2_SB35_4G:
1842
		adapter->ahw.port_type = NETXEN_NIC_GBE;
A
Amit S. Kale 已提交
1843 1844 1845 1846 1847
		break;
	case NETXEN_BRDTYPE_P2_SB31_10G:
	case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
	case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
	case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
1848 1849 1850 1851 1852 1853
	case NETXEN_BRDTYPE_P3_HMEZ:
	case NETXEN_BRDTYPE_P3_XG_LOM:
	case NETXEN_BRDTYPE_P3_10G_CX4:
	case NETXEN_BRDTYPE_P3_10G_CX4_LP:
	case NETXEN_BRDTYPE_P3_IMEZ:
	case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
D
Dhananjay Phadke 已提交
1854 1855
	case NETXEN_BRDTYPE_P3_10G_SFP_CT:
	case NETXEN_BRDTYPE_P3_10G_SFP_QT:
1856 1857
	case NETXEN_BRDTYPE_P3_10G_XFP:
	case NETXEN_BRDTYPE_P3_10000_BASE_T:
1858
		adapter->ahw.port_type = NETXEN_NIC_XGBE;
A
Amit S. Kale 已提交
1859 1860 1861 1862 1863
		break;
	case NETXEN_BRDTYPE_P1_BD:
	case NETXEN_BRDTYPE_P1_SB:
	case NETXEN_BRDTYPE_P1_SMAX:
	case NETXEN_BRDTYPE_P1_SOCK:
1864 1865 1866
	case NETXEN_BRDTYPE_P3_REF_QG:
	case NETXEN_BRDTYPE_P3_4_GB:
	case NETXEN_BRDTYPE_P3_4_GB_MM:
1867
		adapter->ahw.port_type = NETXEN_NIC_GBE;
A
Amit S. Kale 已提交
1868
		break;
1869
	case NETXEN_BRDTYPE_P3_10G_TP:
1870
		adapter->ahw.port_type = (adapter->portnum < 2) ?
1871 1872
			NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
		break;
A
Amit S. Kale 已提交
1873
	default:
1874 1875
		dev_err(&pdev->dev, "unknown board type %x\n", board_type);
		adapter->ahw.port_type = NETXEN_NIC_XGBE;
A
Amit S. Kale 已提交
1876 1877 1878
		break;
	}

1879
	return 0;
A
Amit S. Kale 已提交
1880 1881 1882
}

/* NIU access sections */
1883
static int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
A
Amit S. Kale 已提交
1884
{
1885
	new_mtu += MTU_FUDGE_FACTOR;
1886
	if (adapter->physical_port == 0)
1887
		NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
1888
	else
1889
		NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
A
Amit S. Kale 已提交
1890 1891 1892
	return 0;
}

1893
void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
A
Amit S. Kale 已提交
1894
{
A
Al Viro 已提交
1895 1896
	__u32 status;
	__u32 autoneg;
1897
	__u32 port_mode;
A
Amit S. Kale 已提交
1898

1899 1900 1901 1902 1903 1904
	if (!netif_carrier_ok(adapter->netdev)) {
		adapter->link_speed   = 0;
		adapter->link_duplex  = -1;
		adapter->link_autoneg = AUTONEG_ENABLE;
		return;
	}
1905

1906
	if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
1907
		port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
1908 1909 1910 1911 1912 1913 1914
		if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
			adapter->link_speed   = SPEED_1000;
			adapter->link_duplex  = DUPLEX_FULL;
			adapter->link_autoneg = AUTONEG_DISABLE;
			return;
		}

1915 1916 1917 1918
		if (adapter->phy_read &&
		    adapter->phy_read(adapter,
				      NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
				      &status) == 0) {
A
Amit S. Kale 已提交
1919 1920 1921
			if (netxen_get_phy_link(status)) {
				switch (netxen_get_phy_speed(status)) {
				case 0:
1922
					adapter->link_speed = SPEED_10;
A
Amit S. Kale 已提交
1923 1924
					break;
				case 1:
1925
					adapter->link_speed = SPEED_100;
A
Amit S. Kale 已提交
1926 1927
					break;
				case 2:
1928
					adapter->link_speed = SPEED_1000;
A
Amit S. Kale 已提交
1929 1930
					break;
				default:
1931
					adapter->link_speed = 0;
A
Amit S. Kale 已提交
1932 1933 1934 1935
					break;
				}
				switch (netxen_get_phy_duplex(status)) {
				case 0:
1936
					adapter->link_duplex = DUPLEX_HALF;
A
Amit S. Kale 已提交
1937 1938
					break;
				case 1:
1939
					adapter->link_duplex = DUPLEX_FULL;
A
Amit S. Kale 已提交
1940 1941
					break;
				default:
1942
					adapter->link_duplex = -1;
A
Amit S. Kale 已提交
1943 1944
					break;
				}
1945 1946 1947 1948
				if (adapter->phy_read &&
				    adapter->phy_read(adapter,
						      NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
						      &autoneg) != 0)
1949
					adapter->link_autoneg = autoneg;
A
Amit S. Kale 已提交
1950 1951 1952 1953
			} else
				goto link_down;
		} else {
		      link_down:
1954
			adapter->link_speed = 0;
1955
			adapter->link_duplex = -1;
A
Amit S. Kale 已提交
1956 1957 1958 1959
		}
	}
}

1960 1961 1962 1963 1964 1965 1966 1967
int
netxen_nic_wol_supported(struct netxen_adapter *adapter)
{
	u32 wol_cfg;

	if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
		return 0;

1968
	wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
1969
	if (wol_cfg & (1UL << adapter->portnum)) {
1970
		wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
1971 1972 1973 1974 1975 1976
		if (wol_cfg & (1 << adapter->portnum))
			return 1;
	}

	return 0;
}