spi-omap2-mcspi.c 37.5 KB
Newer Older
S
Samuel Ortiz 已提交
1 2 3 4 5
/*
 * OMAP2 McSPI controller driver
 *
 * Copyright (C) 2005, 2006 Nokia Corporation
 * Author:	Samuel Ortiz <samuel.ortiz@nokia.com> and
6
 *		Juha Yrj�l� <juha.yrjola@nokia.com>
S
Samuel Ortiz 已提交
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
 *
 */

#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/module.h>
#include <linux/device.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
31 32
#include <linux/dmaengine.h>
#include <linux/omap-dma.h>
S
Samuel Ortiz 已提交
33 34 35 36
#include <linux/platform_device.h>
#include <linux/err.h>
#include <linux/clk.h>
#include <linux/io.h>
37
#include <linux/slab.h>
38
#include <linux/pm_runtime.h>
39 40
#include <linux/of.h>
#include <linux/of_device.h>
41
#include <linux/gcd.h>
S
Samuel Ortiz 已提交
42 43 44

#include <linux/spi/spi.h>

45
#include <linux/platform_data/spi-omap2-mcspi.h>
S
Samuel Ortiz 已提交
46 47

#define OMAP2_MCSPI_MAX_FREQ		48000000
48 49
#define OMAP2_MCSPI_MAX_FIFODEPTH	64
#define OMAP2_MCSPI_MAX_FIFOWCNT	0xFFFF
50
#define SPI_AUTOSUSPEND_TIMEOUT		2000
S
Samuel Ortiz 已提交
51 52 53 54 55 56 57 58

#define OMAP2_MCSPI_REVISION		0x00
#define OMAP2_MCSPI_SYSSTATUS		0x14
#define OMAP2_MCSPI_IRQSTATUS		0x18
#define OMAP2_MCSPI_IRQENABLE		0x1c
#define OMAP2_MCSPI_WAKEUPENABLE	0x20
#define OMAP2_MCSPI_SYST		0x24
#define OMAP2_MCSPI_MODULCTRL		0x28
59
#define OMAP2_MCSPI_XFERLEVEL		0x7c
S
Samuel Ortiz 已提交
60 61 62 63 64 65 66 67 68

/* per-channel banks, 0x14 bytes each, first is: */
#define OMAP2_MCSPI_CHCONF0		0x2c
#define OMAP2_MCSPI_CHSTAT0		0x30
#define OMAP2_MCSPI_CHCTRL0		0x34
#define OMAP2_MCSPI_TX0			0x38
#define OMAP2_MCSPI_RX0			0x3c

/* per-register bitmasks: */
69
#define OMAP2_MCSPI_IRQSTATUS_EOW	BIT(17)
S
Samuel Ortiz 已提交
70

J
Jouni Hogander 已提交
71 72 73
#define OMAP2_MCSPI_MODULCTRL_SINGLE	BIT(0)
#define OMAP2_MCSPI_MODULCTRL_MS	BIT(2)
#define OMAP2_MCSPI_MODULCTRL_STEST	BIT(3)
S
Samuel Ortiz 已提交
74

J
Jouni Hogander 已提交
75 76
#define OMAP2_MCSPI_CHCONF_PHA		BIT(0)
#define OMAP2_MCSPI_CHCONF_POL		BIT(1)
S
Samuel Ortiz 已提交
77
#define OMAP2_MCSPI_CHCONF_CLKD_MASK	(0x0f << 2)
J
Jouni Hogander 已提交
78
#define OMAP2_MCSPI_CHCONF_EPOL		BIT(6)
S
Samuel Ortiz 已提交
79
#define OMAP2_MCSPI_CHCONF_WL_MASK	(0x1f << 7)
J
Jouni Hogander 已提交
80 81
#define OMAP2_MCSPI_CHCONF_TRM_RX_ONLY	BIT(12)
#define OMAP2_MCSPI_CHCONF_TRM_TX_ONLY	BIT(13)
S
Samuel Ortiz 已提交
82
#define OMAP2_MCSPI_CHCONF_TRM_MASK	(0x03 << 12)
J
Jouni Hogander 已提交
83 84 85 86 87 88 89
#define OMAP2_MCSPI_CHCONF_DMAW		BIT(14)
#define OMAP2_MCSPI_CHCONF_DMAR		BIT(15)
#define OMAP2_MCSPI_CHCONF_DPE0		BIT(16)
#define OMAP2_MCSPI_CHCONF_DPE1		BIT(17)
#define OMAP2_MCSPI_CHCONF_IS		BIT(18)
#define OMAP2_MCSPI_CHCONF_TURBO	BIT(19)
#define OMAP2_MCSPI_CHCONF_FORCE	BIT(20)
90 91
#define OMAP2_MCSPI_CHCONF_FFET		BIT(27)
#define OMAP2_MCSPI_CHCONF_FFER		BIT(28)
S
Samuel Ortiz 已提交
92

J
Jouni Hogander 已提交
93 94 95
#define OMAP2_MCSPI_CHSTAT_RXS		BIT(0)
#define OMAP2_MCSPI_CHSTAT_TXS		BIT(1)
#define OMAP2_MCSPI_CHSTAT_EOT		BIT(2)
96
#define OMAP2_MCSPI_CHSTAT_TXFFE	BIT(3)
S
Samuel Ortiz 已提交
97

J
Jouni Hogander 已提交
98
#define OMAP2_MCSPI_CHCTRL_EN		BIT(0)
S
Samuel Ortiz 已提交
99

J
Jouni Hogander 已提交
100
#define OMAP2_MCSPI_WAKEUPENABLE_WKEN	BIT(0)
S
Samuel Ortiz 已提交
101 102 103

/* We have 2 DMA channels per CS, one for RX and one for TX */
struct omap2_mcspi_dma {
104 105
	struct dma_chan *dma_tx;
	struct dma_chan *dma_rx;
S
Samuel Ortiz 已提交
106 107 108 109 110 111

	int dma_tx_sync_dev;
	int dma_rx_sync_dev;

	struct completion dma_tx_completion;
	struct completion dma_rx_completion;
112 113 114

	char dma_rx_ch_name[14];
	char dma_tx_ch_name[14];
S
Samuel Ortiz 已提交
115 116 117 118 119
};

/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
 * cache operations; better heuristics consider wordsize and bitrate.
 */
120
#define DMA_MIN_BYTES			160
S
Samuel Ortiz 已提交
121 122


123 124 125 126 127 128 129 130 131 132
/*
 * Used for context save and restore, structure members to be updated whenever
 * corresponding registers are modified.
 */
struct omap2_mcspi_regs {
	u32 modulctrl;
	u32 wakeupenable;
	struct list_head cs;
};

S
Samuel Ortiz 已提交
133 134 135 136
struct omap2_mcspi {
	struct spi_master	*master;
	/* Virtual base address of the controller */
	void __iomem		*base;
137
	unsigned long		phys;
S
Samuel Ortiz 已提交
138 139
	/* SPI1 has 4 channels, while SPI2 has 2 */
	struct omap2_mcspi_dma	*dma_channels;
140 141
	struct device		*dev;
	struct omap2_mcspi_regs ctx;
142
	int			fifo_depth;
143
	unsigned int		pin_dir:1;
S
Samuel Ortiz 已提交
144 145 146 147
};

struct omap2_mcspi_cs {
	void __iomem		*base;
148
	unsigned long		phys;
S
Samuel Ortiz 已提交
149
	int			word_len;
T
Tero Kristo 已提交
150
	struct list_head	node;
H
Hemanth V 已提交
151 152 153 154
	/* Context save and restore shadow register */
	u32			chconf0;
};

S
Samuel Ortiz 已提交
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
static inline void mcspi_write_reg(struct spi_master *master,
		int idx, u32 val)
{
	struct omap2_mcspi *mcspi = spi_master_get_devdata(master);

	__raw_writel(val, mcspi->base + idx);
}

static inline u32 mcspi_read_reg(struct spi_master *master, int idx)
{
	struct omap2_mcspi *mcspi = spi_master_get_devdata(master);

	return __raw_readl(mcspi->base + idx);
}

static inline void mcspi_write_cs_reg(const struct spi_device *spi,
		int idx, u32 val)
{
	struct omap2_mcspi_cs	*cs = spi->controller_state;

	__raw_writel(val, cs->base +  idx);
}

static inline u32 mcspi_read_cs_reg(const struct spi_device *spi, int idx)
{
	struct omap2_mcspi_cs	*cs = spi->controller_state;

	return __raw_readl(cs->base + idx);
}

H
Hemanth V 已提交
185 186 187 188 189 190 191 192 193 194 195 196 197
static inline u32 mcspi_cached_chconf0(const struct spi_device *spi)
{
	struct omap2_mcspi_cs *cs = spi->controller_state;

	return cs->chconf0;
}

static inline void mcspi_write_chconf0(const struct spi_device *spi, u32 val)
{
	struct omap2_mcspi_cs *cs = spi->controller_state;

	cs->chconf0 = val;
	mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCONF0, val);
198
	mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCONF0);
H
Hemanth V 已提交
199 200
}

201 202 203 204 205 206 207 208 209 210
static inline int mcspi_bytes_per_word(int word_len)
{
	if (word_len <= 8)
		return 1;
	else if (word_len <= 16)
		return 2;
	else /* word_len <= 32 */
		return 4;
}

S
Samuel Ortiz 已提交
211 212 213 214 215
static void omap2_mcspi_set_dma_req(const struct spi_device *spi,
		int is_read, int enable)
{
	u32 l, rw;

H
Hemanth V 已提交
216
	l = mcspi_cached_chconf0(spi);
S
Samuel Ortiz 已提交
217 218 219 220 221 222

	if (is_read) /* 1 is read, 0 write */
		rw = OMAP2_MCSPI_CHCONF_DMAR;
	else
		rw = OMAP2_MCSPI_CHCONF_DMAW;

223 224 225 226 227
	if (enable)
		l |= rw;
	else
		l &= ~rw;

H
Hemanth V 已提交
228
	mcspi_write_chconf0(spi, l);
S
Samuel Ortiz 已提交
229 230 231 232 233 234 235 236
}

static void omap2_mcspi_set_enable(const struct spi_device *spi, int enable)
{
	u32 l;

	l = enable ? OMAP2_MCSPI_CHCTRL_EN : 0;
	mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, l);
237 238
	/* Flash post-writes */
	mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCTRL0);
S
Samuel Ortiz 已提交
239 240 241 242 243 244
}

static void omap2_mcspi_force_cs(struct spi_device *spi, int cs_active)
{
	u32 l;

H
Hemanth V 已提交
245
	l = mcspi_cached_chconf0(spi);
246 247 248 249 250
	if (cs_active)
		l |= OMAP2_MCSPI_CHCONF_FORCE;
	else
		l &= ~OMAP2_MCSPI_CHCONF_FORCE;

H
Hemanth V 已提交
251
	mcspi_write_chconf0(spi, l);
S
Samuel Ortiz 已提交
252 253 254 255
}

static void omap2_mcspi_set_master_mode(struct spi_master *master)
{
256 257
	struct omap2_mcspi	*mcspi = spi_master_get_devdata(master);
	struct omap2_mcspi_regs	*ctx = &mcspi->ctx;
S
Samuel Ortiz 已提交
258 259
	u32 l;

260 261
	/*
	 * Setup when switching from (reset default) slave mode
S
Samuel Ortiz 已提交
262 263 264
	 * to single-channel master mode
	 */
	l = mcspi_read_reg(master, OMAP2_MCSPI_MODULCTRL);
265 266
	l &= ~(OMAP2_MCSPI_MODULCTRL_STEST | OMAP2_MCSPI_MODULCTRL_MS);
	l |= OMAP2_MCSPI_MODULCTRL_SINGLE;
S
Samuel Ortiz 已提交
267
	mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, l);
H
Hemanth V 已提交
268

269
	ctx->modulctrl = l;
H
Hemanth V 已提交
270 271
}

272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
static void omap2_mcspi_set_fifo(const struct spi_device *spi,
				struct spi_transfer *t, int enable)
{
	struct spi_master *master = spi->master;
	struct omap2_mcspi_cs *cs = spi->controller_state;
	struct omap2_mcspi *mcspi;
	unsigned int wcnt;
	int fifo_depth, bytes_per_word;
	u32 chconf, xferlevel;

	mcspi = spi_master_get_devdata(master);

	chconf = mcspi_cached_chconf0(spi);
	if (enable) {
		bytes_per_word = mcspi_bytes_per_word(cs->word_len);
		if (t->len % bytes_per_word != 0)
			goto disable_fifo;

		fifo_depth = gcd(t->len, OMAP2_MCSPI_MAX_FIFODEPTH);
		if (fifo_depth < 2 || fifo_depth % bytes_per_word != 0)
			goto disable_fifo;

		wcnt = t->len / bytes_per_word;
		if (wcnt > OMAP2_MCSPI_MAX_FIFOWCNT)
			goto disable_fifo;

		xferlevel = wcnt << 16;
		if (t->rx_buf != NULL) {
			chconf |= OMAP2_MCSPI_CHCONF_FFER;
			xferlevel |= (fifo_depth - 1) << 8;
		} else {
			chconf |= OMAP2_MCSPI_CHCONF_FFET;
			xferlevel |= fifo_depth - 1;
		}

		mcspi_write_reg(master, OMAP2_MCSPI_XFERLEVEL, xferlevel);
		mcspi_write_chconf0(spi, chconf);
		mcspi->fifo_depth = fifo_depth;

		return;
	}

disable_fifo:
	if (t->rx_buf != NULL)
		chconf &= ~OMAP2_MCSPI_CHCONF_FFER;
	else
		chconf &= ~OMAP2_MCSPI_CHCONF_FFET;

	mcspi_write_chconf0(spi, chconf);
	mcspi->fifo_depth = 0;
}

H
Hemanth V 已提交
324 325
static void omap2_mcspi_restore_ctx(struct omap2_mcspi *mcspi)
{
326 327 328
	struct spi_master	*spi_cntrl = mcspi->master;
	struct omap2_mcspi_regs	*ctx = &mcspi->ctx;
	struct omap2_mcspi_cs	*cs;
H
Hemanth V 已提交
329 330

	/* McSPI: context restore */
331 332
	mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_MODULCTRL, ctx->modulctrl);
	mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_WAKEUPENABLE, ctx->wakeupenable);
H
Hemanth V 已提交
333

334
	list_for_each_entry(cs, &ctx->cs, node)
T
Tero Kristo 已提交
335
		__raw_writel(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
H
Hemanth V 已提交
336
}
S
Samuel Ortiz 已提交
337

338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
static int omap2_prepare_transfer(struct spi_master *master)
{
	struct omap2_mcspi *mcspi = spi_master_get_devdata(master);

	pm_runtime_get_sync(mcspi->dev);
	return 0;
}

static int omap2_unprepare_transfer(struct spi_master *master)
{
	struct omap2_mcspi *mcspi = spi_master_get_devdata(master);

	pm_runtime_mark_last_busy(mcspi->dev);
	pm_runtime_put_autosuspend(mcspi->dev);
	return 0;
}

355 356 357 358 359 360
static int mcspi_wait_for_reg_bit(void __iomem *reg, unsigned long bit)
{
	unsigned long timeout;

	timeout = jiffies + msecs_to_jiffies(1000);
	while (!(__raw_readl(reg) & bit)) {
361 362 363 364 365 366
		if (time_after(jiffies, timeout)) {
			if (!(__raw_readl(reg) & bit))
				return -ETIMEDOUT;
			else
				return 0;
		}
367 368 369 370 371
		cpu_relax();
	}
	return 0;
}

372 373 374 375 376 377 378 379
static void omap2_mcspi_rx_callback(void *data)
{
	struct spi_device *spi = data;
	struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
	struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];

	/* We must disable the DMA RX request */
	omap2_mcspi_set_dma_req(spi, 1, 0);
380 381

	complete(&mcspi_dma->dma_rx_completion);
382 383 384 385 386 387 388 389 390 391
}

static void omap2_mcspi_tx_callback(void *data)
{
	struct spi_device *spi = data;
	struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
	struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];

	/* We must disable the DMA TX request */
	omap2_mcspi_set_dma_req(spi, 0, 0);
392 393

	complete(&mcspi_dma->dma_tx_completion);
394 395
}

396 397 398
static void omap2_mcspi_tx_dma(struct spi_device *spi,
				struct spi_transfer *xfer,
				struct dma_slave_config cfg)
S
Samuel Ortiz 已提交
399 400 401
{
	struct omap2_mcspi	*mcspi;
	struct omap2_mcspi_dma  *mcspi_dma;
402
	unsigned int		count;
S
Samuel Ortiz 已提交
403 404 405

	mcspi = spi_master_get_devdata(spi->master);
	mcspi_dma = &mcspi->dma_channels[spi->chip_select];
406
	count = xfer->len;
S
Samuel Ortiz 已提交
407

408
	if (mcspi_dma->dma_tx) {
409 410 411 412 413 414 415 416 417 418
		struct dma_async_tx_descriptor *tx;
		struct scatterlist sg;

		dmaengine_slave_config(mcspi_dma->dma_tx, &cfg);

		sg_init_table(&sg, 1);
		sg_dma_address(&sg) = xfer->tx_dma;
		sg_dma_len(&sg) = xfer->len;

		tx = dmaengine_prep_slave_sg(mcspi_dma->dma_tx, &sg, 1,
419
		DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
420 421 422 423 424 425 426 427
		if (tx) {
			tx->callback = omap2_mcspi_tx_callback;
			tx->callback_param = spi;
			dmaengine_submit(tx);
		} else {
			/* FIXME: fall back to PIO? */
		}
	}
428 429 430 431
	dma_async_issue_pending(mcspi_dma->dma_tx);
	omap2_mcspi_set_dma_req(spi, 0, 1);

}
432

433 434 435 436 437 438 439
static unsigned
omap2_mcspi_rx_dma(struct spi_device *spi, struct spi_transfer *xfer,
				struct dma_slave_config cfg,
				unsigned es)
{
	struct omap2_mcspi	*mcspi;
	struct omap2_mcspi_dma  *mcspi_dma;
440
	unsigned int		count, dma_count;
441 442 443 444 445 446 447
	u32			l;
	int			elements = 0;
	int			word_len, element_count;
	struct omap2_mcspi_cs	*cs = spi->controller_state;
	mcspi = spi_master_get_devdata(spi->master);
	mcspi_dma = &mcspi->dma_channels[spi->chip_select];
	count = xfer->len;
448 449 450 451 452
	dma_count = xfer->len;

	if (mcspi->fifo_depth == 0)
		dma_count -= es;

453 454
	word_len = cs->word_len;
	l = mcspi_cached_chconf0(spi);
455

456 457 458 459 460 461 462 463
	if (word_len <= 8)
		element_count = count;
	else if (word_len <= 16)
		element_count = count >> 1;
	else /* word_len <= 32 */
		element_count = count >> 2;

	if (mcspi_dma->dma_rx) {
464 465 466 467 468
		struct dma_async_tx_descriptor *tx;
		struct scatterlist sg;

		dmaengine_slave_config(mcspi_dma->dma_rx, &cfg);

469 470
		if ((l & OMAP2_MCSPI_CHCONF_TURBO) && mcspi->fifo_depth == 0)
			dma_count -= es;
471 472 473

		sg_init_table(&sg, 1);
		sg_dma_address(&sg) = xfer->rx_dma;
474
		sg_dma_len(&sg) = dma_count;
475 476

		tx = dmaengine_prep_slave_sg(mcspi_dma->dma_rx, &sg, 1,
477 478
				DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT |
				DMA_CTRL_ACK);
479 480 481 482 483
		if (tx) {
			tx->callback = omap2_mcspi_rx_callback;
			tx->callback_param = spi;
			dmaengine_submit(tx);
		} else {
484
				/* FIXME: fall back to PIO? */
485
		}
S
Samuel Ortiz 已提交
486 487
	}

488 489
	dma_async_issue_pending(mcspi_dma->dma_rx);
	omap2_mcspi_set_dma_req(spi, 1, 1);
490

491 492 493
	wait_for_completion(&mcspi_dma->dma_rx_completion);
	dma_unmap_single(mcspi->dev, xfer->rx_dma, count,
			 DMA_FROM_DEVICE);
494 495 496 497

	if (mcspi->fifo_depth > 0)
		return count;

498
	omap2_mcspi_set_enable(spi, 0);
499

500
	elements = element_count - 1;
501

502 503
	if (l & OMAP2_MCSPI_CHCONF_TURBO) {
		elements--;
504

E
Eero Nurkkala 已提交
505
		if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
506
				   & OMAP2_MCSPI_CHSTAT_RXS)) {
E
Eero Nurkkala 已提交
507 508 509 510
			u32 w;

			w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
			if (word_len <= 8)
511
				((u8 *)xfer->rx_buf)[elements++] = w;
E
Eero Nurkkala 已提交
512
			else if (word_len <= 16)
513
				((u16 *)xfer->rx_buf)[elements++] = w;
E
Eero Nurkkala 已提交
514
			else /* word_len <= 32 */
515
				((u32 *)xfer->rx_buf)[elements++] = w;
E
Eero Nurkkala 已提交
516
		} else {
517
			int bytes_per_word = mcspi_bytes_per_word(word_len);
518
			dev_err(&spi->dev, "DMA RX penultimate word empty");
519
			count -= (bytes_per_word << 1);
520 521
			omap2_mcspi_set_enable(spi, 1);
			return count;
E
Eero Nurkkala 已提交
522
		}
S
Samuel Ortiz 已提交
523
	}
524 525 526 527 528 529 530 531 532 533 534 535 536
	if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
				& OMAP2_MCSPI_CHSTAT_RXS)) {
		u32 w;

		w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
		if (word_len <= 8)
			((u8 *)xfer->rx_buf)[elements] = w;
		else if (word_len <= 16)
			((u16 *)xfer->rx_buf)[elements] = w;
		else /* word_len <= 32 */
			((u32 *)xfer->rx_buf)[elements] = w;
	} else {
		dev_err(&spi->dev, "DMA RX last word empty");
537
		count -= mcspi_bytes_per_word(word_len);
538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
	}
	omap2_mcspi_set_enable(spi, 1);
	return count;
}

static unsigned
omap2_mcspi_txrx_dma(struct spi_device *spi, struct spi_transfer *xfer)
{
	struct omap2_mcspi	*mcspi;
	struct omap2_mcspi_cs	*cs = spi->controller_state;
	struct omap2_mcspi_dma  *mcspi_dma;
	unsigned int		count;
	u32			l;
	u8			*rx;
	const u8		*tx;
	struct dma_slave_config	cfg;
	enum dma_slave_buswidth width;
	unsigned es;
556
	u32			burst;
557
	void __iomem		*chstat_reg;
558 559
	void __iomem            *irqstat_reg;
	int			wait_res;
560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576

	mcspi = spi_master_get_devdata(spi->master);
	mcspi_dma = &mcspi->dma_channels[spi->chip_select];
	l = mcspi_cached_chconf0(spi);


	if (cs->word_len <= 8) {
		width = DMA_SLAVE_BUSWIDTH_1_BYTE;
		es = 1;
	} else if (cs->word_len <= 16) {
		width = DMA_SLAVE_BUSWIDTH_2_BYTES;
		es = 2;
	} else {
		width = DMA_SLAVE_BUSWIDTH_4_BYTES;
		es = 4;
	}

577 578 579 580 581 582 583 584 585 586
	count = xfer->len;
	burst = 1;

	if (mcspi->fifo_depth > 0) {
		if (count > mcspi->fifo_depth)
			burst = mcspi->fifo_depth / es;
		else
			burst = count / es;
	}

587 588 589 590 591
	memset(&cfg, 0, sizeof(cfg));
	cfg.src_addr = cs->phys + OMAP2_MCSPI_RX0;
	cfg.dst_addr = cs->phys + OMAP2_MCSPI_TX0;
	cfg.src_addr_width = width;
	cfg.dst_addr_width = width;
592 593
	cfg.src_maxburst = burst;
	cfg.dst_maxburst = burst;
594 595 596 597 598 599 600 601

	rx = xfer->rx_buf;
	tx = xfer->tx_buf;

	if (tx != NULL)
		omap2_mcspi_tx_dma(spi, xfer, cfg);

	if (rx != NULL)
602 603 604 605 606 607 608
		count = omap2_mcspi_rx_dma(spi, xfer, cfg, es);

	if (tx != NULL) {
		wait_for_completion(&mcspi_dma->dma_tx_completion);
		dma_unmap_single(mcspi->dev, xfer->tx_dma, xfer->len,
				 DMA_TO_DEVICE);

609 610 611 612 613 614 615 616 617 618 619
		if (mcspi->fifo_depth > 0) {
			irqstat_reg = mcspi->base + OMAP2_MCSPI_IRQSTATUS;

			if (mcspi_wait_for_reg_bit(irqstat_reg,
						OMAP2_MCSPI_IRQSTATUS_EOW) < 0)
				dev_err(&spi->dev, "EOW timed out\n");

			mcspi_write_reg(mcspi->master, OMAP2_MCSPI_IRQSTATUS,
					OMAP2_MCSPI_IRQSTATUS_EOW);
		}

620 621
		/* for TX_ONLY mode, be sure all words have shifted out */
		if (rx == NULL) {
622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
			chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0;
			if (mcspi->fifo_depth > 0) {
				wait_res = mcspi_wait_for_reg_bit(chstat_reg,
						OMAP2_MCSPI_CHSTAT_TXFFE);
				if (wait_res < 0)
					dev_err(&spi->dev, "TXFFE timed out\n");
			} else {
				wait_res = mcspi_wait_for_reg_bit(chstat_reg,
						OMAP2_MCSPI_CHSTAT_TXS);
				if (wait_res < 0)
					dev_err(&spi->dev, "TXS timed out\n");
			}
			if (wait_res >= 0 &&
				(mcspi_wait_for_reg_bit(chstat_reg,
					OMAP2_MCSPI_CHSTAT_EOT) < 0))
637 638 639
				dev_err(&spi->dev, "EOT timed out\n");
		}
	}
S
Samuel Ortiz 已提交
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
	return count;
}

static unsigned
omap2_mcspi_txrx_pio(struct spi_device *spi, struct spi_transfer *xfer)
{
	struct omap2_mcspi	*mcspi;
	struct omap2_mcspi_cs	*cs = spi->controller_state;
	unsigned int		count, c;
	u32			l;
	void __iomem		*base = cs->base;
	void __iomem		*tx_reg;
	void __iomem		*rx_reg;
	void __iomem		*chstat_reg;
	int			word_len;

	mcspi = spi_master_get_devdata(spi->master);
	count = xfer->len;
	c = count;
	word_len = cs->word_len;

H
Hemanth V 已提交
661
	l = mcspi_cached_chconf0(spi);
S
Samuel Ortiz 已提交
662 663 664 665 666 667 668

	/* We store the pre-calculated register addresses on stack to speed
	 * up the transfer loop. */
	tx_reg		= base + OMAP2_MCSPI_TX0;
	rx_reg		= base + OMAP2_MCSPI_RX0;
	chstat_reg	= base + OMAP2_MCSPI_CHSTAT0;

669 670 671
	if (c < (word_len>>3))
		return 0;

S
Samuel Ortiz 已提交
672 673 674 675 676 677 678 679
	if (word_len <= 8) {
		u8		*rx;
		const u8	*tx;

		rx = xfer->rx_buf;
		tx = xfer->tx_buf;

		do {
K
Kalle Valo 已提交
680
			c -= 1;
S
Samuel Ortiz 已提交
681 682 683 684 685 686
			if (tx != NULL) {
				if (mcspi_wait_for_reg_bit(chstat_reg,
						OMAP2_MCSPI_CHSTAT_TXS) < 0) {
					dev_err(&spi->dev, "TXS timed out\n");
					goto out;
				}
687
				dev_vdbg(&spi->dev, "write-%d %02x\n",
S
Samuel Ortiz 已提交
688 689 690 691 692 693 694 695 696
						word_len, *tx);
				__raw_writel(*tx++, tx_reg);
			}
			if (rx != NULL) {
				if (mcspi_wait_for_reg_bit(chstat_reg,
						OMAP2_MCSPI_CHSTAT_RXS) < 0) {
					dev_err(&spi->dev, "RXS timed out\n");
					goto out;
				}
697 698 699 700 701

				if (c == 1 && tx == NULL &&
				    (l & OMAP2_MCSPI_CHCONF_TURBO)) {
					omap2_mcspi_set_enable(spi, 0);
					*rx++ = __raw_readl(rx_reg);
702
					dev_vdbg(&spi->dev, "read-%d %02x\n",
703 704 705 706 707 708 709 710 711 712 713 714
						    word_len, *(rx - 1));
					if (mcspi_wait_for_reg_bit(chstat_reg,
						OMAP2_MCSPI_CHSTAT_RXS) < 0) {
						dev_err(&spi->dev,
							"RXS timed out\n");
						goto out;
					}
					c = 0;
				} else if (c == 0 && tx == NULL) {
					omap2_mcspi_set_enable(spi, 0);
				}

S
Samuel Ortiz 已提交
715
				*rx++ = __raw_readl(rx_reg);
716
				dev_vdbg(&spi->dev, "read-%d %02x\n",
S
Samuel Ortiz 已提交
717 718
						word_len, *(rx - 1));
			}
719
		} while (c);
S
Samuel Ortiz 已提交
720 721 722 723 724 725 726
	} else if (word_len <= 16) {
		u16		*rx;
		const u16	*tx;

		rx = xfer->rx_buf;
		tx = xfer->tx_buf;
		do {
K
Kalle Valo 已提交
727
			c -= 2;
S
Samuel Ortiz 已提交
728 729 730 731 732 733
			if (tx != NULL) {
				if (mcspi_wait_for_reg_bit(chstat_reg,
						OMAP2_MCSPI_CHSTAT_TXS) < 0) {
					dev_err(&spi->dev, "TXS timed out\n");
					goto out;
				}
734
				dev_vdbg(&spi->dev, "write-%d %04x\n",
S
Samuel Ortiz 已提交
735 736 737 738 739 740 741 742 743
						word_len, *tx);
				__raw_writel(*tx++, tx_reg);
			}
			if (rx != NULL) {
				if (mcspi_wait_for_reg_bit(chstat_reg,
						OMAP2_MCSPI_CHSTAT_RXS) < 0) {
					dev_err(&spi->dev, "RXS timed out\n");
					goto out;
				}
744 745 746 747 748

				if (c == 2 && tx == NULL &&
				    (l & OMAP2_MCSPI_CHCONF_TURBO)) {
					omap2_mcspi_set_enable(spi, 0);
					*rx++ = __raw_readl(rx_reg);
749
					dev_vdbg(&spi->dev, "read-%d %04x\n",
750 751 752 753 754 755 756 757 758 759 760 761
						    word_len, *(rx - 1));
					if (mcspi_wait_for_reg_bit(chstat_reg,
						OMAP2_MCSPI_CHSTAT_RXS) < 0) {
						dev_err(&spi->dev,
							"RXS timed out\n");
						goto out;
					}
					c = 0;
				} else if (c == 0 && tx == NULL) {
					omap2_mcspi_set_enable(spi, 0);
				}

S
Samuel Ortiz 已提交
762
				*rx++ = __raw_readl(rx_reg);
763
				dev_vdbg(&spi->dev, "read-%d %04x\n",
S
Samuel Ortiz 已提交
764 765
						word_len, *(rx - 1));
			}
766
		} while (c >= 2);
S
Samuel Ortiz 已提交
767 768 769 770 771 772 773
	} else if (word_len <= 32) {
		u32		*rx;
		const u32	*tx;

		rx = xfer->rx_buf;
		tx = xfer->tx_buf;
		do {
K
Kalle Valo 已提交
774
			c -= 4;
S
Samuel Ortiz 已提交
775 776 777 778 779 780
			if (tx != NULL) {
				if (mcspi_wait_for_reg_bit(chstat_reg,
						OMAP2_MCSPI_CHSTAT_TXS) < 0) {
					dev_err(&spi->dev, "TXS timed out\n");
					goto out;
				}
781
				dev_vdbg(&spi->dev, "write-%d %08x\n",
S
Samuel Ortiz 已提交
782 783 784 785 786 787 788 789 790
						word_len, *tx);
				__raw_writel(*tx++, tx_reg);
			}
			if (rx != NULL) {
				if (mcspi_wait_for_reg_bit(chstat_reg,
						OMAP2_MCSPI_CHSTAT_RXS) < 0) {
					dev_err(&spi->dev, "RXS timed out\n");
					goto out;
				}
791 792 793 794 795

				if (c == 4 && tx == NULL &&
				    (l & OMAP2_MCSPI_CHCONF_TURBO)) {
					omap2_mcspi_set_enable(spi, 0);
					*rx++ = __raw_readl(rx_reg);
796
					dev_vdbg(&spi->dev, "read-%d %08x\n",
797 798 799 800 801 802 803 804 805 806 807 808
						    word_len, *(rx - 1));
					if (mcspi_wait_for_reg_bit(chstat_reg,
						OMAP2_MCSPI_CHSTAT_RXS) < 0) {
						dev_err(&spi->dev,
							"RXS timed out\n");
						goto out;
					}
					c = 0;
				} else if (c == 0 && tx == NULL) {
					omap2_mcspi_set_enable(spi, 0);
				}

S
Samuel Ortiz 已提交
809
				*rx++ = __raw_readl(rx_reg);
810
				dev_vdbg(&spi->dev, "read-%d %08x\n",
S
Samuel Ortiz 已提交
811 812
						word_len, *(rx - 1));
			}
813
		} while (c >= 4);
S
Samuel Ortiz 已提交
814 815 816 817 818 819 820 821 822 823
	}

	/* for TX_ONLY mode, be sure all words have shifted out */
	if (xfer->rx_buf == NULL) {
		if (mcspi_wait_for_reg_bit(chstat_reg,
				OMAP2_MCSPI_CHSTAT_TXS) < 0) {
			dev_err(&spi->dev, "TXS timed out\n");
		} else if (mcspi_wait_for_reg_bit(chstat_reg,
				OMAP2_MCSPI_CHSTAT_EOT) < 0)
			dev_err(&spi->dev, "EOT timed out\n");
824 825 826 827 828 829

		/* disable chan to purge rx datas received in TX_ONLY transfer,
		 * otherwise these rx datas will affect the direct following
		 * RX_ONLY transfer.
		 */
		omap2_mcspi_set_enable(spi, 0);
S
Samuel Ortiz 已提交
830 831
	}
out:
832
	omap2_mcspi_set_enable(spi, 1);
S
Samuel Ortiz 已提交
833 834 835
	return count - c;
}

836 837 838 839 840 841 842 843 844 845 846
static u32 omap2_mcspi_calc_divisor(u32 speed_hz)
{
	u32 div;

	for (div = 0; div < 15; div++)
		if (speed_hz >= (OMAP2_MCSPI_MAX_FREQ >> div))
			return div;

	return 15;
}

S
Samuel Ortiz 已提交
847 848 849 850 851 852
/* called only when no transfer is active to this device */
static int omap2_mcspi_setup_transfer(struct spi_device *spi,
		struct spi_transfer *t)
{
	struct omap2_mcspi_cs *cs = spi->controller_state;
	struct omap2_mcspi *mcspi;
H
Hemanth V 已提交
853
	struct spi_master *spi_cntrl;
S
Samuel Ortiz 已提交
854 855
	u32 l = 0, div = 0;
	u8 word_len = spi->bits_per_word;
856
	u32 speed_hz = spi->max_speed_hz;
S
Samuel Ortiz 已提交
857 858

	mcspi = spi_master_get_devdata(spi->master);
H
Hemanth V 已提交
859
	spi_cntrl = mcspi->master;
S
Samuel Ortiz 已提交
860 861 862 863 864 865

	if (t != NULL && t->bits_per_word)
		word_len = t->bits_per_word;

	cs->word_len = word_len;

866 867 868
	if (t && t->speed_hz)
		speed_hz = t->speed_hz;

869 870
	speed_hz = min_t(u32, speed_hz, OMAP2_MCSPI_MAX_FREQ);
	div = omap2_mcspi_calc_divisor(speed_hz);
S
Samuel Ortiz 已提交
871

H
Hemanth V 已提交
872
	l = mcspi_cached_chconf0(spi);
S
Samuel Ortiz 已提交
873 874 875 876

	/* standard 4-wire master mode:  SCK, MOSI/out, MISO/in, nCS
	 * REVISIT: this controller could support SPI_3WIRE mode.
	 */
877
	if (mcspi->pin_dir == MCSPI_PINDIR_D0_IN_D1_OUT) {
878 879 880 881 882 883 884 885
		l &= ~OMAP2_MCSPI_CHCONF_IS;
		l &= ~OMAP2_MCSPI_CHCONF_DPE1;
		l |= OMAP2_MCSPI_CHCONF_DPE0;
	} else {
		l |= OMAP2_MCSPI_CHCONF_IS;
		l |= OMAP2_MCSPI_CHCONF_DPE1;
		l &= ~OMAP2_MCSPI_CHCONF_DPE0;
	}
S
Samuel Ortiz 已提交
886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910

	/* wordlength */
	l &= ~OMAP2_MCSPI_CHCONF_WL_MASK;
	l |= (word_len - 1) << 7;

	/* set chipselect polarity; manage with FORCE */
	if (!(spi->mode & SPI_CS_HIGH))
		l |= OMAP2_MCSPI_CHCONF_EPOL;	/* active-low; normal */
	else
		l &= ~OMAP2_MCSPI_CHCONF_EPOL;

	/* set clock divisor */
	l &= ~OMAP2_MCSPI_CHCONF_CLKD_MASK;
	l |= div << 2;

	/* set SPI mode 0..3 */
	if (spi->mode & SPI_CPOL)
		l |= OMAP2_MCSPI_CHCONF_POL;
	else
		l &= ~OMAP2_MCSPI_CHCONF_POL;
	if (spi->mode & SPI_CPHA)
		l |= OMAP2_MCSPI_CHCONF_PHA;
	else
		l &= ~OMAP2_MCSPI_CHCONF_PHA;

H
Hemanth V 已提交
911
	mcspi_write_chconf0(spi, l);
S
Samuel Ortiz 已提交
912 913

	dev_dbg(&spi->dev, "setup: speed %d, sample %s edge, clk %s\n",
914
			OMAP2_MCSPI_MAX_FREQ >> div,
S
Samuel Ortiz 已提交
915 916 917 918 919 920
			(spi->mode & SPI_CPHA) ? "trailing" : "leading",
			(spi->mode & SPI_CPOL) ? "inverted" : "normal");

	return 0;
}

921 922 923 924
/*
 * Note that we currently allow DMA only if we get a channel
 * for both rx and tx. Otherwise we'll do PIO for both rx and tx.
 */
S
Samuel Ortiz 已提交
925 926 927 928 929
static int omap2_mcspi_request_dma(struct spi_device *spi)
{
	struct spi_master	*master = spi->master;
	struct omap2_mcspi	*mcspi;
	struct omap2_mcspi_dma	*mcspi_dma;
930 931
	dma_cap_mask_t mask;
	unsigned sig;
S
Samuel Ortiz 已提交
932 933 934 935

	mcspi = spi_master_get_devdata(master);
	mcspi_dma = mcspi->dma_channels + spi->chip_select;

936 937 938 939 940 941
	init_completion(&mcspi_dma->dma_rx_completion);
	init_completion(&mcspi_dma->dma_tx_completion);

	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);
	sig = mcspi_dma->dma_rx_sync_dev;
942 943 944 945 946

	mcspi_dma->dma_rx =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &sig, &master->dev,
						 mcspi_dma->dma_rx_ch_name);
947 948
	if (!mcspi_dma->dma_rx)
		goto no_dma;
S
Samuel Ortiz 已提交
949

950
	sig = mcspi_dma->dma_tx_sync_dev;
951 952 953 954 955
	mcspi_dma->dma_tx =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &sig, &master->dev,
						 mcspi_dma->dma_tx_ch_name);

956 957 958
	if (!mcspi_dma->dma_tx) {
		dma_release_channel(mcspi_dma->dma_rx);
		mcspi_dma->dma_rx = NULL;
959
		goto no_dma;
S
Samuel Ortiz 已提交
960 961 962
	}

	return 0;
963 964 965 966

no_dma:
	dev_warn(&spi->dev, "not using DMA for McSPI\n");
	return -EAGAIN;
S
Samuel Ortiz 已提交
967 968 969 970 971
}

static int omap2_mcspi_setup(struct spi_device *spi)
{
	int			ret;
972 973
	struct omap2_mcspi	*mcspi = spi_master_get_devdata(spi->master);
	struct omap2_mcspi_regs	*ctx = &mcspi->ctx;
S
Samuel Ortiz 已提交
974 975 976 977 978 979
	struct omap2_mcspi_dma	*mcspi_dma;
	struct omap2_mcspi_cs	*cs = spi->controller_state;

	mcspi_dma = &mcspi->dma_channels[spi->chip_select];

	if (!cs) {
980
		cs = kzalloc(sizeof *cs, GFP_KERNEL);
S
Samuel Ortiz 已提交
981 982 983
		if (!cs)
			return -ENOMEM;
		cs->base = mcspi->base + spi->chip_select * 0x14;
984
		cs->phys = mcspi->phys + spi->chip_select * 0x14;
H
Hemanth V 已提交
985
		cs->chconf0 = 0;
S
Samuel Ortiz 已提交
986
		spi->controller_state = cs;
T
Tero Kristo 已提交
987
		/* Link this to context save list */
988
		list_add_tail(&cs->node, &ctx->cs);
S
Samuel Ortiz 已提交
989 990
	}

991
	if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx) {
S
Samuel Ortiz 已提交
992
		ret = omap2_mcspi_request_dma(spi);
993
		if (ret < 0 && ret != -EAGAIN)
S
Samuel Ortiz 已提交
994 995 996
			return ret;
	}

997
	ret = pm_runtime_get_sync(mcspi->dev);
998 999
	if (ret < 0)
		return ret;
H
Hemanth V 已提交
1000

K
Kyungmin Park 已提交
1001
	ret = omap2_mcspi_setup_transfer(spi, NULL);
1002 1003
	pm_runtime_mark_last_busy(mcspi->dev);
	pm_runtime_put_autosuspend(mcspi->dev);
S
Samuel Ortiz 已提交
1004 1005 1006 1007 1008 1009 1010 1011

	return ret;
}

static void omap2_mcspi_cleanup(struct spi_device *spi)
{
	struct omap2_mcspi	*mcspi;
	struct omap2_mcspi_dma	*mcspi_dma;
T
Tero Kristo 已提交
1012
	struct omap2_mcspi_cs	*cs;
S
Samuel Ortiz 已提交
1013 1014 1015

	mcspi = spi_master_get_devdata(spi->master);

1016 1017 1018 1019
	if (spi->controller_state) {
		/* Unlink controller state from context save list */
		cs = spi->controller_state;
		list_del(&cs->node);
T
Tero Kristo 已提交
1020

1021
		kfree(cs);
1022
	}
S
Samuel Ortiz 已提交
1023

1024 1025 1026
	if (spi->chip_select < spi->master->num_chipselect) {
		mcspi_dma = &mcspi->dma_channels[spi->chip_select];

1027 1028 1029
		if (mcspi_dma->dma_rx) {
			dma_release_channel(mcspi_dma->dma_rx);
			mcspi_dma->dma_rx = NULL;
1030
		}
1031 1032 1033
		if (mcspi_dma->dma_tx) {
			dma_release_channel(mcspi_dma->dma_tx);
			mcspi_dma->dma_tx = NULL;
1034
		}
S
Samuel Ortiz 已提交
1035 1036 1037
	}
}

1038
static void omap2_mcspi_work(struct omap2_mcspi *mcspi, struct spi_message *m)
S
Samuel Ortiz 已提交
1039 1040 1041
{

	/* We only enable one channel at a time -- the one whose message is
1042
	 * -- although this controller would gladly
S
Samuel Ortiz 已提交
1043 1044 1045 1046 1047
	 * arbitrate among multiple channels.  This corresponds to "single
	 * channel" master mode.  As a side effect, we need to manage the
	 * chipselect with the FORCE bit ... CS != channel enable.
	 */

1048 1049
	struct spi_device		*spi;
	struct spi_transfer		*t = NULL;
1050
	struct spi_master		*master;
1051
	struct omap2_mcspi_dma		*mcspi_dma;
1052 1053 1054 1055 1056 1057
	int				cs_active = 0;
	struct omap2_mcspi_cs		*cs;
	struct omap2_mcspi_device_config *cd;
	int				par_override = 0;
	int				status = 0;
	u32				chconf;
S
Samuel Ortiz 已提交
1058

1059
	spi = m->spi;
1060
	master = spi->master;
1061
	mcspi_dma = mcspi->dma_channels + spi->chip_select;
1062 1063
	cs = spi->controller_state;
	cd = spi->controller_data;
S
Samuel Ortiz 已提交
1064

1065
	omap2_mcspi_set_enable(spi, 0);
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
	list_for_each_entry(t, &m->transfers, transfer_list) {
		if (t->tx_buf == NULL && t->rx_buf == NULL && t->len) {
			status = -EINVAL;
			break;
		}
		if (par_override || t->speed_hz || t->bits_per_word) {
			par_override = 1;
			status = omap2_mcspi_setup_transfer(spi, t);
			if (status < 0)
				break;
			if (!t->speed_hz && !t->bits_per_word)
				par_override = 0;
		}
1079 1080 1081 1082 1083 1084 1085 1086
		if (cd && cd->cs_per_word) {
			chconf = mcspi->ctx.modulctrl;
			chconf &= ~OMAP2_MCSPI_MODULCTRL_SINGLE;
			mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
			mcspi->ctx.modulctrl =
				mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
		}

1087

1088 1089 1090 1091
		if (!cs_active) {
			omap2_mcspi_force_cs(spi, 1);
			cs_active = 1;
		}
1092

1093 1094 1095
		chconf = mcspi_cached_chconf0(spi);
		chconf &= ~OMAP2_MCSPI_CHCONF_TRM_MASK;
		chconf &= ~OMAP2_MCSPI_CHCONF_TURBO;
S
Samuel Ortiz 已提交
1096

1097 1098 1099 1100
		if (t->tx_buf == NULL)
			chconf |= OMAP2_MCSPI_CHCONF_TRM_RX_ONLY;
		else if (t->rx_buf == NULL)
			chconf |= OMAP2_MCSPI_CHCONF_TRM_TX_ONLY;
S
Samuel Ortiz 已提交
1101

1102 1103 1104 1105 1106
		if (cd && cd->turbo_mode && t->tx_buf == NULL) {
			/* Turbo mode is for more than one word */
			if (t->len > ((cs->word_len + 7) >> 3))
				chconf |= OMAP2_MCSPI_CHCONF_TURBO;
		}
S
Samuel Ortiz 已提交
1107

1108
		mcspi_write_chconf0(spi, chconf);
S
Samuel Ortiz 已提交
1109

1110 1111 1112
		if (t->len) {
			unsigned	count;

1113 1114 1115 1116 1117 1118
			if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
			    (m->is_dma_mapped || t->len >= DMA_MIN_BYTES))
				omap2_mcspi_set_fifo(spi, t, 1);

			omap2_mcspi_set_enable(spi, 1);

1119 1120 1121 1122
			/* RX_ONLY mode needs dummy data in TX reg */
			if (t->tx_buf == NULL)
				__raw_writel(0, cs->base
						+ OMAP2_MCSPI_TX0);
S
Samuel Ortiz 已提交
1123

1124 1125
			if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
			    (m->is_dma_mapped || t->len >= DMA_MIN_BYTES))
1126 1127 1128 1129
				count = omap2_mcspi_txrx_dma(spi, t);
			else
				count = omap2_mcspi_txrx_pio(spi, t);
			m->actual_length += count;
S
Samuel Ortiz 已提交
1130

1131 1132 1133
			if (count != t->len) {
				status = -EIO;
				break;
S
Samuel Ortiz 已提交
1134 1135 1136
			}
		}

1137 1138
		if (t->delay_usecs)
			udelay(t->delay_usecs);
S
Samuel Ortiz 已提交
1139

1140 1141
		/* ignore the "leave it on after last xfer" hint */
		if (t->cs_change) {
S
Samuel Ortiz 已提交
1142
			omap2_mcspi_force_cs(spi, 0);
1143 1144
			cs_active = 0;
		}
1145 1146 1147 1148 1149

		omap2_mcspi_set_enable(spi, 0);

		if (mcspi->fifo_depth > 0)
			omap2_mcspi_set_fifo(spi, t, 0);
1150 1151 1152 1153 1154 1155
	}
	/* Restore defaults if they were overriden */
	if (par_override) {
		par_override = 0;
		status = omap2_mcspi_setup_transfer(spi, NULL);
	}
S
Samuel Ortiz 已提交
1156

1157 1158
	if (cs_active)
		omap2_mcspi_force_cs(spi, 0);
S
Samuel Ortiz 已提交
1159

1160 1161 1162 1163 1164 1165 1166 1167
	if (cd && cd->cs_per_word) {
		chconf = mcspi->ctx.modulctrl;
		chconf |= OMAP2_MCSPI_MODULCTRL_SINGLE;
		mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
		mcspi->ctx.modulctrl =
			mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
	}

1168
	omap2_mcspi_set_enable(spi, 0);
S
Samuel Ortiz 已提交
1169

1170 1171
	if (mcspi->fifo_depth > 0 && t)
		omap2_mcspi_set_fifo(spi, t, 0);
1172

1173
	m->status = status;
S
Samuel Ortiz 已提交
1174 1175
}

1176
static int omap2_mcspi_transfer_one_message(struct spi_master *master,
1177
		struct spi_message *m)
S
Samuel Ortiz 已提交
1178
{
1179
	struct spi_device	*spi;
S
Samuel Ortiz 已提交
1180
	struct omap2_mcspi	*mcspi;
1181
	struct omap2_mcspi_dma	*mcspi_dma;
S
Samuel Ortiz 已提交
1182 1183
	struct spi_transfer	*t;

1184
	spi = m->spi;
1185
	mcspi = spi_master_get_devdata(master);
1186
	mcspi_dma = mcspi->dma_channels + spi->chip_select;
S
Samuel Ortiz 已提交
1187 1188 1189 1190
	m->actual_length = 0;
	m->status = 0;

	/* reject invalid messages and transfers */
1191
	if (list_empty(&m->transfers))
S
Samuel Ortiz 已提交
1192 1193 1194 1195 1196 1197 1198
		return -EINVAL;
	list_for_each_entry(t, &m->transfers, transfer_list) {
		const void	*tx_buf = t->tx_buf;
		void		*rx_buf = t->rx_buf;
		unsigned	len = t->len;

		if (t->speed_hz > OMAP2_MCSPI_MAX_FREQ
1199
				|| (len && !(rx_buf || tx_buf))) {
1200
			dev_dbg(mcspi->dev, "transfer: %d Hz, %d %s%s, %d bpw\n",
S
Samuel Ortiz 已提交
1201 1202 1203 1204 1205 1206 1207
					t->speed_hz,
					len,
					tx_buf ? "tx" : "",
					rx_buf ? "rx" : "",
					t->bits_per_word);
			return -EINVAL;
		}
1208
		if (t->speed_hz && t->speed_hz < (OMAP2_MCSPI_MAX_FREQ >> 15)) {
1209
			dev_dbg(mcspi->dev, "speed_hz %d below minimum %d Hz\n",
1210 1211
					t->speed_hz,
					OMAP2_MCSPI_MAX_FREQ >> 15);
S
Samuel Ortiz 已提交
1212 1213 1214 1215 1216 1217
			return -EINVAL;
		}

		if (m->is_dma_mapped || len < DMA_MIN_BYTES)
			continue;

1218
		if (mcspi_dma->dma_tx && tx_buf != NULL) {
1219
			t->tx_dma = dma_map_single(mcspi->dev, (void *) tx_buf,
S
Samuel Ortiz 已提交
1220
					len, DMA_TO_DEVICE);
1221 1222
			if (dma_mapping_error(mcspi->dev, t->tx_dma)) {
				dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
S
Samuel Ortiz 已提交
1223 1224 1225 1226
						'T', len);
				return -EINVAL;
			}
		}
1227
		if (mcspi_dma->dma_rx && rx_buf != NULL) {
1228
			t->rx_dma = dma_map_single(mcspi->dev, rx_buf, t->len,
S
Samuel Ortiz 已提交
1229
					DMA_FROM_DEVICE);
1230 1231
			if (dma_mapping_error(mcspi->dev, t->rx_dma)) {
				dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
S
Samuel Ortiz 已提交
1232 1233
						'R', len);
				if (tx_buf != NULL)
1234
					dma_unmap_single(mcspi->dev, t->tx_dma,
S
Samuel Ortiz 已提交
1235 1236 1237 1238 1239 1240
							len, DMA_TO_DEVICE);
				return -EINVAL;
			}
		}
	}

1241 1242
	omap2_mcspi_work(mcspi, m);
	spi_finalize_current_message(master);
S
Samuel Ortiz 已提交
1243 1244 1245
	return 0;
}

1246
static int omap2_mcspi_master_setup(struct omap2_mcspi *mcspi)
S
Samuel Ortiz 已提交
1247 1248
{
	struct spi_master	*master = mcspi->master;
1249 1250
	struct omap2_mcspi_regs	*ctx = &mcspi->ctx;
	int			ret = 0;
S
Samuel Ortiz 已提交
1251

1252
	ret = pm_runtime_get_sync(mcspi->dev);
1253 1254
	if (ret < 0)
		return ret;
1255

1256
	mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE,
1257
			OMAP2_MCSPI_WAKEUPENABLE_WKEN);
1258
	ctx->wakeupenable = OMAP2_MCSPI_WAKEUPENABLE_WKEN;
S
Samuel Ortiz 已提交
1259 1260

	omap2_mcspi_set_master_mode(master);
1261 1262
	pm_runtime_mark_last_busy(mcspi->dev);
	pm_runtime_put_autosuspend(mcspi->dev);
S
Samuel Ortiz 已提交
1263 1264 1265
	return 0;
}

1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
static int omap_mcspi_runtime_resume(struct device *dev)
{
	struct omap2_mcspi	*mcspi;
	struct spi_master	*master;

	master = dev_get_drvdata(dev);
	mcspi = spi_master_get_devdata(master);
	omap2_mcspi_restore_ctx(mcspi);

	return 0;
}

1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
static struct omap2_mcspi_platform_config omap2_pdata = {
	.regs_offset = 0,
};

static struct omap2_mcspi_platform_config omap4_pdata = {
	.regs_offset = OMAP4_MCSPI_REG_OFFSET,
};

static const struct of_device_id omap_mcspi_of_match[] = {
	{
		.compatible = "ti,omap2-mcspi",
		.data = &omap2_pdata,
	},
	{
		.compatible = "ti,omap4-mcspi",
		.data = &omap4_pdata,
	},
	{ },
};
MODULE_DEVICE_TABLE(of, omap_mcspi_of_match);
G
Girish 已提交
1298

1299
static int omap2_mcspi_probe(struct platform_device *pdev)
S
Samuel Ortiz 已提交
1300 1301
{
	struct spi_master	*master;
1302
	const struct omap2_mcspi_platform_config *pdata;
S
Samuel Ortiz 已提交
1303 1304 1305
	struct omap2_mcspi	*mcspi;
	struct resource		*r;
	int			status = 0, i;
1306 1307 1308 1309
	u32			regs_offset = 0;
	static int		bus_num = 1;
	struct device_node	*node = pdev->dev.of_node;
	const struct of_device_id *match;
S
Samuel Ortiz 已提交
1310 1311 1312 1313 1314 1315 1316

	master = spi_alloc_master(&pdev->dev, sizeof *mcspi);
	if (master == NULL) {
		dev_dbg(&pdev->dev, "master allocation failed\n");
		return -ENOMEM;
	}

1317 1318
	/* the spi->mode bits understood by this driver: */
	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1319
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
S
Samuel Ortiz 已提交
1320
	master->setup = omap2_mcspi_setup;
1321 1322 1323
	master->prepare_transfer_hardware = omap2_prepare_transfer;
	master->unprepare_transfer_hardware = omap2_unprepare_transfer;
	master->transfer_one_message = omap2_mcspi_transfer_one_message;
S
Samuel Ortiz 已提交
1324
	master->cleanup = omap2_mcspi_cleanup;
1325 1326
	master->dev.of_node = node;

1327
	platform_set_drvdata(pdev, master);
1328 1329 1330 1331

	mcspi = spi_master_get_devdata(master);
	mcspi->master = master;

1332 1333 1334 1335 1336 1337 1338 1339
	match = of_match_device(omap_mcspi_of_match, &pdev->dev);
	if (match) {
		u32 num_cs = 1; /* default number of chipselect */
		pdata = match->data;

		of_property_read_u32(node, "ti,spi-num-cs", &num_cs);
		master->num_chipselect = num_cs;
		master->bus_num = bus_num++;
1340 1341
		if (of_get_property(node, "ti,pindir-d0-out-d1-in", NULL))
			mcspi->pin_dir = MCSPI_PINDIR_D0_OUT_D1_IN;
1342 1343 1344 1345 1346
	} else {
		pdata = pdev->dev.platform_data;
		master->num_chipselect = pdata->num_cs;
		if (pdev->id != -1)
			master->bus_num = pdev->id;
1347
		mcspi->pin_dir = pdata->pin_dir;
1348 1349
	}
	regs_offset = pdata->regs_offset;
S
Samuel Ortiz 已提交
1350 1351 1352 1353

	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (r == NULL) {
		status = -ENODEV;
S
Shubhrajyoti D 已提交
1354
		goto free_master;
S
Samuel Ortiz 已提交
1355
	}
1356

1357 1358
	r->start += regs_offset;
	r->end += regs_offset;
1359
	mcspi->phys = r->start;
S
Samuel Ortiz 已提交
1360

1361 1362 1363
	mcspi->base = devm_ioremap_resource(&pdev->dev, r);
	if (IS_ERR(mcspi->base)) {
		status = PTR_ERR(mcspi->base);
1364
		goto free_master;
1365
	}
S
Samuel Ortiz 已提交
1366

1367
	mcspi->dev = &pdev->dev;
S
Samuel Ortiz 已提交
1368

1369
	INIT_LIST_HEAD(&mcspi->ctx.cs);
S
Samuel Ortiz 已提交
1370 1371 1372 1373 1374 1375

	mcspi->dma_channels = kcalloc(master->num_chipselect,
			sizeof(struct omap2_mcspi_dma),
			GFP_KERNEL);

	if (mcspi->dma_channels == NULL)
1376
		goto free_master;
S
Samuel Ortiz 已提交
1377

1378
	for (i = 0; i < master->num_chipselect; i++) {
1379 1380
		char *dma_rx_ch_name = mcspi->dma_channels[i].dma_rx_ch_name;
		char *dma_tx_ch_name = mcspi->dma_channels[i].dma_tx_ch_name;
1381 1382
		struct resource *dma_res;

1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
		sprintf(dma_rx_ch_name, "rx%d", i);
		if (!pdev->dev.of_node) {
			dma_res =
				platform_get_resource_byname(pdev,
							     IORESOURCE_DMA,
							     dma_rx_ch_name);
			if (!dma_res) {
				dev_dbg(&pdev->dev,
					"cannot get DMA RX channel\n");
				status = -ENODEV;
				break;
			}
1395

1396 1397
			mcspi->dma_channels[i].dma_rx_sync_dev =
				dma_res->start;
1398
		}
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
		sprintf(dma_tx_ch_name, "tx%d", i);
		if (!pdev->dev.of_node) {
			dma_res =
				platform_get_resource_byname(pdev,
							     IORESOURCE_DMA,
							     dma_tx_ch_name);
			if (!dma_res) {
				dev_dbg(&pdev->dev,
					"cannot get DMA TX channel\n");
				status = -ENODEV;
				break;
			}
1411

1412 1413 1414
			mcspi->dma_channels[i].dma_tx_sync_dev =
				dma_res->start;
		}
S
Samuel Ortiz 已提交
1415 1416
	}

S
Shubhrajyoti D 已提交
1417 1418 1419
	if (status < 0)
		goto dma_chnl_free;

1420 1421
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
1422 1423
	pm_runtime_enable(&pdev->dev);

1424 1425
	status = omap2_mcspi_master_setup(mcspi);
	if (status < 0)
S
Shubhrajyoti D 已提交
1426
		goto disable_pm;
S
Samuel Ortiz 已提交
1427 1428 1429

	status = spi_register_master(master);
	if (status < 0)
1430
		goto disable_pm;
S
Samuel Ortiz 已提交
1431 1432 1433

	return status;

S
Shubhrajyoti D 已提交
1434
disable_pm:
1435
	pm_runtime_disable(&pdev->dev);
S
Shubhrajyoti D 已提交
1436
dma_chnl_free:
1437
	kfree(mcspi->dma_channels);
S
Shubhrajyoti D 已提交
1438
free_master:
1439
	spi_master_put(master);
S
Samuel Ortiz 已提交
1440 1441 1442
	return status;
}

1443
static int omap2_mcspi_remove(struct platform_device *pdev)
S
Samuel Ortiz 已提交
1444 1445 1446 1447 1448
{
	struct spi_master	*master;
	struct omap2_mcspi	*mcspi;
	struct omap2_mcspi_dma	*dma_channels;

1449
	master = platform_get_drvdata(pdev);
S
Samuel Ortiz 已提交
1450 1451 1452
	mcspi = spi_master_get_devdata(master);
	dma_channels = mcspi->dma_channels;

1453
	pm_runtime_put_sync(mcspi->dev);
1454
	pm_runtime_disable(&pdev->dev);
S
Samuel Ortiz 已提交
1455 1456 1457 1458 1459 1460 1461

	spi_unregister_master(master);
	kfree(dma_channels);

	return 0;
}

1462 1463 1464
/* work with hotplug and coldplug */
MODULE_ALIAS("platform:omap2_mcspi");

1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
#ifdef	CONFIG_SUSPEND
/*
 * When SPI wake up from off-mode, CS is in activate state. If it was in
 * unactive state when driver was suspend, then force it to unactive state at
 * wake up.
 */
static int omap2_mcspi_resume(struct device *dev)
{
	struct spi_master	*master = dev_get_drvdata(dev);
	struct omap2_mcspi	*mcspi = spi_master_get_devdata(master);
1475 1476
	struct omap2_mcspi_regs	*ctx = &mcspi->ctx;
	struct omap2_mcspi_cs	*cs;
1477

1478
	pm_runtime_get_sync(mcspi->dev);
1479
	list_for_each_entry(cs, &ctx->cs, node) {
1480 1481 1482 1483 1484
		if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE) == 0) {
			/*
			 * We need to toggle CS state for OMAP take this
			 * change in account.
			 */
1485
			cs->chconf0 |= OMAP2_MCSPI_CHCONF_FORCE;
1486
			__raw_writel(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
1487
			cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
1488 1489 1490
			__raw_writel(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
		}
	}
1491 1492
	pm_runtime_mark_last_busy(mcspi->dev);
	pm_runtime_put_autosuspend(mcspi->dev);
1493 1494 1495 1496 1497 1498 1499 1500
	return 0;
}
#else
#define	omap2_mcspi_resume	NULL
#endif

static const struct dev_pm_ops omap2_mcspi_pm_ops = {
	.resume = omap2_mcspi_resume,
1501
	.runtime_resume	= omap_mcspi_runtime_resume,
1502 1503
};

S
Samuel Ortiz 已提交
1504 1505 1506 1507
static struct platform_driver omap2_mcspi_driver = {
	.driver = {
		.name =		"omap2_mcspi",
		.owner =	THIS_MODULE,
1508 1509
		.pm =		&omap2_mcspi_pm_ops,
		.of_match_table = omap_mcspi_of_match,
S
Samuel Ortiz 已提交
1510
	},
1511
	.probe =	omap2_mcspi_probe,
1512
	.remove =	omap2_mcspi_remove,
S
Samuel Ortiz 已提交
1513 1514
};

1515
module_platform_driver(omap2_mcspi_driver);
S
Samuel Ortiz 已提交
1516
MODULE_LICENSE("GPL");