base.c 70.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2012 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */
24 25
#include "priv.h"
#include "acpi.h"
26

27
#include <core/notify.h>
28
#include <core/option.h>
29

30
#include <subdev/bios.h>
31
#include <subdev/therm.h>
32 33 34 35

static DEFINE_MUTEX(nv_devices_mutex);
static LIST_HEAD(nv_devices);

36 37
static struct nvkm_device *
nvkm_device_find_locked(u64 handle)
38
{
39
	struct nvkm_device *device;
40
	list_for_each_entry(device, &nv_devices, head) {
41 42
		if (device->handle == handle)
			return device;
43
	}
44 45 46 47 48 49 50 51 52
	return NULL;
}

struct nvkm_device *
nvkm_device_find(u64 handle)
{
	struct nvkm_device *device;
	mutex_lock(&nv_devices_mutex);
	device = nvkm_device_find_locked(handle);
53
	mutex_unlock(&nv_devices_mutex);
54
	return device;
55 56
}

57
int
58
nvkm_device_list(u64 *name, int size)
59
{
60
	struct nvkm_device *device;
61 62 63 64 65 66 67 68 69 70
	int nr = 0;
	mutex_lock(&nv_devices_mutex);
	list_for_each_entry(device, &nv_devices, head) {
		if (nr++ < size)
			name[nr - 1] = device->handle;
	}
	mutex_unlock(&nv_devices_mutex);
	return nr;
}

71 72 73
static const struct nvkm_device_chip
null_chipset = {
	.name = "NULL",
74
	.bios = nvkm_bios_new,
75 76 77 78 79
};

static const struct nvkm_device_chip
nv4_chipset = {
	.name = "NV04",
80
	.bios = nvkm_bios_new,
81
	.bus = nv04_bus_new,
82
	.clk = nv04_clk_new,
83
	.devinit = nv04_devinit_new,
84
	.fb = nv04_fb_new,
85
	.i2c = nv04_i2c_new,
86
	.imem = nv04_instmem_new,
87
	.mc = nv04_mc_new,
88
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
89
	.pci = nv04_pci_new,
90
	.timer = nv04_timer_new,
91
	.disp = nv04_disp_new,
92
	.dma = nv04_dma_new,
93
	.fifo = nv04_fifo_new,
94
	.gr = nv04_gr_new,
95
	.sw = nv04_sw_new,
96 97 98 99 100
};

static const struct nvkm_device_chip
nv5_chipset = {
	.name = "NV05",
101
	.bios = nvkm_bios_new,
102
	.bus = nv04_bus_new,
103
	.clk = nv04_clk_new,
104
	.devinit = nv05_devinit_new,
105
	.fb = nv04_fb_new,
106
	.i2c = nv04_i2c_new,
107
	.imem = nv04_instmem_new,
108
	.mc = nv04_mc_new,
109
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
110
	.pci = nv04_pci_new,
111
	.timer = nv04_timer_new,
112
	.disp = nv04_disp_new,
113
	.dma = nv04_dma_new,
114
	.fifo = nv04_fifo_new,
115
	.gr = nv04_gr_new,
116
	.sw = nv04_sw_new,
117 118 119 120 121
};

static const struct nvkm_device_chip
nv10_chipset = {
	.name = "NV10",
122
	.bios = nvkm_bios_new,
123
	.bus = nv04_bus_new,
124
	.clk = nv04_clk_new,
125
	.devinit = nv10_devinit_new,
126
	.fb = nv10_fb_new,
127
	.gpio = nv10_gpio_new,
128
	.i2c = nv04_i2c_new,
129
	.imem = nv04_instmem_new,
130
	.mc = nv04_mc_new,
131
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
132
	.pci = nv04_pci_new,
133
	.timer = nv04_timer_new,
134
	.disp = nv04_disp_new,
135
	.dma = nv04_dma_new,
136
	.gr = nv10_gr_new,
137 138 139 140 141
};

static const struct nvkm_device_chip
nv11_chipset = {
	.name = "NV11",
142
	.bios = nvkm_bios_new,
143
	.bus = nv04_bus_new,
144
	.clk = nv04_clk_new,
145
	.devinit = nv10_devinit_new,
146
	.fb = nv10_fb_new,
147
	.gpio = nv10_gpio_new,
148
	.i2c = nv04_i2c_new,
149
	.imem = nv04_instmem_new,
150
	.mc = nv11_mc_new,
151
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
152
	.pci = nv04_pci_new,
153
	.timer = nv04_timer_new,
154
	.disp = nv04_disp_new,
155
	.dma = nv04_dma_new,
156
	.fifo = nv10_fifo_new,
157
	.gr = nv15_gr_new,
158
	.sw = nv10_sw_new,
159 160 161 162 163
};

static const struct nvkm_device_chip
nv15_chipset = {
	.name = "NV15",
164
	.bios = nvkm_bios_new,
165
	.bus = nv04_bus_new,
166
	.clk = nv04_clk_new,
167
	.devinit = nv10_devinit_new,
168
	.fb = nv10_fb_new,
169
	.gpio = nv10_gpio_new,
170
	.i2c = nv04_i2c_new,
171
	.imem = nv04_instmem_new,
172
	.mc = nv04_mc_new,
173
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
174
	.pci = nv04_pci_new,
175
	.timer = nv04_timer_new,
176
	.disp = nv04_disp_new,
177
	.dma = nv04_dma_new,
178
	.fifo = nv10_fifo_new,
179
	.gr = nv15_gr_new,
180
	.sw = nv10_sw_new,
181 182 183 184 185
};

static const struct nvkm_device_chip
nv17_chipset = {
	.name = "NV17",
186
	.bios = nvkm_bios_new,
187
	.bus = nv04_bus_new,
188
	.clk = nv04_clk_new,
189
	.devinit = nv10_devinit_new,
190
	.fb = nv10_fb_new,
191
	.gpio = nv10_gpio_new,
192
	.i2c = nv04_i2c_new,
193
	.imem = nv04_instmem_new,
194
	.mc = nv17_mc_new,
195
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
196
	.pci = nv04_pci_new,
197
	.timer = nv04_timer_new,
198
	.disp = nv04_disp_new,
199
	.dma = nv04_dma_new,
200
	.fifo = nv17_fifo_new,
201
	.gr = nv17_gr_new,
202
	.sw = nv10_sw_new,
203 204 205 206 207
};

static const struct nvkm_device_chip
nv18_chipset = {
	.name = "NV18",
208
	.bios = nvkm_bios_new,
209
	.bus = nv04_bus_new,
210
	.clk = nv04_clk_new,
211
	.devinit = nv10_devinit_new,
212
	.fb = nv10_fb_new,
213
	.gpio = nv10_gpio_new,
214
	.i2c = nv04_i2c_new,
215
	.imem = nv04_instmem_new,
216
	.mc = nv17_mc_new,
217
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
218
	.pci = nv04_pci_new,
219
	.timer = nv04_timer_new,
220
	.disp = nv04_disp_new,
221
	.dma = nv04_dma_new,
222
	.fifo = nv17_fifo_new,
223
	.gr = nv17_gr_new,
224
	.sw = nv10_sw_new,
225 226 227 228 229
};

static const struct nvkm_device_chip
nv1a_chipset = {
	.name = "nForce",
230
	.bios = nvkm_bios_new,
231
	.bus = nv04_bus_new,
232
	.clk = nv04_clk_new,
233
	.devinit = nv1a_devinit_new,
234
	.fb = nv1a_fb_new,
235
	.gpio = nv10_gpio_new,
236
	.i2c = nv04_i2c_new,
237
	.imem = nv04_instmem_new,
238
	.mc = nv04_mc_new,
239
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
240
	.pci = nv04_pci_new,
241
	.timer = nv04_timer_new,
242
	.disp = nv04_disp_new,
243
	.dma = nv04_dma_new,
244
	.fifo = nv10_fifo_new,
245
	.gr = nv15_gr_new,
246
	.sw = nv10_sw_new,
247 248 249 250 251
};

static const struct nvkm_device_chip
nv1f_chipset = {
	.name = "nForce2",
252
	.bios = nvkm_bios_new,
253
	.bus = nv04_bus_new,
254
	.clk = nv04_clk_new,
255
	.devinit = nv1a_devinit_new,
256
	.fb = nv1a_fb_new,
257
	.gpio = nv10_gpio_new,
258
	.i2c = nv04_i2c_new,
259
	.imem = nv04_instmem_new,
260
	.mc = nv17_mc_new,
261
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
262
	.pci = nv04_pci_new,
263
	.timer = nv04_timer_new,
264
	.disp = nv04_disp_new,
265
	.dma = nv04_dma_new,
266
	.fifo = nv17_fifo_new,
267
	.gr = nv17_gr_new,
268
	.sw = nv10_sw_new,
269 270 271 272 273
};

static const struct nvkm_device_chip
nv20_chipset = {
	.name = "NV20",
274
	.bios = nvkm_bios_new,
275
	.bus = nv04_bus_new,
276
	.clk = nv04_clk_new,
277
	.devinit = nv20_devinit_new,
278
	.fb = nv20_fb_new,
279
	.gpio = nv10_gpio_new,
280
	.i2c = nv04_i2c_new,
281
	.imem = nv04_instmem_new,
282
	.mc = nv17_mc_new,
283
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
284
	.pci = nv04_pci_new,
285
	.timer = nv04_timer_new,
286
	.disp = nv04_disp_new,
287
	.dma = nv04_dma_new,
288
	.fifo = nv17_fifo_new,
289
	.gr = nv20_gr_new,
290
	.sw = nv10_sw_new,
291 292 293 294 295
};

static const struct nvkm_device_chip
nv25_chipset = {
	.name = "NV25",
296
	.bios = nvkm_bios_new,
297
	.bus = nv04_bus_new,
298
	.clk = nv04_clk_new,
299
	.devinit = nv20_devinit_new,
300
	.fb = nv25_fb_new,
301
	.gpio = nv10_gpio_new,
302
	.i2c = nv04_i2c_new,
303
	.imem = nv04_instmem_new,
304
	.mc = nv17_mc_new,
305
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
306
	.pci = nv04_pci_new,
307
	.timer = nv04_timer_new,
308
	.disp = nv04_disp_new,
309
	.dma = nv04_dma_new,
310
	.fifo = nv17_fifo_new,
311
	.gr = nv25_gr_new,
312
	.sw = nv10_sw_new,
313 314 315 316 317
};

static const struct nvkm_device_chip
nv28_chipset = {
	.name = "NV28",
318
	.bios = nvkm_bios_new,
319
	.bus = nv04_bus_new,
320
	.clk = nv04_clk_new,
321
	.devinit = nv20_devinit_new,
322
	.fb = nv25_fb_new,
323
	.gpio = nv10_gpio_new,
324
	.i2c = nv04_i2c_new,
325
	.imem = nv04_instmem_new,
326
	.mc = nv17_mc_new,
327
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
328
	.pci = nv04_pci_new,
329
	.timer = nv04_timer_new,
330
	.disp = nv04_disp_new,
331
	.dma = nv04_dma_new,
332
	.fifo = nv17_fifo_new,
333
	.gr = nv25_gr_new,
334
	.sw = nv10_sw_new,
335 336 337 338 339
};

static const struct nvkm_device_chip
nv2a_chipset = {
	.name = "NV2A",
340
	.bios = nvkm_bios_new,
341
	.bus = nv04_bus_new,
342
	.clk = nv04_clk_new,
343
	.devinit = nv20_devinit_new,
344
	.fb = nv25_fb_new,
345
	.gpio = nv10_gpio_new,
346
	.i2c = nv04_i2c_new,
347
	.imem = nv04_instmem_new,
348
	.mc = nv17_mc_new,
349
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
350
	.pci = nv04_pci_new,
351
	.timer = nv04_timer_new,
352
	.disp = nv04_disp_new,
353
	.dma = nv04_dma_new,
354
	.fifo = nv17_fifo_new,
355
	.gr = nv2a_gr_new,
356
	.sw = nv10_sw_new,
357 358 359 360 361
};

static const struct nvkm_device_chip
nv30_chipset = {
	.name = "NV30",
362
	.bios = nvkm_bios_new,
363
	.bus = nv04_bus_new,
364
	.clk = nv04_clk_new,
365
	.devinit = nv20_devinit_new,
366
	.fb = nv30_fb_new,
367
	.gpio = nv10_gpio_new,
368
	.i2c = nv04_i2c_new,
369
	.imem = nv04_instmem_new,
370
	.mc = nv17_mc_new,
371
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
372
	.pci = nv04_pci_new,
373
	.timer = nv04_timer_new,
374
	.disp = nv04_disp_new,
375
	.dma = nv04_dma_new,
376
	.fifo = nv17_fifo_new,
377
	.gr = nv30_gr_new,
378
	.sw = nv10_sw_new,
379 380 381 382 383
};

static const struct nvkm_device_chip
nv31_chipset = {
	.name = "NV31",
384
	.bios = nvkm_bios_new,
385
	.bus = nv31_bus_new,
386
	.clk = nv04_clk_new,
387
	.devinit = nv20_devinit_new,
388
	.fb = nv30_fb_new,
389
	.gpio = nv10_gpio_new,
390
	.i2c = nv04_i2c_new,
391
	.imem = nv04_instmem_new,
392
	.mc = nv17_mc_new,
393
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
394
	.pci = nv04_pci_new,
395
	.timer = nv04_timer_new,
396
	.disp = nv04_disp_new,
397
	.dma = nv04_dma_new,
398
	.fifo = nv17_fifo_new,
399
	.gr = nv30_gr_new,
400
	.mpeg = nv31_mpeg_new,
401
	.sw = nv10_sw_new,
402 403 404 405 406
};

static const struct nvkm_device_chip
nv34_chipset = {
	.name = "NV34",
407
	.bios = nvkm_bios_new,
408
	.bus = nv31_bus_new,
409
	.clk = nv04_clk_new,
410
	.devinit = nv10_devinit_new,
411
	.fb = nv10_fb_new,
412
	.gpio = nv10_gpio_new,
413
	.i2c = nv04_i2c_new,
414
	.imem = nv04_instmem_new,
415
	.mc = nv17_mc_new,
416
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
417
	.pci = nv04_pci_new,
418
	.timer = nv04_timer_new,
419
	.disp = nv04_disp_new,
420
	.dma = nv04_dma_new,
421
	.fifo = nv17_fifo_new,
422
	.gr = nv34_gr_new,
423
	.mpeg = nv31_mpeg_new,
424
	.sw = nv10_sw_new,
425 426 427 428 429
};

static const struct nvkm_device_chip
nv35_chipset = {
	.name = "NV35",
430
	.bios = nvkm_bios_new,
431
	.bus = nv04_bus_new,
432
	.clk = nv04_clk_new,
433
	.devinit = nv20_devinit_new,
434
	.fb = nv35_fb_new,
435
	.gpio = nv10_gpio_new,
436
	.i2c = nv04_i2c_new,
437
	.imem = nv04_instmem_new,
438
	.mc = nv17_mc_new,
439
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
440
	.pci = nv04_pci_new,
441
	.timer = nv04_timer_new,
442
	.disp = nv04_disp_new,
443
	.dma = nv04_dma_new,
444
	.fifo = nv17_fifo_new,
445
	.gr = nv35_gr_new,
446
	.sw = nv10_sw_new,
447 448 449 450 451
};

static const struct nvkm_device_chip
nv36_chipset = {
	.name = "NV36",
452
	.bios = nvkm_bios_new,
453
	.bus = nv31_bus_new,
454
	.clk = nv04_clk_new,
455
	.devinit = nv20_devinit_new,
456
	.fb = nv36_fb_new,
457
	.gpio = nv10_gpio_new,
458
	.i2c = nv04_i2c_new,
459
	.imem = nv04_instmem_new,
460
	.mc = nv17_mc_new,
461
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
462
	.pci = nv04_pci_new,
463
	.timer = nv04_timer_new,
464
	.disp = nv04_disp_new,
465
	.dma = nv04_dma_new,
466
	.fifo = nv17_fifo_new,
467
	.gr = nv35_gr_new,
468
	.mpeg = nv31_mpeg_new,
469
	.sw = nv10_sw_new,
470 471 472 473 474
};

static const struct nvkm_device_chip
nv40_chipset = {
	.name = "NV40",
475
	.bios = nvkm_bios_new,
476
	.bus = nv31_bus_new,
477
	.clk = nv40_clk_new,
478
	.devinit = nv1a_devinit_new,
479
	.fb = nv40_fb_new,
480
	.gpio = nv10_gpio_new,
481
	.i2c = nv04_i2c_new,
482
	.imem = nv40_instmem_new,
483
	.mc = nv17_mc_new,
484
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
485
	.pci = nv40_pci_new,
486
	.therm = nv40_therm_new,
487
	.timer = nv40_timer_new,
488
	.volt = nv40_volt_new,
489
	.disp = nv04_disp_new,
490
	.dma = nv04_dma_new,
491
	.fifo = nv40_fifo_new,
492
	.gr = nv40_gr_new,
493
	.mpeg = nv40_mpeg_new,
494
	.pm = nv40_pm_new,
495
	.sw = nv10_sw_new,
496 497 498 499 500
};

static const struct nvkm_device_chip
nv41_chipset = {
	.name = "NV41",
501
	.bios = nvkm_bios_new,
502
	.bus = nv31_bus_new,
503
	.clk = nv40_clk_new,
504
	.devinit = nv1a_devinit_new,
505
	.fb = nv41_fb_new,
506
	.gpio = nv10_gpio_new,
507
	.i2c = nv04_i2c_new,
508
	.imem = nv40_instmem_new,
509
	.mc = nv17_mc_new,
510
	.mmu = nv41_mmu_new,
B
Ben Skeggs 已提交
511
	.pci = nv40_pci_new,
512
	.therm = nv40_therm_new,
513
	.timer = nv41_timer_new,
514
	.volt = nv40_volt_new,
515
	.disp = nv04_disp_new,
516
	.dma = nv04_dma_new,
517
	.fifo = nv40_fifo_new,
518
	.gr = nv40_gr_new,
519
	.mpeg = nv40_mpeg_new,
520
	.pm = nv40_pm_new,
521
	.sw = nv10_sw_new,
522 523 524 525 526
};

static const struct nvkm_device_chip
nv42_chipset = {
	.name = "NV42",
527
	.bios = nvkm_bios_new,
528
	.bus = nv31_bus_new,
529
	.clk = nv40_clk_new,
530
	.devinit = nv1a_devinit_new,
531
	.fb = nv41_fb_new,
532
	.gpio = nv10_gpio_new,
533
	.i2c = nv04_i2c_new,
534
	.imem = nv40_instmem_new,
535
	.mc = nv17_mc_new,
536
	.mmu = nv41_mmu_new,
B
Ben Skeggs 已提交
537
	.pci = nv40_pci_new,
538
	.therm = nv40_therm_new,
539
	.timer = nv41_timer_new,
540
	.volt = nv40_volt_new,
541
	.disp = nv04_disp_new,
542
	.dma = nv04_dma_new,
543
	.fifo = nv40_fifo_new,
544
	.gr = nv40_gr_new,
545
	.mpeg = nv40_mpeg_new,
546
	.pm = nv40_pm_new,
547
	.sw = nv10_sw_new,
548 549 550 551 552
};

static const struct nvkm_device_chip
nv43_chipset = {
	.name = "NV43",
553
	.bios = nvkm_bios_new,
554
	.bus = nv31_bus_new,
555
	.clk = nv40_clk_new,
556
	.devinit = nv1a_devinit_new,
557
	.fb = nv41_fb_new,
558
	.gpio = nv10_gpio_new,
559
	.i2c = nv04_i2c_new,
560
	.imem = nv40_instmem_new,
561
	.mc = nv17_mc_new,
562
	.mmu = nv41_mmu_new,
B
Ben Skeggs 已提交
563
	.pci = nv40_pci_new,
564
	.therm = nv40_therm_new,
565
	.timer = nv41_timer_new,
566
	.volt = nv40_volt_new,
567
	.disp = nv04_disp_new,
568
	.dma = nv04_dma_new,
569
	.fifo = nv40_fifo_new,
570
	.gr = nv40_gr_new,
571
	.mpeg = nv40_mpeg_new,
572
	.pm = nv40_pm_new,
573
	.sw = nv10_sw_new,
574 575 576 577 578
};

static const struct nvkm_device_chip
nv44_chipset = {
	.name = "NV44",
579
	.bios = nvkm_bios_new,
580
	.bus = nv31_bus_new,
581
	.clk = nv40_clk_new,
582
	.devinit = nv1a_devinit_new,
583
	.fb = nv44_fb_new,
584
	.gpio = nv10_gpio_new,
585
	.i2c = nv04_i2c_new,
586
	.imem = nv40_instmem_new,
587
	.mc = nv44_mc_new,
588
	.mmu = nv44_mmu_new,
B
Ben Skeggs 已提交
589
	.pci = nv40_pci_new,
590
	.therm = nv40_therm_new,
591
	.timer = nv41_timer_new,
592
	.volt = nv40_volt_new,
593
	.disp = nv04_disp_new,
594
	.dma = nv04_dma_new,
595
	.fifo = nv40_fifo_new,
596
	.gr = nv44_gr_new,
597
	.mpeg = nv44_mpeg_new,
598
	.pm = nv40_pm_new,
599
	.sw = nv10_sw_new,
600 601 602 603 604
};

static const struct nvkm_device_chip
nv45_chipset = {
	.name = "NV45",
605
	.bios = nvkm_bios_new,
606
	.bus = nv31_bus_new,
607
	.clk = nv40_clk_new,
608
	.devinit = nv1a_devinit_new,
609
	.fb = nv40_fb_new,
610
	.gpio = nv10_gpio_new,
611
	.i2c = nv04_i2c_new,
612
	.imem = nv40_instmem_new,
613
	.mc = nv17_mc_new,
614
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
615
	.pci = nv40_pci_new,
616
	.therm = nv40_therm_new,
617
	.timer = nv41_timer_new,
618
	.volt = nv40_volt_new,
619
	.disp = nv04_disp_new,
620
	.dma = nv04_dma_new,
621
	.fifo = nv40_fifo_new,
622
	.gr = nv40_gr_new,
623
	.mpeg = nv44_mpeg_new,
624
	.pm = nv40_pm_new,
625
	.sw = nv10_sw_new,
626 627 628 629 630
};

static const struct nvkm_device_chip
nv46_chipset = {
	.name = "G72",
631
	.bios = nvkm_bios_new,
632
	.bus = nv31_bus_new,
633
	.clk = nv40_clk_new,
634
	.devinit = nv1a_devinit_new,
635
	.fb = nv46_fb_new,
636
	.gpio = nv10_gpio_new,
637
	.i2c = nv04_i2c_new,
638
	.imem = nv40_instmem_new,
639
	.mc = nv44_mc_new,
640
	.mmu = nv44_mmu_new,
641
	.pci = nv46_pci_new,
642
	.therm = nv40_therm_new,
643
	.timer = nv41_timer_new,
644
	.volt = nv40_volt_new,
645
	.disp = nv04_disp_new,
646
	.dma = nv04_dma_new,
647
	.fifo = nv40_fifo_new,
648
	.gr = nv44_gr_new,
649
	.mpeg = nv44_mpeg_new,
650
	.pm = nv40_pm_new,
651
	.sw = nv10_sw_new,
652 653 654 655 656
};

static const struct nvkm_device_chip
nv47_chipset = {
	.name = "G70",
657
	.bios = nvkm_bios_new,
658
	.bus = nv31_bus_new,
659
	.clk = nv40_clk_new,
660
	.devinit = nv1a_devinit_new,
661
	.fb = nv47_fb_new,
662
	.gpio = nv10_gpio_new,
663
	.i2c = nv04_i2c_new,
664
	.imem = nv40_instmem_new,
665
	.mc = nv17_mc_new,
666
	.mmu = nv41_mmu_new,
B
Ben Skeggs 已提交
667
	.pci = nv40_pci_new,
668
	.therm = nv40_therm_new,
669
	.timer = nv41_timer_new,
670
	.volt = nv40_volt_new,
671
	.disp = nv04_disp_new,
672
	.dma = nv04_dma_new,
673
	.fifo = nv40_fifo_new,
674
	.gr = nv40_gr_new,
675
	.mpeg = nv44_mpeg_new,
676
	.pm = nv40_pm_new,
677
	.sw = nv10_sw_new,
678 679 680 681 682
};

static const struct nvkm_device_chip
nv49_chipset = {
	.name = "G71",
683
	.bios = nvkm_bios_new,
684
	.bus = nv31_bus_new,
685
	.clk = nv40_clk_new,
686
	.devinit = nv1a_devinit_new,
687
	.fb = nv49_fb_new,
688
	.gpio = nv10_gpio_new,
689
	.i2c = nv04_i2c_new,
690
	.imem = nv40_instmem_new,
691
	.mc = nv17_mc_new,
692
	.mmu = nv41_mmu_new,
B
Ben Skeggs 已提交
693
	.pci = nv40_pci_new,
694
	.therm = nv40_therm_new,
695
	.timer = nv41_timer_new,
696
	.volt = nv40_volt_new,
697
	.disp = nv04_disp_new,
698
	.dma = nv04_dma_new,
699
	.fifo = nv40_fifo_new,
700
	.gr = nv40_gr_new,
701
	.mpeg = nv44_mpeg_new,
702
	.pm = nv40_pm_new,
703
	.sw = nv10_sw_new,
704 705 706 707 708
};

static const struct nvkm_device_chip
nv4a_chipset = {
	.name = "NV44A",
709
	.bios = nvkm_bios_new,
710
	.bus = nv31_bus_new,
711
	.clk = nv40_clk_new,
712
	.devinit = nv1a_devinit_new,
713
	.fb = nv44_fb_new,
714
	.gpio = nv10_gpio_new,
715
	.i2c = nv04_i2c_new,
716
	.imem = nv40_instmem_new,
717
	.mc = nv44_mc_new,
718
	.mmu = nv04_mmu_new,
B
Ben Skeggs 已提交
719
	.pci = nv40_pci_new,
720
	.therm = nv40_therm_new,
721
	.timer = nv41_timer_new,
722
	.volt = nv40_volt_new,
723
	.disp = nv04_disp_new,
724
	.dma = nv04_dma_new,
725
	.fifo = nv40_fifo_new,
726
	.gr = nv44_gr_new,
727
	.mpeg = nv44_mpeg_new,
728
	.pm = nv40_pm_new,
729
	.sw = nv10_sw_new,
730 731 732 733 734
};

static const struct nvkm_device_chip
nv4b_chipset = {
	.name = "G73",
735
	.bios = nvkm_bios_new,
736
	.bus = nv31_bus_new,
737
	.clk = nv40_clk_new,
738
	.devinit = nv1a_devinit_new,
739
	.fb = nv49_fb_new,
740
	.gpio = nv10_gpio_new,
741
	.i2c = nv04_i2c_new,
742
	.imem = nv40_instmem_new,
743
	.mc = nv17_mc_new,
744
	.mmu = nv41_mmu_new,
B
Ben Skeggs 已提交
745
	.pci = nv40_pci_new,
746
	.therm = nv40_therm_new,
747
	.timer = nv41_timer_new,
748
	.volt = nv40_volt_new,
749
	.disp = nv04_disp_new,
750
	.dma = nv04_dma_new,
751
	.fifo = nv40_fifo_new,
752
	.gr = nv40_gr_new,
753
	.mpeg = nv44_mpeg_new,
754
	.pm = nv40_pm_new,
755
	.sw = nv10_sw_new,
756 757 758 759 760
};

static const struct nvkm_device_chip
nv4c_chipset = {
	.name = "C61",
761
	.bios = nvkm_bios_new,
762
	.bus = nv31_bus_new,
763
	.clk = nv40_clk_new,
764
	.devinit = nv1a_devinit_new,
765
	.fb = nv46_fb_new,
766
	.gpio = nv10_gpio_new,
767
	.i2c = nv04_i2c_new,
768
	.imem = nv40_instmem_new,
769
	.mc = nv44_mc_new,
770
	.mmu = nv44_mmu_new,
B
Ben Skeggs 已提交
771
	.pci = nv4c_pci_new,
772
	.therm = nv40_therm_new,
773
	.timer = nv41_timer_new,
774
	.volt = nv40_volt_new,
775
	.disp = nv04_disp_new,
776
	.dma = nv04_dma_new,
777
	.fifo = nv40_fifo_new,
778
	.gr = nv44_gr_new,
779
	.mpeg = nv44_mpeg_new,
780
	.pm = nv40_pm_new,
781
	.sw = nv10_sw_new,
782 783 784 785 786
};

static const struct nvkm_device_chip
nv4e_chipset = {
	.name = "C51",
787
	.bios = nvkm_bios_new,
788
	.bus = nv31_bus_new,
789
	.clk = nv40_clk_new,
790
	.devinit = nv1a_devinit_new,
791
	.fb = nv4e_fb_new,
792
	.gpio = nv10_gpio_new,
793
	.i2c = nv4e_i2c_new,
794
	.imem = nv40_instmem_new,
795
	.mc = nv44_mc_new,
796
	.mmu = nv44_mmu_new,
B
Ben Skeggs 已提交
797
	.pci = nv4c_pci_new,
798
	.therm = nv40_therm_new,
799
	.timer = nv41_timer_new,
800
	.volt = nv40_volt_new,
801
	.disp = nv04_disp_new,
802
	.dma = nv04_dma_new,
803
	.fifo = nv40_fifo_new,
804
	.gr = nv44_gr_new,
805
	.mpeg = nv44_mpeg_new,
806
	.pm = nv40_pm_new,
807
	.sw = nv10_sw_new,
808 809 810 811 812
};

static const struct nvkm_device_chip
nv50_chipset = {
	.name = "G80",
813
	.bar = nv50_bar_new,
814
	.bios = nvkm_bios_new,
815
	.bus = nv50_bus_new,
816
	.clk = nv50_clk_new,
817
	.devinit = nv50_devinit_new,
818
	.fb = nv50_fb_new,
819
	.fuse = nv50_fuse_new,
820
	.gpio = nv50_gpio_new,
821
	.i2c = nv50_i2c_new,
822
	.imem = nv50_instmem_new,
823
	.mc = nv50_mc_new,
824
	.mmu = nv50_mmu_new,
825
	.mxm = nv50_mxm_new,
826
	.pci = nv46_pci_new,
827
	.therm = nv50_therm_new,
828
	.timer = nv41_timer_new,
829
	.volt = nv40_volt_new,
830
	.disp = nv50_disp_new,
831
	.dma = nv50_dma_new,
832
	.fifo = nv50_fifo_new,
833
	.gr = nv50_gr_new,
834
	.mpeg = nv50_mpeg_new,
835
	.pm = nv50_pm_new,
836
	.sw = nv50_sw_new,
837 838 839 840 841
};

static const struct nvkm_device_chip
nv63_chipset = {
	.name = "C73",
842
	.bios = nvkm_bios_new,
843
	.bus = nv31_bus_new,
844
	.clk = nv40_clk_new,
845
	.devinit = nv1a_devinit_new,
846
	.fb = nv46_fb_new,
847
	.gpio = nv10_gpio_new,
848
	.i2c = nv04_i2c_new,
849
	.imem = nv40_instmem_new,
850
	.mc = nv44_mc_new,
851
	.mmu = nv44_mmu_new,
B
Ben Skeggs 已提交
852
	.pci = nv4c_pci_new,
853
	.therm = nv40_therm_new,
854
	.timer = nv41_timer_new,
855
	.volt = nv40_volt_new,
856
	.disp = nv04_disp_new,
857
	.dma = nv04_dma_new,
858
	.fifo = nv40_fifo_new,
859
	.gr = nv44_gr_new,
860
	.mpeg = nv44_mpeg_new,
861
	.pm = nv40_pm_new,
862
	.sw = nv10_sw_new,
863 864 865 866 867
};

static const struct nvkm_device_chip
nv67_chipset = {
	.name = "C67",
868
	.bios = nvkm_bios_new,
869
	.bus = nv31_bus_new,
870
	.clk = nv40_clk_new,
871
	.devinit = nv1a_devinit_new,
872
	.fb = nv46_fb_new,
873
	.gpio = nv10_gpio_new,
874
	.i2c = nv04_i2c_new,
875
	.imem = nv40_instmem_new,
876
	.mc = nv44_mc_new,
877
	.mmu = nv44_mmu_new,
B
Ben Skeggs 已提交
878
	.pci = nv4c_pci_new,
879
	.therm = nv40_therm_new,
880
	.timer = nv41_timer_new,
881
	.volt = nv40_volt_new,
882
	.disp = nv04_disp_new,
883
	.dma = nv04_dma_new,
884
	.fifo = nv40_fifo_new,
885
	.gr = nv44_gr_new,
886
	.mpeg = nv44_mpeg_new,
887
	.pm = nv40_pm_new,
888
	.sw = nv10_sw_new,
889 890 891 892 893
};

static const struct nvkm_device_chip
nv68_chipset = {
	.name = "C68",
894
	.bios = nvkm_bios_new,
895
	.bus = nv31_bus_new,
896
	.clk = nv40_clk_new,
897
	.devinit = nv1a_devinit_new,
898
	.fb = nv46_fb_new,
899
	.gpio = nv10_gpio_new,
900
	.i2c = nv04_i2c_new,
901
	.imem = nv40_instmem_new,
902
	.mc = nv44_mc_new,
903
	.mmu = nv44_mmu_new,
B
Ben Skeggs 已提交
904
	.pci = nv4c_pci_new,
905
	.therm = nv40_therm_new,
906
	.timer = nv41_timer_new,
907
	.volt = nv40_volt_new,
908
	.disp = nv04_disp_new,
909
	.dma = nv04_dma_new,
910
	.fifo = nv40_fifo_new,
911
	.gr = nv44_gr_new,
912
	.mpeg = nv44_mpeg_new,
913
	.pm = nv40_pm_new,
914
	.sw = nv10_sw_new,
915 916 917 918 919
};

static const struct nvkm_device_chip
nv84_chipset = {
	.name = "G84",
920
	.bar = g84_bar_new,
921
	.bios = nvkm_bios_new,
922
	.bus = nv50_bus_new,
923
	.clk = g84_clk_new,
924
	.devinit = g84_devinit_new,
925
	.fb = g84_fb_new,
926
	.fuse = nv50_fuse_new,
927
	.gpio = nv50_gpio_new,
928
	.i2c = nv50_i2c_new,
929
	.imem = nv50_instmem_new,
930
	.mc = g84_mc_new,
B
Ben Skeggs 已提交
931
	.mmu = g84_mmu_new,
932
	.mxm = nv50_mxm_new,
933
	.pci = g84_pci_new,
934
	.therm = g84_therm_new,
935
	.timer = nv41_timer_new,
936
	.volt = nv40_volt_new,
937
	.bsp = g84_bsp_new,
938
	.cipher = g84_cipher_new,
939
	.disp = g84_disp_new,
940
	.dma = nv50_dma_new,
941
	.fifo = g84_fifo_new,
942
	.gr = g84_gr_new,
943
	.mpeg = g84_mpeg_new,
944
	.pm = g84_pm_new,
945
	.sw = nv50_sw_new,
946
	.vp = g84_vp_new,
947 948 949 950 951
};

static const struct nvkm_device_chip
nv86_chipset = {
	.name = "G86",
952
	.bar = g84_bar_new,
953
	.bios = nvkm_bios_new,
954
	.bus = nv50_bus_new,
955
	.clk = g84_clk_new,
956
	.devinit = g84_devinit_new,
957
	.fb = g84_fb_new,
958
	.fuse = nv50_fuse_new,
959
	.gpio = nv50_gpio_new,
960
	.i2c = nv50_i2c_new,
961
	.imem = nv50_instmem_new,
962
	.mc = g84_mc_new,
B
Ben Skeggs 已提交
963
	.mmu = g84_mmu_new,
964
	.mxm = nv50_mxm_new,
965
	.pci = g84_pci_new,
966
	.therm = g84_therm_new,
967
	.timer = nv41_timer_new,
968
	.volt = nv40_volt_new,
969
	.bsp = g84_bsp_new,
970
	.cipher = g84_cipher_new,
971
	.disp = g84_disp_new,
972
	.dma = nv50_dma_new,
973
	.fifo = g84_fifo_new,
974
	.gr = g84_gr_new,
975
	.mpeg = g84_mpeg_new,
976
	.pm = g84_pm_new,
977
	.sw = nv50_sw_new,
978
	.vp = g84_vp_new,
979 980 981 982 983
};

static const struct nvkm_device_chip
nv92_chipset = {
	.name = "G92",
984
	.bar = g84_bar_new,
985
	.bios = nvkm_bios_new,
986
	.bus = nv50_bus_new,
987
	.clk = g84_clk_new,
988
	.devinit = g84_devinit_new,
989
	.fb = g84_fb_new,
990
	.fuse = nv50_fuse_new,
991
	.gpio = nv50_gpio_new,
992
	.i2c = nv50_i2c_new,
993
	.imem = nv50_instmem_new,
994
	.mc = g84_mc_new,
B
Ben Skeggs 已提交
995
	.mmu = g84_mmu_new,
996
	.mxm = nv50_mxm_new,
997
	.pci = g92_pci_new,
998
	.therm = g84_therm_new,
999
	.timer = nv41_timer_new,
1000
	.volt = nv40_volt_new,
1001
	.bsp = g84_bsp_new,
1002
	.cipher = g84_cipher_new,
1003
	.disp = g84_disp_new,
1004
	.dma = nv50_dma_new,
1005
	.fifo = g84_fifo_new,
1006
	.gr = g84_gr_new,
1007
	.mpeg = g84_mpeg_new,
1008
	.pm = g84_pm_new,
1009
	.sw = nv50_sw_new,
1010
	.vp = g84_vp_new,
1011 1012 1013 1014 1015
};

static const struct nvkm_device_chip
nv94_chipset = {
	.name = "G94",
1016
	.bar = g84_bar_new,
1017
	.bios = nvkm_bios_new,
1018
	.bus = g94_bus_new,
1019
	.clk = g84_clk_new,
1020
	.devinit = g84_devinit_new,
1021
	.fb = g84_fb_new,
1022
	.fuse = nv50_fuse_new,
1023
	.gpio = g94_gpio_new,
1024
	.i2c = g94_i2c_new,
1025
	.imem = nv50_instmem_new,
1026
	.mc = g84_mc_new,
B
Ben Skeggs 已提交
1027
	.mmu = g84_mmu_new,
1028
	.mxm = nv50_mxm_new,
K
Karol Herbst 已提交
1029
	.pci = g94_pci_new,
1030
	.therm = g84_therm_new,
1031
	.timer = nv41_timer_new,
1032
	.volt = nv40_volt_new,
1033
	.bsp = g84_bsp_new,
1034
	.cipher = g84_cipher_new,
1035
	.disp = g94_disp_new,
1036
	.dma = nv50_dma_new,
1037
	.fifo = g84_fifo_new,
1038
	.gr = g84_gr_new,
1039
	.mpeg = g84_mpeg_new,
1040
	.pm = g84_pm_new,
1041
	.sw = nv50_sw_new,
1042
	.vp = g84_vp_new,
1043 1044 1045 1046 1047
};

static const struct nvkm_device_chip
nv96_chipset = {
	.name = "G96",
B
Ben Skeggs 已提交
1048
	.bar = g84_bar_new,
1049
	.bios = nvkm_bios_new,
B
Ben Skeggs 已提交
1050
	.bus = g94_bus_new,
1051
	.clk = g84_clk_new,
1052
	.devinit = g84_devinit_new,
1053
	.fb = g84_fb_new,
B
Ben Skeggs 已提交
1054 1055 1056
	.fuse = nv50_fuse_new,
	.gpio = g94_gpio_new,
	.i2c = g94_i2c_new,
1057
	.imem = nv50_instmem_new,
1058
	.mc = g84_mc_new,
B
Ben Skeggs 已提交
1059
	.mmu = g84_mmu_new,
B
Ben Skeggs 已提交
1060
	.mxm = nv50_mxm_new,
K
Karol Herbst 已提交
1061
	.pci = g94_pci_new,
B
Ben Skeggs 已提交
1062 1063
	.therm = g84_therm_new,
	.timer = nv41_timer_new,
1064
	.volt = nv40_volt_new,
B
Ben Skeggs 已提交
1065 1066 1067
	.bsp = g84_bsp_new,
	.cipher = g84_cipher_new,
	.disp = g94_disp_new,
1068
	.dma = nv50_dma_new,
1069
	.fifo = g84_fifo_new,
1070
	.gr = g84_gr_new,
1071
	.mpeg = g84_mpeg_new,
1072
	.pm = g84_pm_new,
B
Ben Skeggs 已提交
1073 1074
	.sw = nv50_sw_new,
	.vp = g84_vp_new,
1075 1076 1077 1078 1079
};

static const struct nvkm_device_chip
nv98_chipset = {
	.name = "G98",
B
Ben Skeggs 已提交
1080
	.bar = g84_bar_new,
1081
	.bios = nvkm_bios_new,
B
Ben Skeggs 已提交
1082
	.bus = g94_bus_new,
1083
	.clk = g84_clk_new,
1084
	.devinit = g98_devinit_new,
1085
	.fb = g84_fb_new,
B
Ben Skeggs 已提交
1086 1087 1088
	.fuse = nv50_fuse_new,
	.gpio = g94_gpio_new,
	.i2c = g94_i2c_new,
1089
	.imem = nv50_instmem_new,
B
Ben Skeggs 已提交
1090
	.mc = g98_mc_new,
B
Ben Skeggs 已提交
1091
	.mmu = g84_mmu_new,
B
Ben Skeggs 已提交
1092
	.mxm = nv50_mxm_new,
K
Karol Herbst 已提交
1093
	.pci = g94_pci_new,
B
Ben Skeggs 已提交
1094 1095
	.therm = g84_therm_new,
	.timer = nv41_timer_new,
1096
	.volt = nv40_volt_new,
B
Ben Skeggs 已提交
1097
	.disp = g94_disp_new,
1098
	.dma = nv50_dma_new,
1099
	.fifo = g84_fifo_new,
1100
	.gr = g84_gr_new,
1101 1102
	.mspdec = g98_mspdec_new,
	.msppp = g98_msppp_new,
B
Ben Skeggs 已提交
1103
	.msvld = g98_msvld_new,
1104
	.pm = g84_pm_new,
B
Ben Skeggs 已提交
1105 1106
	.sec = g98_sec_new,
	.sw = nv50_sw_new,
1107 1108 1109 1110 1111
};

static const struct nvkm_device_chip
nva0_chipset = {
	.name = "GT200",
1112
	.bar = g84_bar_new,
1113
	.bios = nvkm_bios_new,
1114
	.bus = g94_bus_new,
1115
	.clk = g84_clk_new,
1116
	.devinit = g84_devinit_new,
1117
	.fb = g84_fb_new,
1118
	.fuse = nv50_fuse_new,
1119
	.gpio = g94_gpio_new,
1120
	.i2c = nv50_i2c_new,
1121
	.imem = nv50_instmem_new,
1122
	.mc = g84_mc_new,
B
Ben Skeggs 已提交
1123
	.mmu = g84_mmu_new,
1124
	.mxm = nv50_mxm_new,
K
Karol Herbst 已提交
1125
	.pci = g94_pci_new,
1126
	.therm = g84_therm_new,
1127
	.timer = nv41_timer_new,
1128
	.volt = nv40_volt_new,
1129
	.bsp = g84_bsp_new,
1130
	.cipher = g84_cipher_new,
1131
	.disp = gt200_disp_new,
1132
	.dma = nv50_dma_new,
1133
	.fifo = g84_fifo_new,
1134
	.gr = gt200_gr_new,
1135
	.mpeg = g84_mpeg_new,
1136
	.pm = gt200_pm_new,
1137
	.sw = nv50_sw_new,
1138
	.vp = g84_vp_new,
1139 1140 1141 1142 1143
};

static const struct nvkm_device_chip
nva3_chipset = {
	.name = "GT215",
1144
	.bar = g84_bar_new,
1145
	.bios = nvkm_bios_new,
1146
	.bus = g94_bus_new,
1147
	.clk = gt215_clk_new,
1148
	.devinit = gt215_devinit_new,
1149
	.fb = gt215_fb_new,
1150
	.fuse = nv50_fuse_new,
1151
	.gpio = g94_gpio_new,
1152
	.i2c = g94_i2c_new,
1153
	.imem = nv50_instmem_new,
1154
	.mc = gt215_mc_new,
B
Ben Skeggs 已提交
1155
	.mmu = g84_mmu_new,
1156
	.mxm = nv50_mxm_new,
K
Karol Herbst 已提交
1157
	.pci = g94_pci_new,
1158
	.pmu = gt215_pmu_new,
1159
	.therm = gt215_therm_new,
1160
	.timer = nv41_timer_new,
1161
	.volt = nv40_volt_new,
1162
	.ce[0] = gt215_ce_new,
1163
	.disp = gt215_disp_new,
1164
	.dma = nv50_dma_new,
1165
	.fifo = g84_fifo_new,
1166
	.gr = gt215_gr_new,
1167
	.mpeg = g84_mpeg_new,
1168 1169 1170
	.mspdec = gt215_mspdec_new,
	.msppp = gt215_msppp_new,
	.msvld = gt215_msvld_new,
1171
	.pm = gt215_pm_new,
1172
	.sw = nv50_sw_new,
1173 1174 1175 1176 1177
};

static const struct nvkm_device_chip
nva5_chipset = {
	.name = "GT216",
1178
	.bar = g84_bar_new,
1179
	.bios = nvkm_bios_new,
1180
	.bus = g94_bus_new,
1181
	.clk = gt215_clk_new,
1182
	.devinit = gt215_devinit_new,
1183
	.fb = gt215_fb_new,
1184
	.fuse = nv50_fuse_new,
1185
	.gpio = g94_gpio_new,
1186
	.i2c = g94_i2c_new,
1187
	.imem = nv50_instmem_new,
1188
	.mc = gt215_mc_new,
B
Ben Skeggs 已提交
1189
	.mmu = g84_mmu_new,
1190
	.mxm = nv50_mxm_new,
K
Karol Herbst 已提交
1191
	.pci = g94_pci_new,
1192
	.pmu = gt215_pmu_new,
1193
	.therm = gt215_therm_new,
1194
	.timer = nv41_timer_new,
1195
	.volt = nv40_volt_new,
1196
	.ce[0] = gt215_ce_new,
1197
	.disp = gt215_disp_new,
1198
	.dma = nv50_dma_new,
1199
	.fifo = g84_fifo_new,
1200
	.gr = gt215_gr_new,
1201 1202 1203
	.mspdec = gt215_mspdec_new,
	.msppp = gt215_msppp_new,
	.msvld = gt215_msvld_new,
1204
	.pm = gt215_pm_new,
1205
	.sw = nv50_sw_new,
1206 1207 1208 1209 1210
};

static const struct nvkm_device_chip
nva8_chipset = {
	.name = "GT218",
1211
	.bar = g84_bar_new,
1212
	.bios = nvkm_bios_new,
1213
	.bus = g94_bus_new,
1214
	.clk = gt215_clk_new,
1215
	.devinit = gt215_devinit_new,
1216
	.fb = gt215_fb_new,
1217
	.fuse = nv50_fuse_new,
1218
	.gpio = g94_gpio_new,
1219
	.i2c = g94_i2c_new,
1220
	.imem = nv50_instmem_new,
1221
	.mc = gt215_mc_new,
B
Ben Skeggs 已提交
1222
	.mmu = g84_mmu_new,
1223
	.mxm = nv50_mxm_new,
K
Karol Herbst 已提交
1224
	.pci = g94_pci_new,
1225
	.pmu = gt215_pmu_new,
1226
	.therm = gt215_therm_new,
1227
	.timer = nv41_timer_new,
1228
	.volt = nv40_volt_new,
1229
	.ce[0] = gt215_ce_new,
1230
	.disp = gt215_disp_new,
1231
	.dma = nv50_dma_new,
1232
	.fifo = g84_fifo_new,
1233
	.gr = gt215_gr_new,
1234 1235 1236
	.mspdec = gt215_mspdec_new,
	.msppp = gt215_msppp_new,
	.msvld = gt215_msvld_new,
1237
	.pm = gt215_pm_new,
1238
	.sw = nv50_sw_new,
1239 1240 1241 1242 1243
};

static const struct nvkm_device_chip
nvaa_chipset = {
	.name = "MCP77/MCP78",
1244
	.bar = g84_bar_new,
1245
	.bios = nvkm_bios_new,
1246
	.bus = g94_bus_new,
1247
	.clk = mcp77_clk_new,
1248
	.devinit = g98_devinit_new,
1249
	.fb = mcp77_fb_new,
1250
	.fuse = nv50_fuse_new,
1251
	.gpio = g94_gpio_new,
1252
	.i2c = g94_i2c_new,
1253
	.imem = nv50_instmem_new,
1254
	.mc = g98_mc_new,
1255
	.mmu = mcp77_mmu_new,
1256
	.mxm = nv50_mxm_new,
K
Karol Herbst 已提交
1257
	.pci = g94_pci_new,
1258
	.therm = g84_therm_new,
1259
	.timer = nv41_timer_new,
1260
	.volt = nv40_volt_new,
1261
	.disp = mcp77_disp_new,
1262
	.dma = nv50_dma_new,
1263
	.fifo = g84_fifo_new,
1264
	.gr = gt200_gr_new,
1265 1266 1267
	.mspdec = g98_mspdec_new,
	.msppp = g98_msppp_new,
	.msvld = g98_msvld_new,
1268
	.pm = g84_pm_new,
1269
	.sec = g98_sec_new,
1270
	.sw = nv50_sw_new,
1271 1272 1273 1274 1275
};

static const struct nvkm_device_chip
nvac_chipset = {
	.name = "MCP79/MCP7A",
1276
	.bar = g84_bar_new,
1277
	.bios = nvkm_bios_new,
1278
	.bus = g94_bus_new,
1279
	.clk = mcp77_clk_new,
1280
	.devinit = g98_devinit_new,
1281
	.fb = mcp77_fb_new,
1282
	.fuse = nv50_fuse_new,
1283
	.gpio = g94_gpio_new,
1284
	.i2c = g94_i2c_new,
1285
	.imem = nv50_instmem_new,
1286
	.mc = g98_mc_new,
1287
	.mmu = mcp77_mmu_new,
1288
	.mxm = nv50_mxm_new,
K
Karol Herbst 已提交
1289
	.pci = g94_pci_new,
1290
	.therm = g84_therm_new,
1291
	.timer = nv41_timer_new,
1292
	.volt = nv40_volt_new,
1293
	.disp = mcp77_disp_new,
1294
	.dma = nv50_dma_new,
1295
	.fifo = g84_fifo_new,
1296
	.gr = mcp79_gr_new,
1297 1298 1299
	.mspdec = g98_mspdec_new,
	.msppp = g98_msppp_new,
	.msvld = g98_msvld_new,
1300
	.pm = g84_pm_new,
1301
	.sec = g98_sec_new,
1302
	.sw = nv50_sw_new,
1303 1304 1305 1306 1307
};

static const struct nvkm_device_chip
nvaf_chipset = {
	.name = "MCP89",
1308
	.bar = g84_bar_new,
1309
	.bios = nvkm_bios_new,
1310
	.bus = g94_bus_new,
1311
	.clk = gt215_clk_new,
1312
	.devinit = mcp89_devinit_new,
1313
	.fb = mcp89_fb_new,
1314
	.fuse = nv50_fuse_new,
1315
	.gpio = g94_gpio_new,
1316
	.i2c = g94_i2c_new,
1317
	.imem = nv50_instmem_new,
1318
	.mc = gt215_mc_new,
B
Ben Skeggs 已提交
1319
	.mmu = g84_mmu_new,
1320
	.mxm = nv50_mxm_new,
K
Karol Herbst 已提交
1321
	.pci = g94_pci_new,
1322
	.pmu = gt215_pmu_new,
1323
	.therm = gt215_therm_new,
1324
	.timer = nv41_timer_new,
1325
	.volt = nv40_volt_new,
1326
	.ce[0] = gt215_ce_new,
1327
	.disp = mcp89_disp_new,
1328
	.dma = nv50_dma_new,
1329
	.fifo = g84_fifo_new,
1330
	.gr = mcp89_gr_new,
1331 1332 1333
	.mspdec = gt215_mspdec_new,
	.msppp = gt215_msppp_new,
	.msvld = mcp89_msvld_new,
1334
	.pm = gt215_pm_new,
1335
	.sw = nv50_sw_new,
1336 1337 1338 1339 1340
};

static const struct nvkm_device_chip
nvc0_chipset = {
	.name = "GF100",
1341
	.bar = gf100_bar_new,
1342
	.bios = nvkm_bios_new,
1343
	.bus = gf100_bus_new,
1344
	.clk = gf100_clk_new,
1345
	.devinit = gf100_devinit_new,
1346
	.fb = gf100_fb_new,
1347
	.fuse = gf100_fuse_new,
1348
	.gpio = g94_gpio_new,
1349
	.i2c = g94_i2c_new,
1350
	.ibus = gf100_ibus_new,
1351
	.iccsense = gf100_iccsense_new,
1352
	.imem = nv50_instmem_new,
1353
	.ltc = gf100_ltc_new,
1354
	.mc = gf100_mc_new,
1355
	.mmu = gf100_mmu_new,
1356
	.mxm = nv50_mxm_new,
B
Ben Skeggs 已提交
1357
	.pci = gf100_pci_new,
1358
	.pmu = gf100_pmu_new,
1359
	.therm = gt215_therm_new,
1360
	.timer = nv41_timer_new,
1361
	.volt = gf100_volt_new,
1362 1363
	.ce[0] = gf100_ce_new,
	.ce[1] = gf100_ce_new,
1364
	.disp = gt215_disp_new,
1365
	.dma = gf100_dma_new,
1366
	.fifo = gf100_fifo_new,
1367
	.gr = gf100_gr_new,
1368 1369 1370
	.mspdec = gf100_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gf100_msvld_new,
1371
	.pm = gf100_pm_new,
1372
	.sw = gf100_sw_new,
1373 1374 1375 1376 1377
};

static const struct nvkm_device_chip
nvc1_chipset = {
	.name = "GF108",
1378
	.bar = gf100_bar_new,
1379
	.bios = nvkm_bios_new,
1380
	.bus = gf100_bus_new,
1381
	.clk = gf100_clk_new,
1382
	.devinit = gf100_devinit_new,
1383
	.fb = gf108_fb_new,
1384
	.fuse = gf100_fuse_new,
1385
	.gpio = g94_gpio_new,
1386
	.i2c = g94_i2c_new,
1387
	.ibus = gf100_ibus_new,
1388
	.iccsense = gf100_iccsense_new,
1389
	.imem = nv50_instmem_new,
1390
	.ltc = gf100_ltc_new,
1391
	.mc = gf100_mc_new,
1392
	.mmu = gf100_mmu_new,
1393
	.mxm = nv50_mxm_new,
1394
	.pci = gf106_pci_new,
1395
	.pmu = gf100_pmu_new,
1396
	.therm = gt215_therm_new,
1397
	.timer = nv41_timer_new,
1398
	.volt = gf100_volt_new,
1399
	.ce[0] = gf100_ce_new,
1400
	.disp = gt215_disp_new,
1401
	.dma = gf100_dma_new,
1402
	.fifo = gf100_fifo_new,
1403
	.gr = gf108_gr_new,
1404 1405 1406
	.mspdec = gf100_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gf100_msvld_new,
1407
	.pm = gf108_pm_new,
1408
	.sw = gf100_sw_new,
1409 1410 1411 1412 1413
};

static const struct nvkm_device_chip
nvc3_chipset = {
	.name = "GF106",
1414
	.bar = gf100_bar_new,
1415
	.bios = nvkm_bios_new,
1416
	.bus = gf100_bus_new,
1417
	.clk = gf100_clk_new,
1418
	.devinit = gf100_devinit_new,
1419
	.fb = gf100_fb_new,
1420
	.fuse = gf100_fuse_new,
1421
	.gpio = g94_gpio_new,
1422
	.i2c = g94_i2c_new,
1423
	.ibus = gf100_ibus_new,
1424
	.iccsense = gf100_iccsense_new,
1425
	.imem = nv50_instmem_new,
1426
	.ltc = gf100_ltc_new,
1427
	.mc = gf100_mc_new,
1428
	.mmu = gf100_mmu_new,
1429
	.mxm = nv50_mxm_new,
1430
	.pci = gf106_pci_new,
1431
	.pmu = gf100_pmu_new,
1432
	.therm = gt215_therm_new,
1433
	.timer = nv41_timer_new,
1434
	.volt = gf100_volt_new,
1435
	.ce[0] = gf100_ce_new,
1436
	.disp = gt215_disp_new,
1437
	.dma = gf100_dma_new,
1438
	.fifo = gf100_fifo_new,
1439
	.gr = gf104_gr_new,
1440 1441 1442
	.mspdec = gf100_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gf100_msvld_new,
1443
	.pm = gf100_pm_new,
1444
	.sw = gf100_sw_new,
1445 1446 1447 1448 1449
};

static const struct nvkm_device_chip
nvc4_chipset = {
	.name = "GF104",
1450
	.bar = gf100_bar_new,
1451
	.bios = nvkm_bios_new,
1452
	.bus = gf100_bus_new,
1453
	.clk = gf100_clk_new,
1454
	.devinit = gf100_devinit_new,
1455
	.fb = gf100_fb_new,
1456
	.fuse = gf100_fuse_new,
1457
	.gpio = g94_gpio_new,
1458
	.i2c = g94_i2c_new,
1459
	.ibus = gf100_ibus_new,
1460
	.iccsense = gf100_iccsense_new,
1461
	.imem = nv50_instmem_new,
1462
	.ltc = gf100_ltc_new,
1463
	.mc = gf100_mc_new,
1464
	.mmu = gf100_mmu_new,
1465
	.mxm = nv50_mxm_new,
B
Ben Skeggs 已提交
1466
	.pci = gf100_pci_new,
1467
	.pmu = gf100_pmu_new,
1468
	.therm = gt215_therm_new,
1469
	.timer = nv41_timer_new,
1470
	.volt = gf100_volt_new,
1471 1472
	.ce[0] = gf100_ce_new,
	.ce[1] = gf100_ce_new,
1473
	.disp = gt215_disp_new,
1474
	.dma = gf100_dma_new,
1475
	.fifo = gf100_fifo_new,
1476
	.gr = gf104_gr_new,
1477 1478 1479
	.mspdec = gf100_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gf100_msvld_new,
1480
	.pm = gf100_pm_new,
1481
	.sw = gf100_sw_new,
1482 1483 1484 1485 1486
};

static const struct nvkm_device_chip
nvc8_chipset = {
	.name = "GF110",
1487
	.bar = gf100_bar_new,
1488
	.bios = nvkm_bios_new,
1489
	.bus = gf100_bus_new,
1490
	.clk = gf100_clk_new,
1491
	.devinit = gf100_devinit_new,
1492
	.fb = gf100_fb_new,
1493
	.fuse = gf100_fuse_new,
1494
	.gpio = g94_gpio_new,
1495
	.i2c = g94_i2c_new,
1496
	.ibus = gf100_ibus_new,
1497
	.iccsense = gf100_iccsense_new,
1498
	.imem = nv50_instmem_new,
1499
	.ltc = gf100_ltc_new,
1500
	.mc = gf100_mc_new,
1501
	.mmu = gf100_mmu_new,
1502
	.mxm = nv50_mxm_new,
B
Ben Skeggs 已提交
1503
	.pci = gf100_pci_new,
1504
	.pmu = gf100_pmu_new,
1505
	.therm = gt215_therm_new,
1506
	.timer = nv41_timer_new,
1507
	.volt = gf100_volt_new,
1508 1509
	.ce[0] = gf100_ce_new,
	.ce[1] = gf100_ce_new,
1510
	.disp = gt215_disp_new,
1511
	.dma = gf100_dma_new,
1512
	.fifo = gf100_fifo_new,
1513
	.gr = gf110_gr_new,
1514 1515 1516
	.mspdec = gf100_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gf100_msvld_new,
1517
	.pm = gf100_pm_new,
1518
	.sw = gf100_sw_new,
1519 1520 1521 1522 1523
};

static const struct nvkm_device_chip
nvce_chipset = {
	.name = "GF114",
1524
	.bar = gf100_bar_new,
1525
	.bios = nvkm_bios_new,
1526
	.bus = gf100_bus_new,
1527
	.clk = gf100_clk_new,
1528
	.devinit = gf100_devinit_new,
1529
	.fb = gf100_fb_new,
1530
	.fuse = gf100_fuse_new,
1531
	.gpio = g94_gpio_new,
1532
	.i2c = g94_i2c_new,
1533
	.ibus = gf100_ibus_new,
1534
	.iccsense = gf100_iccsense_new,
1535
	.imem = nv50_instmem_new,
1536
	.ltc = gf100_ltc_new,
1537
	.mc = gf100_mc_new,
1538
	.mmu = gf100_mmu_new,
1539
	.mxm = nv50_mxm_new,
B
Ben Skeggs 已提交
1540
	.pci = gf100_pci_new,
1541
	.pmu = gf100_pmu_new,
1542
	.therm = gt215_therm_new,
1543
	.timer = nv41_timer_new,
1544
	.volt = gf100_volt_new,
1545 1546
	.ce[0] = gf100_ce_new,
	.ce[1] = gf100_ce_new,
1547
	.disp = gt215_disp_new,
1548
	.dma = gf100_dma_new,
1549
	.fifo = gf100_fifo_new,
1550
	.gr = gf104_gr_new,
1551 1552 1553
	.mspdec = gf100_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gf100_msvld_new,
1554
	.pm = gf100_pm_new,
1555
	.sw = gf100_sw_new,
1556 1557 1558 1559 1560
};

static const struct nvkm_device_chip
nvcf_chipset = {
	.name = "GF116",
1561
	.bar = gf100_bar_new,
1562
	.bios = nvkm_bios_new,
1563
	.bus = gf100_bus_new,
1564
	.clk = gf100_clk_new,
1565
	.devinit = gf100_devinit_new,
1566
	.fb = gf100_fb_new,
1567
	.fuse = gf100_fuse_new,
1568
	.gpio = g94_gpio_new,
1569
	.i2c = g94_i2c_new,
1570
	.ibus = gf100_ibus_new,
1571
	.iccsense = gf100_iccsense_new,
1572
	.imem = nv50_instmem_new,
1573
	.ltc = gf100_ltc_new,
1574
	.mc = gf100_mc_new,
1575
	.mmu = gf100_mmu_new,
1576
	.mxm = nv50_mxm_new,
1577
	.pci = gf106_pci_new,
1578
	.pmu = gf100_pmu_new,
1579
	.therm = gt215_therm_new,
1580
	.timer = nv41_timer_new,
1581
	.volt = gf100_volt_new,
1582
	.ce[0] = gf100_ce_new,
1583
	.disp = gt215_disp_new,
1584
	.dma = gf100_dma_new,
1585
	.fifo = gf100_fifo_new,
1586
	.gr = gf104_gr_new,
1587 1588 1589
	.mspdec = gf100_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gf100_msvld_new,
1590
	.pm = gf100_pm_new,
1591
	.sw = gf100_sw_new,
1592 1593 1594 1595 1596
};

static const struct nvkm_device_chip
nvd7_chipset = {
	.name = "GF117",
1597
	.bar = gf100_bar_new,
1598
	.bios = nvkm_bios_new,
1599
	.bus = gf100_bus_new,
1600
	.clk = gf100_clk_new,
1601
	.devinit = gf100_devinit_new,
1602
	.fb = gf100_fb_new,
1603
	.fuse = gf100_fuse_new,
1604
	.gpio = gf119_gpio_new,
1605
	.i2c = gf117_i2c_new,
1606
	.ibus = gf117_ibus_new,
1607
	.iccsense = gf100_iccsense_new,
1608
	.imem = nv50_instmem_new,
1609
	.ltc = gf100_ltc_new,
1610
	.mc = gf100_mc_new,
1611
	.mmu = gf100_mmu_new,
1612
	.mxm = nv50_mxm_new,
1613
	.pci = gf106_pci_new,
1614
	.therm = gf119_therm_new,
1615
	.timer = nv41_timer_new,
1616
	.volt = gf100_volt_new,
1617
	.ce[0] = gf100_ce_new,
1618
	.disp = gf119_disp_new,
1619
	.dma = gf119_dma_new,
1620
	.fifo = gf100_fifo_new,
1621
	.gr = gf117_gr_new,
1622 1623 1624
	.mspdec = gf100_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gf100_msvld_new,
1625
	.pm = gf117_pm_new,
1626
	.sw = gf100_sw_new,
1627 1628 1629 1630 1631
};

static const struct nvkm_device_chip
nvd9_chipset = {
	.name = "GF119",
1632
	.bar = gf100_bar_new,
1633
	.bios = nvkm_bios_new,
1634
	.bus = gf100_bus_new,
1635
	.clk = gf100_clk_new,
1636
	.devinit = gf100_devinit_new,
1637
	.fb = gf100_fb_new,
1638
	.fuse = gf100_fuse_new,
1639
	.gpio = gf119_gpio_new,
1640
	.i2c = gf119_i2c_new,
1641
	.ibus = gf117_ibus_new,
1642
	.iccsense = gf100_iccsense_new,
1643
	.imem = nv50_instmem_new,
1644
	.ltc = gf100_ltc_new,
1645
	.mc = gf100_mc_new,
1646
	.mmu = gf100_mmu_new,
1647
	.mxm = nv50_mxm_new,
1648
	.pci = gf106_pci_new,
1649
	.pmu = gf119_pmu_new,
1650
	.therm = gf119_therm_new,
1651
	.timer = nv41_timer_new,
1652
	.volt = gf100_volt_new,
1653
	.ce[0] = gf100_ce_new,
1654
	.disp = gf119_disp_new,
1655
	.dma = gf119_dma_new,
1656
	.fifo = gf100_fifo_new,
1657
	.gr = gf119_gr_new,
1658 1659 1660
	.mspdec = gf100_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gf100_msvld_new,
1661
	.pm = gf117_pm_new,
1662
	.sw = gf100_sw_new,
1663 1664 1665 1666 1667
};

static const struct nvkm_device_chip
nve4_chipset = {
	.name = "GK104",
1668
	.bar = gf100_bar_new,
1669
	.bios = nvkm_bios_new,
1670
	.bus = gf100_bus_new,
1671
	.clk = gk104_clk_new,
1672
	.devinit = gf100_devinit_new,
1673
	.fb = gk104_fb_new,
1674
	.fuse = gf100_fuse_new,
1675
	.gpio = gk104_gpio_new,
1676
	.i2c = gk104_i2c_new,
1677
	.ibus = gk104_ibus_new,
1678
	.iccsense = gf100_iccsense_new,
1679
	.imem = nv50_instmem_new,
1680
	.ltc = gk104_ltc_new,
1681
	.mc = gk104_mc_new,
1682
	.mmu = gk104_mmu_new,
1683
	.mxm = nv50_mxm_new,
1684
	.pci = gk104_pci_new,
1685
	.pmu = gk104_pmu_new,
1686
	.therm = gk104_therm_new,
1687
	.timer = nv41_timer_new,
1688
	.top = gk104_top_new,
1689
	.volt = gk104_volt_new,
1690 1691 1692
	.ce[0] = gk104_ce_new,
	.ce[1] = gk104_ce_new,
	.ce[2] = gk104_ce_new,
1693
	.disp = gk104_disp_new,
1694
	.dma = gf119_dma_new,
1695
	.fifo = gk104_fifo_new,
1696
	.gr = gk104_gr_new,
1697 1698 1699
	.mspdec = gk104_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gk104_msvld_new,
1700
	.pm = gk104_pm_new,
1701
	.sw = gf100_sw_new,
1702 1703 1704 1705 1706
};

static const struct nvkm_device_chip
nve6_chipset = {
	.name = "GK106",
1707
	.bar = gf100_bar_new,
1708
	.bios = nvkm_bios_new,
1709
	.bus = gf100_bus_new,
1710
	.clk = gk104_clk_new,
1711
	.devinit = gf100_devinit_new,
1712
	.fb = gk104_fb_new,
1713
	.fuse = gf100_fuse_new,
1714
	.gpio = gk104_gpio_new,
1715
	.i2c = gk104_i2c_new,
1716
	.ibus = gk104_ibus_new,
1717
	.iccsense = gf100_iccsense_new,
1718
	.imem = nv50_instmem_new,
1719
	.ltc = gk104_ltc_new,
1720
	.mc = gk104_mc_new,
1721
	.mmu = gk104_mmu_new,
1722
	.mxm = nv50_mxm_new,
1723
	.pci = gk104_pci_new,
1724
	.pmu = gk104_pmu_new,
1725
	.therm = gk104_therm_new,
1726
	.timer = nv41_timer_new,
1727
	.top = gk104_top_new,
1728
	.volt = gk104_volt_new,
1729 1730 1731
	.ce[0] = gk104_ce_new,
	.ce[1] = gk104_ce_new,
	.ce[2] = gk104_ce_new,
1732
	.disp = gk104_disp_new,
1733
	.dma = gf119_dma_new,
1734
	.fifo = gk104_fifo_new,
1735
	.gr = gk104_gr_new,
1736 1737 1738
	.mspdec = gk104_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gk104_msvld_new,
1739
	.pm = gk104_pm_new,
1740
	.sw = gf100_sw_new,
1741 1742 1743 1744 1745
};

static const struct nvkm_device_chip
nve7_chipset = {
	.name = "GK107",
1746
	.bar = gf100_bar_new,
1747
	.bios = nvkm_bios_new,
1748
	.bus = gf100_bus_new,
1749
	.clk = gk104_clk_new,
1750
	.devinit = gf100_devinit_new,
1751
	.fb = gk104_fb_new,
1752
	.fuse = gf100_fuse_new,
1753
	.gpio = gk104_gpio_new,
1754
	.i2c = gk104_i2c_new,
1755
	.ibus = gk104_ibus_new,
1756
	.iccsense = gf100_iccsense_new,
1757
	.imem = nv50_instmem_new,
1758
	.ltc = gk104_ltc_new,
1759
	.mc = gk104_mc_new,
1760
	.mmu = gk104_mmu_new,
1761
	.mxm = nv50_mxm_new,
1762
	.pci = gk104_pci_new,
1763
	.pmu = gk104_pmu_new,
1764
	.therm = gk104_therm_new,
1765
	.timer = nv41_timer_new,
1766
	.top = gk104_top_new,
1767
	.volt = gk104_volt_new,
1768 1769 1770
	.ce[0] = gk104_ce_new,
	.ce[1] = gk104_ce_new,
	.ce[2] = gk104_ce_new,
1771
	.disp = gk104_disp_new,
1772
	.dma = gf119_dma_new,
1773
	.fifo = gk104_fifo_new,
1774
	.gr = gk104_gr_new,
1775 1776 1777
	.mspdec = gk104_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gk104_msvld_new,
1778
	.pm = gk104_pm_new,
1779
	.sw = gf100_sw_new,
1780 1781 1782 1783 1784
};

static const struct nvkm_device_chip
nvea_chipset = {
	.name = "GK20A",
1785
	.bar = gk20a_bar_new,
1786
	.bus = gf100_bus_new,
1787
	.clk = gk20a_clk_new,
1788
	.fb = gk20a_fb_new,
1789
	.fuse = gf100_fuse_new,
1790
	.ibus = gk20a_ibus_new,
1791
	.imem = gk20a_instmem_new,
1792
	.ltc = gk104_ltc_new,
1793
	.mc = gk20a_mc_new,
1794
	.mmu = gk20a_mmu_new,
1795
	.pmu = gk20a_pmu_new,
1796
	.timer = gk20a_timer_new,
1797
	.top = gk104_top_new,
1798
	.volt = gk20a_volt_new,
1799
	.ce[2] = gk104_ce_new,
1800
	.dma = gf119_dma_new,
1801
	.fifo = gk20a_fifo_new,
1802
	.gr = gk20a_gr_new,
1803
	.pm = gk104_pm_new,
1804
	.sw = gf100_sw_new,
1805 1806 1807 1808 1809
};

static const struct nvkm_device_chip
nvf0_chipset = {
	.name = "GK110",
1810
	.bar = gf100_bar_new,
1811
	.bios = nvkm_bios_new,
1812
	.bus = gf100_bus_new,
1813
	.clk = gk104_clk_new,
1814
	.devinit = gf100_devinit_new,
1815
	.fb = gk110_fb_new,
1816
	.fuse = gf100_fuse_new,
1817
	.gpio = gk104_gpio_new,
1818
	.i2c = gk104_i2c_new,
1819
	.ibus = gk104_ibus_new,
1820
	.iccsense = gf100_iccsense_new,
1821
	.imem = nv50_instmem_new,
1822
	.ltc = gk104_ltc_new,
1823
	.mc = gk104_mc_new,
1824
	.mmu = gk104_mmu_new,
1825
	.mxm = nv50_mxm_new,
1826
	.pci = gk104_pci_new,
1827
	.pmu = gk110_pmu_new,
1828
	.therm = gk104_therm_new,
1829
	.timer = nv41_timer_new,
1830
	.top = gk104_top_new,
1831
	.volt = gk104_volt_new,
1832 1833 1834
	.ce[0] = gk104_ce_new,
	.ce[1] = gk104_ce_new,
	.ce[2] = gk104_ce_new,
1835
	.disp = gk110_disp_new,
1836
	.dma = gf119_dma_new,
1837
	.fifo = gk110_fifo_new,
1838
	.gr = gk110_gr_new,
1839 1840 1841
	.mspdec = gk104_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gk104_msvld_new,
1842
	.sw = gf100_sw_new,
1843 1844 1845 1846 1847
};

static const struct nvkm_device_chip
nvf1_chipset = {
	.name = "GK110B",
1848
	.bar = gf100_bar_new,
1849
	.bios = nvkm_bios_new,
1850
	.bus = gf100_bus_new,
1851
	.clk = gk104_clk_new,
1852
	.devinit = gf100_devinit_new,
1853
	.fb = gk110_fb_new,
1854
	.fuse = gf100_fuse_new,
1855
	.gpio = gk104_gpio_new,
1856
	.i2c = gk104_i2c_new,
1857
	.ibus = gk104_ibus_new,
1858
	.iccsense = gf100_iccsense_new,
1859
	.imem = nv50_instmem_new,
1860
	.ltc = gk104_ltc_new,
1861
	.mc = gk104_mc_new,
1862
	.mmu = gk104_mmu_new,
1863
	.mxm = nv50_mxm_new,
1864
	.pci = gk104_pci_new,
1865
	.pmu = gk110_pmu_new,
1866
	.therm = gk104_therm_new,
1867
	.timer = nv41_timer_new,
1868
	.top = gk104_top_new,
1869
	.volt = gk104_volt_new,
1870 1871 1872
	.ce[0] = gk104_ce_new,
	.ce[1] = gk104_ce_new,
	.ce[2] = gk104_ce_new,
1873
	.disp = gk110_disp_new,
1874
	.dma = gf119_dma_new,
1875
	.fifo = gk110_fifo_new,
1876
	.gr = gk110b_gr_new,
1877 1878 1879
	.mspdec = gk104_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gk104_msvld_new,
1880
	.sw = gf100_sw_new,
1881 1882 1883 1884 1885
};

static const struct nvkm_device_chip
nv106_chipset = {
	.name = "GK208B",
1886
	.bar = gf100_bar_new,
1887
	.bios = nvkm_bios_new,
1888
	.bus = gf100_bus_new,
1889
	.clk = gk104_clk_new,
1890
	.devinit = gf100_devinit_new,
1891
	.fb = gk110_fb_new,
1892
	.fuse = gf100_fuse_new,
1893
	.gpio = gk104_gpio_new,
1894
	.i2c = gk104_i2c_new,
1895
	.ibus = gk104_ibus_new,
1896
	.iccsense = gf100_iccsense_new,
1897
	.imem = nv50_instmem_new,
1898
	.ltc = gk104_ltc_new,
1899
	.mc = gk20a_mc_new,
1900
	.mmu = gk104_mmu_new,
1901
	.mxm = nv50_mxm_new,
1902
	.pci = gk104_pci_new,
1903
	.pmu = gk208_pmu_new,
1904
	.therm = gk104_therm_new,
1905
	.timer = nv41_timer_new,
1906
	.top = gk104_top_new,
1907
	.volt = gk104_volt_new,
1908 1909 1910
	.ce[0] = gk104_ce_new,
	.ce[1] = gk104_ce_new,
	.ce[2] = gk104_ce_new,
1911
	.disp = gk110_disp_new,
1912
	.dma = gf119_dma_new,
1913
	.fifo = gk208_fifo_new,
1914
	.gr = gk208_gr_new,
1915 1916 1917
	.mspdec = gk104_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gk104_msvld_new,
1918
	.sw = gf100_sw_new,
1919 1920 1921 1922 1923
};

static const struct nvkm_device_chip
nv108_chipset = {
	.name = "GK208",
1924
	.bar = gf100_bar_new,
1925
	.bios = nvkm_bios_new,
1926
	.bus = gf100_bus_new,
1927
	.clk = gk104_clk_new,
1928
	.devinit = gf100_devinit_new,
1929
	.fb = gk110_fb_new,
1930
	.fuse = gf100_fuse_new,
1931
	.gpio = gk104_gpio_new,
1932
	.i2c = gk104_i2c_new,
1933
	.ibus = gk104_ibus_new,
1934
	.iccsense = gf100_iccsense_new,
1935
	.imem = nv50_instmem_new,
1936
	.ltc = gk104_ltc_new,
1937
	.mc = gk20a_mc_new,
1938
	.mmu = gk104_mmu_new,
1939
	.mxm = nv50_mxm_new,
1940
	.pci = gk104_pci_new,
1941
	.pmu = gk208_pmu_new,
1942
	.therm = gk104_therm_new,
1943
	.timer = nv41_timer_new,
1944
	.top = gk104_top_new,
1945
	.volt = gk104_volt_new,
1946 1947 1948
	.ce[0] = gk104_ce_new,
	.ce[1] = gk104_ce_new,
	.ce[2] = gk104_ce_new,
1949
	.disp = gk110_disp_new,
1950
	.dma = gf119_dma_new,
1951
	.fifo = gk208_fifo_new,
1952
	.gr = gk208_gr_new,
1953 1954 1955
	.mspdec = gk104_mspdec_new,
	.msppp = gf100_msppp_new,
	.msvld = gk104_msvld_new,
1956
	.sw = gf100_sw_new,
1957 1958 1959 1960 1961
};

static const struct nvkm_device_chip
nv117_chipset = {
	.name = "GM107",
1962
	.bar = gm107_bar_new,
1963
	.bios = nvkm_bios_new,
1964
	.bus = gf100_bus_new,
1965
	.clk = gk104_clk_new,
1966
	.devinit = gm107_devinit_new,
1967
	.fb = gm107_fb_new,
1968
	.fuse = gm107_fuse_new,
1969
	.gpio = gk104_gpio_new,
1970
	.i2c = gk104_i2c_new,
1971
	.ibus = gk104_ibus_new,
1972
	.iccsense = gf100_iccsense_new,
1973
	.imem = nv50_instmem_new,
1974
	.ltc = gm107_ltc_new,
1975
	.mc = gk20a_mc_new,
1976
	.mmu = gk104_mmu_new,
1977
	.mxm = nv50_mxm_new,
1978
	.pci = gk104_pci_new,
1979
	.pmu = gm107_pmu_new,
1980
	.therm = gm107_therm_new,
1981
	.timer = gk20a_timer_new,
1982
	.top = gk104_top_new,
1983
	.volt = gk104_volt_new,
1984 1985
	.ce[0] = gm107_ce_new,
	.ce[2] = gm107_ce_new,
1986
	.disp = gm107_disp_new,
1987
	.dma = gf119_dma_new,
1988
	.fifo = gm107_fifo_new,
1989
	.gr = gm107_gr_new,
1990
	.sw = gf100_sw_new,
1991 1992
};

1993 1994 1995
static const struct nvkm_device_chip
nv118_chipset = {
	.name = "GM108",
1996
	.bar = gm107_bar_new,
1997 1998 1999 2000 2001 2002 2003
	.bios = nvkm_bios_new,
	.bus = gf100_bus_new,
	.clk = gk104_clk_new,
	.devinit = gm107_devinit_new,
	.fb = gm107_fb_new,
	.fuse = gm107_fuse_new,
	.gpio = gk104_gpio_new,
2004
	.i2c = gk104_i2c_new,
2005 2006 2007 2008 2009
	.ibus = gk104_ibus_new,
	.iccsense = gf100_iccsense_new,
	.imem = nv50_instmem_new,
	.ltc = gm107_ltc_new,
	.mc = gk20a_mc_new,
2010
	.mmu = gk104_mmu_new,
2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026
	.mxm = nv50_mxm_new,
	.pci = gk104_pci_new,
	.pmu = gm107_pmu_new,
	.therm = gm107_therm_new,
	.timer = gk20a_timer_new,
	.top = gk104_top_new,
	.volt = gk104_volt_new,
	.ce[0] = gm107_ce_new,
	.ce[2] = gm107_ce_new,
	.disp = gm107_disp_new,
	.dma = gf119_dma_new,
	.fifo = gm107_fifo_new,
	.gr = gm107_gr_new,
	.sw = gf100_sw_new,
};

2027 2028 2029
static const struct nvkm_device_chip
nv120_chipset = {
	.name = "GM200",
2030
	.bar = gm107_bar_new,
2031 2032
	.bios = nvkm_bios_new,
	.bus = gf100_bus_new,
2033
	.devinit = gm200_devinit_new,
2034
	.fb = gm200_fb_new,
2035 2036
	.fuse = gm107_fuse_new,
	.gpio = gk104_gpio_new,
2037 2038
	.i2c = gm200_i2c_new,
	.ibus = gm200_ibus_new,
2039
	.iccsense = gf100_iccsense_new,
2040
	.imem = nv50_instmem_new,
2041
	.ltc = gm200_ltc_new,
2042
	.mc = gk20a_mc_new,
2043
	.mmu = gm200_mmu_new,
2044 2045 2046
	.mxm = nv50_mxm_new,
	.pci = gk104_pci_new,
	.pmu = gm107_pmu_new,
K
Karol Herbst 已提交
2047
	.therm = gm200_therm_new,
2048
	.secboot = gm200_secboot_new,
2049
	.timer = gk20a_timer_new,
2050
	.top = gk104_top_new,
2051
	.volt = gk104_volt_new,
2052 2053 2054 2055
	.ce[0] = gm200_ce_new,
	.ce[1] = gm200_ce_new,
	.ce[2] = gm200_ce_new,
	.disp = gm200_disp_new,
2056
	.dma = gf119_dma_new,
2057
	.fifo = gm200_fifo_new,
2058
	.gr = gm200_gr_new,
2059 2060 2061
	.sw = gf100_sw_new,
};

2062 2063 2064
static const struct nvkm_device_chip
nv124_chipset = {
	.name = "GM204",
2065
	.bar = gm107_bar_new,
2066
	.bios = nvkm_bios_new,
2067
	.bus = gf100_bus_new,
2068
	.devinit = gm200_devinit_new,
2069
	.fb = gm200_fb_new,
2070
	.fuse = gm107_fuse_new,
2071
	.gpio = gk104_gpio_new,
2072 2073
	.i2c = gm200_i2c_new,
	.ibus = gm200_ibus_new,
2074
	.iccsense = gf100_iccsense_new,
2075
	.imem = nv50_instmem_new,
2076
	.ltc = gm200_ltc_new,
2077
	.mc = gk20a_mc_new,
2078
	.mmu = gm200_mmu_new,
2079
	.mxm = nv50_mxm_new,
2080
	.pci = gk104_pci_new,
2081
	.pmu = gm107_pmu_new,
K
Karol Herbst 已提交
2082
	.therm = gm200_therm_new,
2083
	.secboot = gm200_secboot_new,
2084
	.timer = gk20a_timer_new,
2085
	.top = gk104_top_new,
2086
	.volt = gk104_volt_new,
2087 2088 2089 2090
	.ce[0] = gm200_ce_new,
	.ce[1] = gm200_ce_new,
	.ce[2] = gm200_ce_new,
	.disp = gm200_disp_new,
2091
	.dma = gf119_dma_new,
2092
	.fifo = gm200_fifo_new,
2093
	.gr = gm200_gr_new,
2094
	.sw = gf100_sw_new,
2095 2096 2097 2098 2099
};

static const struct nvkm_device_chip
nv126_chipset = {
	.name = "GM206",
2100
	.bar = gm107_bar_new,
2101
	.bios = nvkm_bios_new,
2102
	.bus = gf100_bus_new,
2103
	.devinit = gm200_devinit_new,
2104
	.fb = gm200_fb_new,
2105
	.fuse = gm107_fuse_new,
2106
	.gpio = gk104_gpio_new,
2107 2108
	.i2c = gm200_i2c_new,
	.ibus = gm200_ibus_new,
2109
	.iccsense = gf100_iccsense_new,
2110
	.imem = nv50_instmem_new,
2111
	.ltc = gm200_ltc_new,
2112
	.mc = gk20a_mc_new,
2113
	.mmu = gm200_mmu_new,
2114
	.mxm = nv50_mxm_new,
2115
	.pci = gk104_pci_new,
2116
	.pmu = gm107_pmu_new,
K
Karol Herbst 已提交
2117
	.therm = gm200_therm_new,
2118
	.secboot = gm200_secboot_new,
2119
	.timer = gk20a_timer_new,
2120
	.top = gk104_top_new,
2121
	.volt = gk104_volt_new,
2122 2123 2124 2125
	.ce[0] = gm200_ce_new,
	.ce[1] = gm200_ce_new,
	.ce[2] = gm200_ce_new,
	.disp = gm200_disp_new,
2126
	.dma = gf119_dma_new,
2127
	.fifo = gm200_fifo_new,
2128
	.gr = gm200_gr_new,
2129
	.sw = gf100_sw_new,
2130 2131 2132 2133 2134
};

static const struct nvkm_device_chip
nv12b_chipset = {
	.name = "GM20B",
2135
	.bar = gm20b_bar_new,
2136
	.bus = gf100_bus_new,
2137
	.clk = gm20b_clk_new,
2138
	.fb = gm20b_fb_new,
2139
	.fuse = gm107_fuse_new,
2140
	.ibus = gk20a_ibus_new,
2141
	.imem = gk20a_instmem_new,
2142
	.ltc = gm200_ltc_new,
2143
	.mc = gk20a_mc_new,
2144
	.mmu = gm20b_mmu_new,
2145
	.pmu = gm20b_pmu_new,
2146
	.secboot = gm20b_secboot_new,
2147
	.timer = gk20a_timer_new,
2148
	.top = gk104_top_new,
2149
	.ce[2] = gm200_ce_new,
2150
	.volt = gm20b_volt_new,
2151
	.dma = gf119_dma_new,
2152
	.fifo = gm20b_fifo_new,
2153
	.gr = gm20b_gr_new,
2154
	.sw = gf100_sw_new,
2155 2156
};

2157 2158 2159
static const struct nvkm_device_chip
nv130_chipset = {
	.name = "GP100",
2160
	.bar = gm107_bar_new,
2161
	.bios = nvkm_bios_new,
2162
	.bus = gf100_bus_new,
2163
	.devinit = gm200_devinit_new,
2164
	.fault = gp100_fault_new,
2165
	.fb = gp100_fb_new,
2166
	.fuse = gm107_fuse_new,
2167
	.gpio = gk104_gpio_new,
2168
	.i2c = gm200_i2c_new,
2169
	.ibus = gm200_ibus_new,
2170
	.imem = nv50_instmem_new,
2171
	.ltc = gp100_ltc_new,
2172
	.mc = gp100_mc_new,
2173
	.mmu = gp100_mmu_new,
2174
	.therm = gp100_therm_new,
2175
	.secboot = gm200_secboot_new,
2176
	.pci = gp100_pci_new,
2177
	.pmu = gp100_pmu_new,
2178
	.timer = gk20a_timer_new,
2179
	.top = gk104_top_new,
2180 2181 2182 2183 2184 2185
	.ce[0] = gp100_ce_new,
	.ce[1] = gp100_ce_new,
	.ce[2] = gp100_ce_new,
	.ce[3] = gp100_ce_new,
	.ce[4] = gp100_ce_new,
	.ce[5] = gp100_ce_new,
2186
	.dma = gf119_dma_new,
2187
	.disp = gp100_disp_new,
2188
	.fifo = gp100_fifo_new,
2189
	.gr = gp100_gr_new,
2190
	.sw = gf100_sw_new,
2191 2192
};

2193 2194 2195
static const struct nvkm_device_chip
nv132_chipset = {
	.name = "GP102",
2196
	.bar = gm107_bar_new,
2197 2198 2199
	.bios = nvkm_bios_new,
	.bus = gf100_bus_new,
	.devinit = gm200_devinit_new,
2200
	.fault = gp100_fault_new,
2201
	.fb = gp102_fb_new,
2202 2203 2204 2205 2206
	.fuse = gm107_fuse_new,
	.gpio = gk104_gpio_new,
	.i2c = gm200_i2c_new,
	.ibus = gm200_ibus_new,
	.imem = nv50_instmem_new,
2207
	.ltc = gp102_ltc_new,
2208
	.mc = gp100_mc_new,
2209
	.mmu = gp100_mmu_new,
2210
	.therm = gp100_therm_new,
2211
	.secboot = gp102_secboot_new,
2212
	.pci = gp100_pci_new,
2213
	.pmu = gp102_pmu_new,
2214 2215
	.timer = gk20a_timer_new,
	.top = gk104_top_new,
2216 2217 2218 2219
	.ce[0] = gp102_ce_new,
	.ce[1] = gp102_ce_new,
	.ce[2] = gp102_ce_new,
	.ce[3] = gp102_ce_new,
2220
	.disp = gp102_disp_new,
2221 2222
	.dma = gf119_dma_new,
	.fifo = gp100_fifo_new,
2223
	.gr = gp102_gr_new,
2224 2225
	.nvdec = gp102_nvdec_new,
	.sec2 = gp102_sec2_new,
2226
	.sw = gf100_sw_new,
2227 2228
};

2229 2230 2231
static const struct nvkm_device_chip
nv134_chipset = {
	.name = "GP104",
2232
	.bar = gm107_bar_new,
2233
	.bios = nvkm_bios_new,
2234
	.bus = gf100_bus_new,
2235
	.devinit = gm200_devinit_new,
2236
	.fault = gp100_fault_new,
2237
	.fb = gp102_fb_new,
2238
	.fuse = gm107_fuse_new,
2239
	.gpio = gk104_gpio_new,
2240
	.i2c = gm200_i2c_new,
2241
	.ibus = gm200_ibus_new,
2242
	.imem = nv50_instmem_new,
2243
	.ltc = gp102_ltc_new,
2244
	.mc = gp100_mc_new,
2245
	.mmu = gp100_mmu_new,
2246
	.therm = gp100_therm_new,
2247
	.secboot = gp102_secboot_new,
2248
	.pci = gp100_pci_new,
2249
	.pmu = gp102_pmu_new,
2250
	.timer = gk20a_timer_new,
2251
	.top = gk104_top_new,
2252 2253 2254 2255
	.ce[0] = gp102_ce_new,
	.ce[1] = gp102_ce_new,
	.ce[2] = gp102_ce_new,
	.ce[3] = gp102_ce_new,
2256
	.disp = gp102_disp_new,
2257
	.dma = gf119_dma_new,
2258
	.fifo = gp100_fifo_new,
2259
	.gr = gp104_gr_new,
2260 2261
	.nvdec = gp102_nvdec_new,
	.sec2 = gp102_sec2_new,
2262
	.sw = gf100_sw_new,
2263 2264
};

2265 2266 2267
static const struct nvkm_device_chip
nv136_chipset = {
	.name = "GP106",
2268
	.bar = gm107_bar_new,
2269 2270 2271
	.bios = nvkm_bios_new,
	.bus = gf100_bus_new,
	.devinit = gm200_devinit_new,
2272
	.fault = gp100_fault_new,
2273 2274 2275 2276 2277 2278
	.fb = gp102_fb_new,
	.fuse = gm107_fuse_new,
	.gpio = gk104_gpio_new,
	.i2c = gm200_i2c_new,
	.ibus = gm200_ibus_new,
	.imem = nv50_instmem_new,
2279
	.ltc = gp102_ltc_new,
2280
	.mc = gp100_mc_new,
2281
	.mmu = gp100_mmu_new,
2282
	.therm = gp100_therm_new,
2283
	.secboot = gp102_secboot_new,
2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
	.pci = gp100_pci_new,
	.pmu = gp102_pmu_new,
	.timer = gk20a_timer_new,
	.top = gk104_top_new,
	.ce[0] = gp102_ce_new,
	.ce[1] = gp102_ce_new,
	.ce[2] = gp102_ce_new,
	.ce[3] = gp102_ce_new,
	.disp = gp102_disp_new,
	.dma = gf119_dma_new,
	.fifo = gp100_fifo_new,
2295
	.gr = gp104_gr_new,
2296 2297
	.nvdec = gp102_nvdec_new,
	.sec2 = gp102_sec2_new,
2298
	.sw = gf100_sw_new,
2299 2300
};

2301 2302 2303
static const struct nvkm_device_chip
nv137_chipset = {
	.name = "GP107",
2304
	.bar = gm107_bar_new,
2305 2306 2307
	.bios = nvkm_bios_new,
	.bus = gf100_bus_new,
	.devinit = gm200_devinit_new,
2308
	.fault = gp100_fault_new,
2309 2310 2311 2312 2313 2314
	.fb = gp102_fb_new,
	.fuse = gm107_fuse_new,
	.gpio = gk104_gpio_new,
	.i2c = gm200_i2c_new,
	.ibus = gm200_ibus_new,
	.imem = nv50_instmem_new,
2315
	.ltc = gp102_ltc_new,
2316
	.mc = gp100_mc_new,
2317
	.mmu = gp100_mmu_new,
2318
	.therm = gp100_therm_new,
2319
	.secboot = gp102_secboot_new,
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
	.pci = gp100_pci_new,
	.pmu = gp102_pmu_new,
	.timer = gk20a_timer_new,
	.top = gk104_top_new,
	.ce[0] = gp102_ce_new,
	.ce[1] = gp102_ce_new,
	.ce[2] = gp102_ce_new,
	.ce[3] = gp102_ce_new,
	.disp = gp102_disp_new,
	.dma = gf119_dma_new,
	.fifo = gp100_fifo_new,
2331 2332 2333 2334
	.gr = gp107_gr_new,
	.nvdec = gp102_nvdec_new,
	.sec2 = gp102_sec2_new,
	.sw = gf100_sw_new,
2335 2336
};

2337 2338 2339
static const struct nvkm_device_chip
nv138_chipset = {
	.name = "GP108",
2340
	.bar = gm107_bar_new,
2341 2342 2343
	.bios = nvkm_bios_new,
	.bus = gf100_bus_new,
	.devinit = gm200_devinit_new,
2344
	.fault = gp100_fault_new,
2345 2346 2347 2348 2349 2350
	.fb = gp102_fb_new,
	.fuse = gm107_fuse_new,
	.gpio = gk104_gpio_new,
	.i2c = gm200_i2c_new,
	.ibus = gm200_ibus_new,
	.imem = nv50_instmem_new,
2351
	.ltc = gp102_ltc_new,
2352
	.mc = gp100_mc_new,
2353
	.mmu = gp100_mmu_new,
2354
	.therm = gp100_therm_new,
2355
	.secboot = gp108_secboot_new,
2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
	.pci = gp100_pci_new,
	.pmu = gp102_pmu_new,
	.timer = gk20a_timer_new,
	.top = gk104_top_new,
	.ce[0] = gp102_ce_new,
	.ce[1] = gp102_ce_new,
	.ce[2] = gp102_ce_new,
	.ce[3] = gp102_ce_new,
	.disp = gp102_disp_new,
	.dma = gf119_dma_new,
	.fifo = gp100_fifo_new,
2367 2368 2369 2370
	.gr = gp107_gr_new,
	.nvdec = gp102_nvdec_new,
	.sec2 = gp102_sec2_new,
	.sw = gf100_sw_new,
2371 2372
};

2373 2374 2375
static const struct nvkm_device_chip
nv13b_chipset = {
	.name = "GP10B",
2376
	.bar = gm20b_bar_new,
2377
	.bus = gf100_bus_new,
2378
	.fault = gp100_fault_new,
2379 2380 2381 2382
	.fb = gp10b_fb_new,
	.fuse = gm107_fuse_new,
	.ibus = gp10b_ibus_new,
	.imem = gk20a_instmem_new,
2383
	.ltc = gp102_ltc_new,
2384
	.mc = gp10b_mc_new,
2385
	.mmu = gp10b_mmu_new,
2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
	.secboot = gp10b_secboot_new,
	.pmu = gm20b_pmu_new,
	.timer = gk20a_timer_new,
	.top = gk104_top_new,
	.ce[2] = gp102_ce_new,
	.dma = gf119_dma_new,
	.fifo = gp10b_fifo_new,
	.gr = gp10b_gr_new,
	.sw = gf100_sw_new,
};

B
Ben Skeggs 已提交
2397 2398 2399
static const struct nvkm_device_chip
nv140_chipset = {
	.name = "GV100",
2400
	.bios = nvkm_bios_new,
2401
	.devinit = gv100_devinit_new,
2402
	.pci = gp100_pci_new,
2403
	.top = gk104_top_new,
B
Ben Skeggs 已提交
2404 2405
};

2406
static int
2407 2408
nvkm_device_event_ctor(struct nvkm_object *object, void *data, u32 size,
		       struct nvkm_notify *notify)
2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419
{
	if (!WARN_ON(size != 0)) {
		notify->size  = 0;
		notify->types = 1;
		notify->index = 0;
		return 0;
	}
	return -EINVAL;
}

static const struct nvkm_event_func
2420 2421
nvkm_device_event_func = {
	.ctor = nvkm_device_event_ctor,
2422 2423
};

2424 2425 2426 2427 2428 2429 2430 2431 2432
struct nvkm_subdev *
nvkm_device_subdev(struct nvkm_device *device, int index)
{
	struct nvkm_engine *engine;

	if (device->disable_mask & (1ULL << index))
		return NULL;

	switch (index) {
2433
#define _(n,p,m) case NVKM_SUBDEV_##n: if (p) return (m); break
2434 2435 2436 2437 2438
	_(BAR     , device->bar     , &device->bar->subdev);
	_(VBIOS   , device->bios    , &device->bios->subdev);
	_(BUS     , device->bus     , &device->bus->subdev);
	_(CLK     , device->clk     , &device->clk->subdev);
	_(DEVINIT , device->devinit , &device->devinit->subdev);
2439
	_(FAULT   , device->fault   , &device->fault->subdev);
2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
	_(FB      , device->fb      , &device->fb->subdev);
	_(FUSE    , device->fuse    , &device->fuse->subdev);
	_(GPIO    , device->gpio    , &device->gpio->subdev);
	_(I2C     , device->i2c     , &device->i2c->subdev);
	_(IBUS    , device->ibus    ,  device->ibus);
	_(ICCSENSE, device->iccsense, &device->iccsense->subdev);
	_(INSTMEM , device->imem    , &device->imem->subdev);
	_(LTC     , device->ltc     , &device->ltc->subdev);
	_(MC      , device->mc      , &device->mc->subdev);
	_(MMU     , device->mmu     , &device->mmu->subdev);
	_(MXM     , device->mxm     ,  device->mxm);
	_(PCI     , device->pci     , &device->pci->subdev);
	_(PMU     , device->pmu     , &device->pmu->subdev);
	_(SECBOOT , device->secboot , &device->secboot->subdev);
	_(THERM   , device->therm   , &device->therm->subdev);
	_(TIMER   , device->timer   , &device->timer->subdev);
B
Ben Skeggs 已提交
2456
	_(TOP     , device->top     , &device->top->subdev);
2457
	_(VOLT    , device->volt    , &device->volt->subdev);
2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
#undef _
	default:
		engine = nvkm_device_engine(device, index);
		if (engine)
			return &engine->subdev;
		break;
	}
	return NULL;
}

struct nvkm_engine *
nvkm_device_engine(struct nvkm_device *device, int index)
{
	if (device->disable_mask & (1ULL << index))
		return NULL;

	switch (index) {
2475
#define _(n,p,m) case NVKM_ENGINE_##n: if (p) return (m); break
2476 2477 2478 2479
	_(BSP    , device->bsp     ,  device->bsp);
	_(CE0    , device->ce[0]   ,  device->ce[0]);
	_(CE1    , device->ce[1]   ,  device->ce[1]);
	_(CE2    , device->ce[2]   ,  device->ce[2]);
2480 2481 2482
	_(CE3    , device->ce[3]   ,  device->ce[3]);
	_(CE4    , device->ce[4]   ,  device->ce[4]);
	_(CE5    , device->ce[5]   ,  device->ce[5]);
2483 2484 2485
	_(CE6    , device->ce[6]   ,  device->ce[6]);
	_(CE7    , device->ce[7]   ,  device->ce[7]);
	_(CE8    , device->ce[8]   ,  device->ce[8]);
2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
	_(CIPHER , device->cipher  ,  device->cipher);
	_(DISP   , device->disp    , &device->disp->engine);
	_(DMAOBJ , device->dma     , &device->dma->engine);
	_(FIFO   , device->fifo    , &device->fifo->engine);
	_(GR     , device->gr      , &device->gr->engine);
	_(IFB    , device->ifb     ,  device->ifb);
	_(ME     , device->me      ,  device->me);
	_(MPEG   , device->mpeg    ,  device->mpeg);
	_(MSENC  , device->msenc   ,  device->msenc);
	_(MSPDEC , device->mspdec  ,  device->mspdec);
	_(MSPPP  , device->msppp   ,  device->msppp);
	_(MSVLD  , device->msvld   ,  device->msvld);
	_(NVENC0 , device->nvenc[0],  device->nvenc[0]);
	_(NVENC1 , device->nvenc[1],  device->nvenc[1]);
2500
	_(NVENC2 , device->nvenc[2],  device->nvenc[2]);
2501
	_(NVDEC  , device->nvdec   , &device->nvdec->engine);
2502 2503
	_(PM     , device->pm      , &device->pm->engine);
	_(SEC    , device->sec     ,  device->sec);
2504
	_(SEC2   , device->sec2    , &device->sec2->engine);
2505 2506 2507
	_(SW     , device->sw      , &device->sw->engine);
	_(VIC    , device->vic     ,  device->vic);
	_(VP     , device->vp      ,  device->vp);
2508 2509 2510 2511 2512 2513 2514 2515
#undef _
	default:
		WARN_ON(1);
		break;
	}
	return NULL;
}

2516 2517
int
nvkm_device_fini(struct nvkm_device *device, bool suspend)
2518
{
2519 2520
	const char *action = suspend ? "suspend" : "fini";
	struct nvkm_subdev *subdev;
2521
	int ret, i;
2522 2523 2524 2525 2526 2527
	s64 time;

	nvdev_trace(device, "%s running...\n", action);
	time = ktime_to_us(ktime_get());

	nvkm_acpi_fini(device);
2528

2529
	for (i = NVKM_SUBDEV_NR - 1; i >= 0; i--) {
2530 2531 2532 2533
		if ((subdev = nvkm_device_subdev(device, i))) {
			ret = nvkm_subdev_fini(subdev, suspend);
			if (ret && suspend)
				goto fail;
2534 2535 2536
		}
	}

2537
	nvkm_therm_clkgate_fini(device->therm, suspend);
2538 2539 2540

	if (device->func->fini)
		device->func->fini(device, suspend);
2541 2542 2543 2544 2545

	time = ktime_to_us(ktime_get()) - time;
	nvdev_trace(device, "%s completed in %lldus...\n", action, time);
	return 0;

2546
fail:
2547 2548 2549 2550 2551
	do {
		if ((subdev = nvkm_device_subdev(device, i))) {
			int rret = nvkm_subdev_init(subdev);
			if (rret)
				nvkm_fatal(subdev, "failed restart, %d\n", ret);
2552
		}
2553
	} while (++i < NVKM_SUBDEV_NR);
2554

2555
	nvdev_trace(device, "%s failed with %d\n", action, ret);
2556
	return ret;
2557 2558
}

2559
static int
2560 2561
nvkm_device_preinit(struct nvkm_device *device)
{
2562 2563
	struct nvkm_subdev *subdev;
	int ret, i;
2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
	s64 time;

	nvdev_trace(device, "preinit running...\n");
	time = ktime_to_us(ktime_get());

	if (device->func->preinit) {
		ret = device->func->preinit(device);
		if (ret)
			goto fail;
	}

2575
	for (i = 0; i < NVKM_SUBDEV_NR; i++) {
2576 2577 2578 2579 2580 2581 2582
		if ((subdev = nvkm_device_subdev(device, i))) {
			ret = nvkm_subdev_preinit(subdev);
			if (ret)
				goto fail;
		}
	}

2583 2584 2585
	ret = nvkm_devinit_post(device->devinit, &device->disable_mask);
	if (ret)
		goto fail;
2586

2587 2588 2589 2590 2591 2592 2593 2594 2595
	time = ktime_to_us(ktime_get()) - time;
	nvdev_trace(device, "preinit completed in %lldus\n", time);
	return 0;

fail:
	nvdev_error(device, "preinit failed with %d\n", ret);
	return ret;
}

2596 2597
int
nvkm_device_init(struct nvkm_device *device)
2598
{
2599
	struct nvkm_subdev *subdev;
2600
	int ret, i;
2601
	s64 time;
2602

2603 2604 2605 2606
	ret = nvkm_device_preinit(device);
	if (ret)
		return ret;

2607 2608 2609 2610
	nvkm_device_fini(device, false);

	nvdev_trace(device, "init running...\n");
	time = ktime_to_us(ktime_get());
2611

2612 2613 2614 2615 2616 2617
	if (device->func->init) {
		ret = device->func->init(device);
		if (ret)
			goto fail;
	}

2618 2619 2620 2621
	for (i = 0; i < NVKM_SUBDEV_NR; i++) {
		if ((subdev = nvkm_device_subdev(device, i))) {
			ret = nvkm_subdev_init(subdev);
			if (ret)
2622
				goto fail_subdev;
2623 2624 2625
		}
	}

2626
	nvkm_acpi_init(device);
2627
	nvkm_therm_clkgate_enable(device->therm);
2628 2629 2630 2631 2632

	time = ktime_to_us(ktime_get()) - time;
	nvdev_trace(device, "init completed in %lldus\n", time);
	return 0;

2633
fail_subdev:
2634 2635 2636 2637
	do {
		if ((subdev = nvkm_device_subdev(device, i)))
			nvkm_subdev_fini(subdev, false);
	} while (--i >= 0);
2638

2639
fail:
2640 2641
	nvkm_device_fini(device, false);

2642
	nvdev_error(device, "init failed with %d\n", ret);
2643
	return ret;
2644 2645
}

2646 2647 2648 2649
void
nvkm_device_del(struct nvkm_device **pdevice)
{
	struct nvkm_device *device = *pdevice;
2650
	int i;
2651 2652
	if (device) {
		mutex_lock(&nv_devices_mutex);
2653
		device->disable_mask = 0;
2654
		for (i = NVKM_SUBDEV_NR - 1; i >= 0; i--) {
2655 2656 2657 2658
			struct nvkm_subdev *subdev =
				nvkm_device_subdev(device, i);
			nvkm_subdev_del(&subdev);
		}
2659 2660

		nvkm_event_fini(&device->event);
2661 2662 2663

		if (device->pri)
			iounmap(device->pri);
2664
		list_del(&device->head);
2665 2666 2667

		if (device->func->dtor)
			*pdevice = device->func->dtor(device);
2668
		mutex_unlock(&nv_devices_mutex);
2669

2670
		kfree(*pdevice);
2671 2672 2673 2674
		*pdevice = NULL;
	}
}

2675
int
2676 2677
nvkm_device_ctor(const struct nvkm_device_func *func,
		 const struct nvkm_device_quirk *quirk,
2678
		 struct device *dev, enum nvkm_device_type type, u64 handle,
2679 2680 2681
		 const char *name, const char *cfg, const char *dbg,
		 bool detect, bool mmio, u64 subdev_mask,
		 struct nvkm_device *device)
2682
{
2683
	struct nvkm_subdev *subdev;
2684 2685 2686
	u64 mmio_base, mmio_size;
	u32 boot0, strap;
	void __iomem *map;
2687
	int ret = -EEXIST;
2688
	int i;
2689 2690

	mutex_lock(&nv_devices_mutex);
2691 2692
	if (nvkm_device_find_locked(handle))
		goto done;
2693

2694 2695
	device->func = func;
	device->quirk = quirk;
2696 2697
	device->dev = dev;
	device->type = type;
2698
	device->handle = handle;
2699 2700
	device->cfgopt = cfg;
	device->dbgopt = dbg;
2701
	device->name = name;
B
Ben Skeggs 已提交
2702
	list_add_tail(&device->head, &nv_devices);
2703
	device->debug = nvkm_dbgopt(device->dbgopt, "device");
2704

2705
	ret = nvkm_event_init(&nvkm_device_event_func, 1, 1, &device->event);
2706 2707 2708
	if (ret)
		goto done;

2709 2710
	mmio_base = device->func->resource_addr(device, 0);
	mmio_size = device->func->resource_size(device, 0);
2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760

	/* identify the chipset, and determine classes of subdev/engines */
	if (detect) {
		map = ioremap(mmio_base, 0x102000);
		if (ret = -ENOMEM, map == NULL)
			goto done;

		/* switch mmio to cpu's native endianness */
#ifndef __BIG_ENDIAN
		if (ioread32_native(map + 0x000004) != 0x00000000) {
#else
		if (ioread32_native(map + 0x000004) == 0x00000000) {
#endif
			iowrite32_native(0x01000001, map + 0x000004);
			ioread32_native(map);
		}

		/* read boot0 and strapping information */
		boot0 = ioread32_native(map + 0x000000);
		strap = ioread32_native(map + 0x101000);
		iounmap(map);

		/* determine chipset and derive architecture from it */
		if ((boot0 & 0x1f000000) > 0) {
			device->chipset = (boot0 & 0x1ff00000) >> 20;
			device->chiprev = (boot0 & 0x000000ff);
			switch (device->chipset & 0x1f0) {
			case 0x010: {
				if (0x461 & (1 << (device->chipset & 0xf)))
					device->card_type = NV_10;
				else
					device->card_type = NV_11;
				device->chiprev = 0x00;
				break;
			}
			case 0x020: device->card_type = NV_20; break;
			case 0x030: device->card_type = NV_30; break;
			case 0x040:
			case 0x060: device->card_type = NV_40; break;
			case 0x050:
			case 0x080:
			case 0x090:
			case 0x0a0: device->card_type = NV_50; break;
			case 0x0c0:
			case 0x0d0: device->card_type = NV_C0; break;
			case 0x0e0:
			case 0x0f0:
			case 0x100: device->card_type = NV_E0; break;
			case 0x110:
			case 0x120: device->card_type = GM100; break;
2761
			case 0x130: device->card_type = GP100; break;
B
Ben Skeggs 已提交
2762
			case 0x140: device->card_type = GV100; break;
2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774
			default:
				break;
			}
		} else
		if ((boot0 & 0xff00fff0) == 0x20004000) {
			if (boot0 & 0x00f00000)
				device->chipset = 0x05;
			else
				device->chipset = 0x04;
			device->card_type = NV_04;
		}

2775
		switch (device->chipset) {
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841
		case 0x004: device->chip = &nv4_chipset; break;
		case 0x005: device->chip = &nv5_chipset; break;
		case 0x010: device->chip = &nv10_chipset; break;
		case 0x011: device->chip = &nv11_chipset; break;
		case 0x015: device->chip = &nv15_chipset; break;
		case 0x017: device->chip = &nv17_chipset; break;
		case 0x018: device->chip = &nv18_chipset; break;
		case 0x01a: device->chip = &nv1a_chipset; break;
		case 0x01f: device->chip = &nv1f_chipset; break;
		case 0x020: device->chip = &nv20_chipset; break;
		case 0x025: device->chip = &nv25_chipset; break;
		case 0x028: device->chip = &nv28_chipset; break;
		case 0x02a: device->chip = &nv2a_chipset; break;
		case 0x030: device->chip = &nv30_chipset; break;
		case 0x031: device->chip = &nv31_chipset; break;
		case 0x034: device->chip = &nv34_chipset; break;
		case 0x035: device->chip = &nv35_chipset; break;
		case 0x036: device->chip = &nv36_chipset; break;
		case 0x040: device->chip = &nv40_chipset; break;
		case 0x041: device->chip = &nv41_chipset; break;
		case 0x042: device->chip = &nv42_chipset; break;
		case 0x043: device->chip = &nv43_chipset; break;
		case 0x044: device->chip = &nv44_chipset; break;
		case 0x045: device->chip = &nv45_chipset; break;
		case 0x046: device->chip = &nv46_chipset; break;
		case 0x047: device->chip = &nv47_chipset; break;
		case 0x049: device->chip = &nv49_chipset; break;
		case 0x04a: device->chip = &nv4a_chipset; break;
		case 0x04b: device->chip = &nv4b_chipset; break;
		case 0x04c: device->chip = &nv4c_chipset; break;
		case 0x04e: device->chip = &nv4e_chipset; break;
		case 0x050: device->chip = &nv50_chipset; break;
		case 0x063: device->chip = &nv63_chipset; break;
		case 0x067: device->chip = &nv67_chipset; break;
		case 0x068: device->chip = &nv68_chipset; break;
		case 0x084: device->chip = &nv84_chipset; break;
		case 0x086: device->chip = &nv86_chipset; break;
		case 0x092: device->chip = &nv92_chipset; break;
		case 0x094: device->chip = &nv94_chipset; break;
		case 0x096: device->chip = &nv96_chipset; break;
		case 0x098: device->chip = &nv98_chipset; break;
		case 0x0a0: device->chip = &nva0_chipset; break;
		case 0x0a3: device->chip = &nva3_chipset; break;
		case 0x0a5: device->chip = &nva5_chipset; break;
		case 0x0a8: device->chip = &nva8_chipset; break;
		case 0x0aa: device->chip = &nvaa_chipset; break;
		case 0x0ac: device->chip = &nvac_chipset; break;
		case 0x0af: device->chip = &nvaf_chipset; break;
		case 0x0c0: device->chip = &nvc0_chipset; break;
		case 0x0c1: device->chip = &nvc1_chipset; break;
		case 0x0c3: device->chip = &nvc3_chipset; break;
		case 0x0c4: device->chip = &nvc4_chipset; break;
		case 0x0c8: device->chip = &nvc8_chipset; break;
		case 0x0ce: device->chip = &nvce_chipset; break;
		case 0x0cf: device->chip = &nvcf_chipset; break;
		case 0x0d7: device->chip = &nvd7_chipset; break;
		case 0x0d9: device->chip = &nvd9_chipset; break;
		case 0x0e4: device->chip = &nve4_chipset; break;
		case 0x0e6: device->chip = &nve6_chipset; break;
		case 0x0e7: device->chip = &nve7_chipset; break;
		case 0x0ea: device->chip = &nvea_chipset; break;
		case 0x0f0: device->chip = &nvf0_chipset; break;
		case 0x0f1: device->chip = &nvf1_chipset; break;
		case 0x106: device->chip = &nv106_chipset; break;
		case 0x108: device->chip = &nv108_chipset; break;
		case 0x117: device->chip = &nv117_chipset; break;
2842
		case 0x118: device->chip = &nv118_chipset; break;
2843
		case 0x120: device->chip = &nv120_chipset; break;
2844 2845 2846
		case 0x124: device->chip = &nv124_chipset; break;
		case 0x126: device->chip = &nv126_chipset; break;
		case 0x12b: device->chip = &nv12b_chipset; break;
2847
		case 0x130: device->chip = &nv130_chipset; break;
2848
		case 0x132: device->chip = &nv132_chipset; break;
2849
		case 0x134: device->chip = &nv134_chipset; break;
2850
		case 0x136: device->chip = &nv136_chipset; break;
2851
		case 0x137: device->chip = &nv137_chipset; break;
2852
		case 0x138: device->chip = &nv138_chipset; break;
2853
		case 0x13b: device->chip = &nv13b_chipset; break;
B
Ben Skeggs 已提交
2854
		case 0x140: device->chip = &nv140_chipset; break;
2855
		default:
2856 2857 2858 2859
			nvdev_error(device, "unknown chipset (%08x)\n", boot0);
			goto done;
		}

2860 2861
		nvdev_info(device, "NVIDIA %s (%08x)\n",
			   device->chip->name, boot0);
2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876

		/* determine frequency of timing crystal */
		if ( device->card_type <= NV_10 || device->chipset < 0x17 ||
		    (device->chipset >= 0x20 && device->chipset < 0x25))
			strap &= 0x00000040;
		else
			strap &= 0x00400040;

		switch (strap) {
		case 0x00000000: device->crystal = 13500; break;
		case 0x00000040: device->crystal = 14318; break;
		case 0x00400000: device->crystal = 27000; break;
		case 0x00400040: device->crystal = 25000; break;
		}
	} else {
2877
		device->chip = &null_chipset;
2878 2879
	}

2880 2881 2882
	if (!device->name)
		device->name = device->chip->name;

2883 2884 2885 2886
	if (mmio) {
		device->pri = ioremap(mmio_base, mmio_size);
		if (!device->pri) {
			nvdev_error(device, "unable to map PRI\n");
2887 2888
			ret = -ENOMEM;
			goto done;
2889 2890 2891
		}
	}

2892
	mutex_init(&device->mutex);
2893

2894
	for (i = 0; i < NVKM_SUBDEV_NR; i++) {
2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910
#define _(s,m) case s:                                                         \
	if (device->chip->m && (subdev_mask & (1ULL << (s)))) {                \
		ret = device->chip->m(device, (s), &device->m);                \
		if (ret) {                                                     \
			subdev = nvkm_device_subdev(device, (s));              \
			nvkm_subdev_del(&subdev);                              \
			device->m = NULL;                                      \
			if (ret != -ENODEV) {                                  \
				nvdev_error(device, "%s ctor failed, %d\n",    \
					    nvkm_subdev_name[s], ret);         \
				goto done;                                     \
			}                                                      \
		}                                                              \
	}                                                                      \
	break
		switch (i) {
2911 2912 2913 2914 2915
		_(NVKM_SUBDEV_BAR     ,      bar);
		_(NVKM_SUBDEV_VBIOS   ,     bios);
		_(NVKM_SUBDEV_BUS     ,      bus);
		_(NVKM_SUBDEV_CLK     ,      clk);
		_(NVKM_SUBDEV_DEVINIT ,  devinit);
2916
		_(NVKM_SUBDEV_FAULT   ,    fault);
2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
		_(NVKM_SUBDEV_FB      ,       fb);
		_(NVKM_SUBDEV_FUSE    ,     fuse);
		_(NVKM_SUBDEV_GPIO    ,     gpio);
		_(NVKM_SUBDEV_I2C     ,      i2c);
		_(NVKM_SUBDEV_IBUS    ,     ibus);
		_(NVKM_SUBDEV_ICCSENSE, iccsense);
		_(NVKM_SUBDEV_INSTMEM ,     imem);
		_(NVKM_SUBDEV_LTC     ,      ltc);
		_(NVKM_SUBDEV_MC      ,       mc);
		_(NVKM_SUBDEV_MMU     ,      mmu);
		_(NVKM_SUBDEV_MXM     ,      mxm);
		_(NVKM_SUBDEV_PCI     ,      pci);
		_(NVKM_SUBDEV_PMU     ,      pmu);
		_(NVKM_SUBDEV_SECBOOT ,  secboot);
		_(NVKM_SUBDEV_THERM   ,    therm);
		_(NVKM_SUBDEV_TIMER   ,    timer);
B
Ben Skeggs 已提交
2933
		_(NVKM_SUBDEV_TOP     ,      top);
2934 2935 2936 2937 2938
		_(NVKM_SUBDEV_VOLT    ,     volt);
		_(NVKM_ENGINE_BSP     ,      bsp);
		_(NVKM_ENGINE_CE0     ,    ce[0]);
		_(NVKM_ENGINE_CE1     ,    ce[1]);
		_(NVKM_ENGINE_CE2     ,    ce[2]);
2939 2940 2941
		_(NVKM_ENGINE_CE3     ,    ce[3]);
		_(NVKM_ENGINE_CE4     ,    ce[4]);
		_(NVKM_ENGINE_CE5     ,    ce[5]);
2942 2943 2944
		_(NVKM_ENGINE_CE6     ,    ce[6]);
		_(NVKM_ENGINE_CE7     ,    ce[7]);
		_(NVKM_ENGINE_CE8     ,    ce[8]);
2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956
		_(NVKM_ENGINE_CIPHER  ,   cipher);
		_(NVKM_ENGINE_DISP    ,     disp);
		_(NVKM_ENGINE_DMAOBJ  ,      dma);
		_(NVKM_ENGINE_FIFO    ,     fifo);
		_(NVKM_ENGINE_GR      ,       gr);
		_(NVKM_ENGINE_IFB     ,      ifb);
		_(NVKM_ENGINE_ME      ,       me);
		_(NVKM_ENGINE_MPEG    ,     mpeg);
		_(NVKM_ENGINE_MSENC   ,    msenc);
		_(NVKM_ENGINE_MSPDEC  ,   mspdec);
		_(NVKM_ENGINE_MSPPP   ,    msppp);
		_(NVKM_ENGINE_MSVLD   ,    msvld);
2957 2958
		_(NVKM_ENGINE_NVENC0  , nvenc[0]);
		_(NVKM_ENGINE_NVENC1  , nvenc[1]);
2959
		_(NVKM_ENGINE_NVENC2  , nvenc[2]);
2960
		_(NVKM_ENGINE_NVDEC   ,    nvdec);
2961 2962
		_(NVKM_ENGINE_PM      ,       pm);
		_(NVKM_ENGINE_SEC     ,      sec);
2963
		_(NVKM_ENGINE_SEC2    ,     sec2);
2964 2965 2966
		_(NVKM_ENGINE_SW      ,       sw);
		_(NVKM_ENGINE_VIC     ,      vic);
		_(NVKM_ENGINE_VP      ,       vp);
2967 2968 2969 2970 2971 2972 2973 2974
		default:
			WARN_ON(1);
			continue;
		}
#undef _
	}

	ret = 0;
2975 2976 2977 2978
done:
	mutex_unlock(&nv_devices_mutex);
	return ret;
}