emulate.c 89.3 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Copyright (C) 2006 Qumranet
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

#ifndef __KERNEL__
#include <stdio.h>
#include <stdint.h>
#include <public/xen.h>
M
Mike Day 已提交
26
#define DPRINTF(_f, _a ...) printf(_f , ## _a)
A
Avi Kivity 已提交
27
#else
28
#include <linux/kvm_host.h>
29
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
30 31 32
#define DPRINTF(x...) do {} while (0)
#endif
#include <linux/module.h>
33
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
34

35
#include "x86.h"
36
#include "tss.h"
37

A
Avi Kivity 已提交
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
#define ByteOp      (1<<0)	/* 8-bit operands. */
/* Destination operand type. */
#define ImplicitOps (1<<1)	/* Implicit in opcode. No generic decode. */
#define DstReg      (2<<1)	/* Register operand. */
#define DstMem      (3<<1)	/* Memory operand. */
53
#define DstAcc      (4<<1)      /* Destination Accumulator */
54
#define DstDI       (5<<1)	/* Destination is in ES:(E)DI */
55
#define DstMem64    (6<<1)	/* 64bit memory operand */
56
#define DstMask     (7<<1)
A
Avi Kivity 已提交
57
/* Source operand type. */
58 59 60 61 62 63 64 65
#define SrcNone     (0<<4)	/* No source operand. */
#define SrcImplicit (0<<4)	/* Source operand is implicit in the opcode. */
#define SrcReg      (1<<4)	/* Register operand. */
#define SrcMem      (2<<4)	/* Memory operand. */
#define SrcMem16    (3<<4)	/* Memory operand (16-bit). */
#define SrcMem32    (4<<4)	/* Memory operand (32-bit). */
#define SrcImm      (5<<4)	/* Immediate operand. */
#define SrcImmByte  (6<<4)	/* 8-bit sign-extended immediate operand. */
66
#define SrcOne      (7<<4)	/* Implied '1' */
67
#define SrcImmUByte (8<<4)      /* 8-bit unsigned immediate operand. */
68
#define SrcImmU     (9<<4)      /* Immediate operand, unsigned */
69
#define SrcSI       (0xa<<4)	/* Source is in the DS:RSI */
70 71
#define SrcImmFAddr (0xb<<4)	/* Source is immediate far address */
#define SrcMemFAddr (0xc<<4)	/* Source is far address in memory */
72
#define SrcMask     (0xf<<4)
A
Avi Kivity 已提交
73
/* Generic ModRM decode. */
74
#define ModRM       (1<<8)
A
Avi Kivity 已提交
75
/* Destination is only written; never read. */
76 77 78
#define Mov         (1<<9)
#define BitOp       (1<<10)
#define MemAbs      (1<<11)      /* Memory operand is absolute displacement */
79 80
#define String      (1<<12)     /* String instruction (rep capable) */
#define Stack       (1<<13)     /* Stack instruction (push/pop) */
81 82 83
#define Group       (1<<14)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (1<<15)     /* Alternate decoding of mod == 3 */
#define GroupMask   0xff        /* Group number stored in bits 0:7 */
84
/* Misc flags */
85
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
86
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
87
#define No64	    (1<<28)
88 89 90 91 92 93
/* Source 2 operand type */
#define Src2None    (0<<29)
#define Src2CL      (1<<29)
#define Src2ImmByte (2<<29)
#define Src2One     (3<<29)
#define Src2Mask    (7<<29)
A
Avi Kivity 已提交
94

95
enum {
96
	Group1_80, Group1_81, Group1_82, Group1_83,
97
	Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
98
	Group8, Group9,
99 100
};

101
static u32 opcode_table[256] = {
A
Avi Kivity 已提交
102
	/* 0x00 - 0x07 */
103
	ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
A
Avi Kivity 已提交
104
	ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
105
	ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
106
	ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
A
Avi Kivity 已提交
107
	/* 0x08 - 0x0F */
108
	ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
A
Avi Kivity 已提交
109
	ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
110 111
	ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
	ImplicitOps | Stack | No64, 0,
A
Avi Kivity 已提交
112
	/* 0x10 - 0x17 */
113
	ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
A
Avi Kivity 已提交
114
	ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
115
	ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
116
	ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
A
Avi Kivity 已提交
117
	/* 0x18 - 0x1F */
118
	ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
A
Avi Kivity 已提交
119
	ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
120
	ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
121
	ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
A
Avi Kivity 已提交
122
	/* 0x20 - 0x27 */
123
	ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
A
Avi Kivity 已提交
124
	ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
125
	DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
A
Avi Kivity 已提交
126
	/* 0x28 - 0x2F */
127
	ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
A
Avi Kivity 已提交
128
	ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
129
	ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
A
Avi Kivity 已提交
130
	/* 0x30 - 0x37 */
131
	ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
A
Avi Kivity 已提交
132
	ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
133
	ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
A
Avi Kivity 已提交
134 135 136
	/* 0x38 - 0x3F */
	ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
	ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
137 138
	ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
	0, 0,
139
	/* 0x40 - 0x47 */
140
	DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
141
	/* 0x48 - 0x4F */
142
	DstReg, DstReg, DstReg, DstReg,	DstReg, DstReg, DstReg, DstReg,
143
	/* 0x50 - 0x57 */
144 145
	SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
	SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
146
	/* 0x58 - 0x5F */
147 148
	DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
	DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
N
Nitin A Kamble 已提交
149
	/* 0x60 - 0x67 */
150 151
	ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
	0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
N
Nitin A Kamble 已提交
152 153
	0, 0, 0, 0,
	/* 0x68 - 0x6F */
154
	SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
155 156
	DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
	SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
157
	/* 0x70 - 0x77 */
158 159
	SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
	SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
160
	/* 0x78 - 0x7F */
161 162
	SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
	SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
A
Avi Kivity 已提交
163
	/* 0x80 - 0x87 */
164 165
	Group | Group1_80, Group | Group1_81,
	Group | Group1_82, Group | Group1_83,
A
Avi Kivity 已提交
166
	ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
167
	ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
A
Avi Kivity 已提交
168 169 170
	/* 0x88 - 0x8F */
	ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
	ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
171
	DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
172
	ImplicitOps | SrcMem | ModRM, Group | Group1A,
173 174 175
	/* 0x90 - 0x97 */
	DstReg, DstReg, DstReg, DstReg,	DstReg, DstReg, DstReg, DstReg,
	/* 0x98 - 0x9F */
176
	0, 0, SrcImmFAddr | No64, 0,
177
	ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
A
Avi Kivity 已提交
178
	/* 0xA0 - 0xA7 */
179 180
	ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
	ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
181 182
	ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
	ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
A
Avi Kivity 已提交
183
	/* 0xA8 - 0xAF */
184
	DstAcc | SrcImmByte | ByteOp, DstAcc | SrcImm, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
185 186
	ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
	ByteOp | DstDI | String, DstDI | String,
187 188 189 190 191 192 193 194 195 196
	/* 0xB0 - 0xB7 */
	ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
	ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
	ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
	ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
	/* 0xB8 - 0xBF */
	DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
	DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
	DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
	DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
A
Avi Kivity 已提交
197
	/* 0xC0 - 0xC7 */
198
	ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
199
	0, ImplicitOps | Stack, 0, 0,
200
	ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
A
Avi Kivity 已提交
201
	/* 0xC8 - 0xCF */
202
	0, 0, 0, ImplicitOps | Stack,
203
	ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
A
Avi Kivity 已提交
204 205 206 207 208 209
	/* 0xD0 - 0xD7 */
	ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
	ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
	0, 0, 0, 0,
	/* 0xD8 - 0xDF */
	0, 0, 0, 0, 0, 0, 0, 0,
210
	/* 0xE0 - 0xE7 */
211
	0, 0, 0, 0,
212 213
	ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
	ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
214
	/* 0xE8 - 0xEF */
215
	SrcImm | Stack, SrcImm | ImplicitOps,
216
	SrcImmFAddr | No64, SrcImmByte | ImplicitOps,
217 218
	SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
	SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
A
Avi Kivity 已提交
219 220
	/* 0xF0 - 0xF7 */
	0, 0, 0, 0,
221
	ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
A
Avi Kivity 已提交
222
	/* 0xF8 - 0xFF */
223
	ImplicitOps, 0, ImplicitOps, ImplicitOps,
224
	ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
A
Avi Kivity 已提交
225 226
};

227
static u32 twobyte_table[256] = {
A
Avi Kivity 已提交
228
	/* 0x00 - 0x0F */
229 230 231 232
	0, Group | GroupDual | Group7, 0, 0,
	0, ImplicitOps, ImplicitOps | Priv, 0,
	ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
	0, ImplicitOps | ModRM, 0, 0,
A
Avi Kivity 已提交
233 234 235
	/* 0x10 - 0x1F */
	0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
	/* 0x20 - 0x2F */
236 237 238
	ModRM | ImplicitOps | Priv, ModRM | Priv,
	ModRM | ImplicitOps | Priv, ModRM | Priv,
	0, 0, 0, 0,
A
Avi Kivity 已提交
239 240
	0, 0, 0, 0, 0, 0, 0, 0,
	/* 0x30 - 0x3F */
241 242
	ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
	ImplicitOps, ImplicitOps | Priv, 0, 0,
243
	0, 0, 0, 0, 0, 0, 0, 0,
A
Avi Kivity 已提交
244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
	/* 0x40 - 0x47 */
	DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
	DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
	DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
	DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
	/* 0x48 - 0x4F */
	DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
	DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
	DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
	DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
	/* 0x50 - 0x5F */
	0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
	/* 0x60 - 0x6F */
	0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
	/* 0x70 - 0x7F */
	0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
	/* 0x80 - 0x8F */
261 262
	SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
	SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
A
Avi Kivity 已提交
263 264 265
	/* 0x90 - 0x9F */
	0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
	/* 0xA0 - 0xA7 */
266 267
	ImplicitOps | Stack, ImplicitOps | Stack,
	0, DstMem | SrcReg | ModRM | BitOp,
268 269
	DstMem | SrcReg | Src2ImmByte | ModRM,
	DstMem | SrcReg | Src2CL | ModRM, 0, 0,
A
Avi Kivity 已提交
270
	/* 0xA8 - 0xAF */
271
	ImplicitOps | Stack, ImplicitOps | Stack,
272
	0, DstMem | SrcReg | ModRM | BitOp | Lock,
273 274 275
	DstMem | SrcReg | Src2ImmByte | ModRM,
	DstMem | SrcReg | Src2CL | ModRM,
	ModRM, 0,
A
Avi Kivity 已提交
276
	/* 0xB0 - 0xB7 */
277 278
	ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
	0, DstMem | SrcReg | ModRM | BitOp | Lock,
A
Avi Kivity 已提交
279 280 281
	0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
	    DstReg | SrcMem16 | ModRM | Mov,
	/* 0xB8 - 0xBF */
282 283
	0, 0,
	Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
A
Avi Kivity 已提交
284 285 286
	0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
	    DstReg | SrcMem16 | ModRM | Mov,
	/* 0xC0 - 0xCF */
287 288
	0, 0, 0, DstMem | SrcReg | ModRM | Mov,
	0, 0, 0, Group | GroupDual | Group9,
289
	0, 0, 0, 0, 0, 0, 0, 0,
A
Avi Kivity 已提交
290 291 292 293 294 295 296 297
	/* 0xD0 - 0xDF */
	0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
	/* 0xE0 - 0xEF */
	0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
	/* 0xF0 - 0xFF */
	0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
};

298
static u32 group_table[] = {
299
	[Group1_80*8] =
300 301 302 303 304 305 306 307
	ByteOp | DstMem | SrcImm | ModRM | Lock,
	ByteOp | DstMem | SrcImm | ModRM | Lock,
	ByteOp | DstMem | SrcImm | ModRM | Lock,
	ByteOp | DstMem | SrcImm | ModRM | Lock,
	ByteOp | DstMem | SrcImm | ModRM | Lock,
	ByteOp | DstMem | SrcImm | ModRM | Lock,
	ByteOp | DstMem | SrcImm | ModRM | Lock,
	ByteOp | DstMem | SrcImm | ModRM,
308
	[Group1_81*8] =
309 310 311 312 313 314 315 316
	DstMem | SrcImm | ModRM | Lock,
	DstMem | SrcImm | ModRM | Lock,
	DstMem | SrcImm | ModRM | Lock,
	DstMem | SrcImm | ModRM | Lock,
	DstMem | SrcImm | ModRM | Lock,
	DstMem | SrcImm | ModRM | Lock,
	DstMem | SrcImm | ModRM | Lock,
	DstMem | SrcImm | ModRM,
317
	[Group1_82*8] =
318 319 320 321 322 323 324 325
	ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
	ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
	ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
	ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
	ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
	ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
	ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
	ByteOp | DstMem | SrcImm | ModRM | No64,
326
	[Group1_83*8] =
327 328 329 330 331 332 333 334
	DstMem | SrcImmByte | ModRM | Lock,
	DstMem | SrcImmByte | ModRM | Lock,
	DstMem | SrcImmByte | ModRM | Lock,
	DstMem | SrcImmByte | ModRM | Lock,
	DstMem | SrcImmByte | ModRM | Lock,
	DstMem | SrcImmByte | ModRM | Lock,
	DstMem | SrcImmByte | ModRM | Lock,
	DstMem | SrcImmByte | ModRM,
335 336
	[Group1A*8] =
	DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
337 338 339 340 341
	[Group3_Byte*8] =
	ByteOp | SrcImm | DstMem | ModRM, 0,
	ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
	0, 0, 0, 0,
	[Group3*8] =
342
	DstMem | SrcImm | ModRM, 0,
343
	DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
344
	0, 0, 0, 0,
345 346 347 348
	[Group4*8] =
	ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
	0, 0, 0, 0, 0, 0,
	[Group5*8] =
349 350
	DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
	SrcMem | ModRM | Stack, 0,
351
	SrcMem | ModRM | Stack, SrcMemFAddr | ModRM | ImplicitOps,
352
	SrcMem | ModRM | Stack, 0,
353
	[Group7*8] =
354
	0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
355
	SrcNone | ModRM | DstMem | Mov, 0,
356
	SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
357 358
	[Group8*8] =
	0, 0, 0, 0,
359 360
	DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
	DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
361
	[Group9*8] =
362
	0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
363 364
};

365
static u32 group2_table[] = {
366
	[Group7*8] =
367
	SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
368
	SrcNone | ModRM | DstMem | Mov, 0,
369
	SrcMem16 | ModRM | Mov | Priv, 0,
370 371
	[Group9*8] =
	0, 0, 0, 0, 0, 0, 0, 0,
372 373
};

A
Avi Kivity 已提交
374
/* EFLAGS bit definitions. */
375 376 377 378
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
379 380
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
381 382
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
383 384
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
385
#define EFLG_IF (1<<9)
386
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
387 388 389 390 391 392 393 394 395 396 397 398 399
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

400
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
401 402 403 404 405 406 407 408 409 410 411 412 413 414
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
430 431 432 433 434 435 436 437 438

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

439 440 441 442 443 444
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

445 446 447 448 449 450 451 452 453
#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix)	\
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
			: "=m" (_eflags), "=m" ((_dst).val),		\
			  "=&r" (_tmp)					\
			: _y ((_src).val), "i" (EFLAGS_MASK));		\
454
	} while (0)
455 456


A
Avi Kivity 已提交
457 458
/* Raw emulation: instruction has two explicit operands. */
#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
459 460 461 462 463 464 465 466 467 468 469 470 471 472
	do {								\
		unsigned long _tmp;					\
									\
		switch ((_dst).bytes) {					\
		case 2:							\
			____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
			break;						\
		case 4:							\
			____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
			break;						\
		case 8:							\
			ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
			break;						\
		}							\
A
Avi Kivity 已提交
473 474 475 476
	} while (0)

#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
	do {								     \
477
		unsigned long _tmp;					     \
M
Mike Day 已提交
478
		switch ((_dst).bytes) {				             \
A
Avi Kivity 已提交
479
		case 1:							     \
480
			____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b");  \
A
Avi Kivity 已提交
481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
			break;						     \
		default:						     \
			__emulate_2op_nobyte(_op, _src, _dst, _eflags,	     \
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
#define emulate_2op_SrcB(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "c", "b", "c", "b", "c", "b", "c")

/* Source operand is byte, word, long or quad sized. */
#define emulate_2op_SrcV(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "q", "w", "r", _LO32, "r", "", "r")

/* Source operand is word, long or quad sized. */
#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags)               \
	__emulate_2op_nobyte(_op, _src, _dst, _eflags,			\
			     "w", "r", _LO32, "r", "", "r")

504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
/* Instruction has three operands and one operand is stored in ECX register */
#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) 	\
	do {									\
		unsigned long _tmp;						\
		_type _clv  = (_cl).val;  					\
		_type _srcv = (_src).val;    					\
		_type _dstv = (_dst).val;					\
										\
		__asm__ __volatile__ (						\
			_PRE_EFLAGS("0", "5", "2")				\
			_op _suffix " %4,%1 \n"					\
			_POST_EFLAGS("0", "5", "2")				\
			: "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp)		\
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)		\
			); 							\
										\
		(_cl).val  = (unsigned long) _clv;				\
		(_src).val = (unsigned long) _srcv;				\
		(_dst).val = (unsigned long) _dstv;				\
	} while (0)

#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags)				\
	do {									\
		switch ((_dst).bytes) {						\
		case 2:								\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,  	\
						"w", unsigned short);         	\
			break;							\
		case 4: 							\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,  	\
						"l", unsigned int);           	\
			break;							\
		case 8:								\
			ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,	\
						"q", unsigned long));  		\
			break;							\
		}								\
	} while (0)

543
#define __emulate_1op(_op, _dst, _eflags, _suffix)			\
A
Avi Kivity 已提交
544 545 546
	do {								\
		unsigned long _tmp;					\
									\
547 548 549 550 551 552 553 554 555 556 557 558
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
			: "=m" (_eflags), "+m" ((_dst).val),		\
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
#define emulate_1op(_op, _dst, _eflags)                                    \
	do {								\
M
Mike Day 已提交
559
		switch ((_dst).bytes) {				        \
560 561 562 563
		case 1:	__emulate_1op(_op, _dst, _eflags, "b"); break;	\
		case 2:	__emulate_1op(_op, _dst, _eflags, "w"); break;	\
		case 4:	__emulate_1op(_op, _dst, _eflags, "l"); break;	\
		case 8:	ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
A
Avi Kivity 已提交
564 565 566 567 568 569
		}							\
	} while (0)

/* Fetch next part of the instruction being emulated. */
#define insn_fetch(_type, _size, _eip)                                  \
({	unsigned long _x;						\
570
	rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size));		\
571
	if (rc != X86EMUL_CONTINUE)					\
A
Avi Kivity 已提交
572 573 574 575 576
		goto done;						\
	(_eip) += (_size);						\
	(_type)_x;							\
})

577 578 579 580 581 582 583
#define insn_fetch_arr(_arr, _size, _eip)                                \
({	rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size));		\
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_eip) += (_size);						\
})

584 585 586 587 588
static inline unsigned long ad_mask(struct decode_cache *c)
{
	return (1UL << (c->ad_bytes << 3)) - 1;
}

A
Avi Kivity 已提交
589
/* Access/update address held in a register, based on addressing mode. */
590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
static inline unsigned long
address_mask(struct decode_cache *c, unsigned long reg)
{
	if (c->ad_bytes == sizeof(unsigned long))
		return reg;
	else
		return reg & ad_mask(c);
}

static inline unsigned long
register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
{
	return base + address_mask(c, reg);
}

605 606 607 608 609 610 611 612
static inline void
register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
{
	if (c->ad_bytes == sizeof(unsigned long))
		*reg += inc;
	else
		*reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
}
A
Avi Kivity 已提交
613

614 615 616 617
static inline void jmp_rel(struct decode_cache *c, int rel)
{
	register_address_increment(c, &c->eip, rel);
}
618

619 620 621 622 623 624
static void set_seg_override(struct decode_cache *c, int seg)
{
	c->has_seg_override = true;
	c->seg_override = seg;
}

625 626
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops, int seg)
627 628 629 630
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

631
	return ops->get_cached_segment_base(seg, ctxt->vcpu);
632 633 634
}

static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
635
				       struct x86_emulate_ops *ops,
636 637 638 639 640
				       struct decode_cache *c)
{
	if (!c->has_seg_override)
		return 0;

641
	return seg_base(ctxt, ops, c->seg_override);
642 643
}

644 645
static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops)
646
{
647
	return seg_base(ctxt, ops, VCPU_SREG_ES);
648 649
}

650 651
static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops)
652
{
653
	return seg_base(ctxt, ops, VCPU_SREG_SS);
654 655
}

656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
				      u32 error, bool valid)
{
	ctxt->exception = vec;
	ctxt->error_code = error;
	ctxt->error_code_valid = valid;
	ctxt->restart = false;
}

static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
{
	emulate_exception(ctxt, GP_VECTOR, err, true);
}

static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
		       int err)
{
	ctxt->cr2 = addr;
	emulate_exception(ctxt, PF_VECTOR, err, true);
}

static void emulate_ud(struct x86_emulate_ctxt *ctxt)
{
	emulate_exception(ctxt, UD_VECTOR, 0, false);
}

static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
{
	emulate_exception(ctxt, TS_VECTOR, err, true);
}

687 688
static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops,
689
			      unsigned long eip, u8 *dest)
690 691 692
{
	struct fetch_cache *fc = &ctxt->decode.fetch;
	int rc;
693
	int size, cur_size;
694

695 696 697 698 699
	if (eip == fc->end) {
		cur_size = fc->end - fc->start;
		size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
		rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
				size, ctxt->vcpu, NULL);
700
		if (rc != X86EMUL_CONTINUE)
701
			return rc;
702
		fc->end += size;
703
	}
704
	*dest = fc->data[eip - fc->start];
705
	return X86EMUL_CONTINUE;
706 707 708 709 710 711
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long eip, void *dest, unsigned size)
{
712
	int rc;
713

714
	/* x86 instructions are limited to 15 bytes. */
715
	if (eip + size - ctxt->eip > 15)
716
		return X86EMUL_UNHANDLEABLE;
717 718
	while (size--) {
		rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
719
		if (rc != X86EMUL_CONTINUE)
720 721
			return rc;
	}
722
	return X86EMUL_CONTINUE;
723 724
}

725 726 727 728 729 730 731
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
static void *decode_register(u8 modrm_reg, unsigned long *regs,
			     int highbyte_regs)
A
Avi Kivity 已提交
732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750
{
	void *p;

	p = &regs[modrm_reg];
	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
		p = (unsigned char *)&regs[modrm_reg & 3] + 1;
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
			   void *ptr,
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
751
	rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
752
			   ctxt->vcpu, NULL);
753
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
754
		return rc;
755
	rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
756
			   ctxt->vcpu, NULL);
A
Avi Kivity 已提交
757 758 759
	return rc;
}

760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

795 796 797 798
static void decode_register_operand(struct operand *op,
				    struct decode_cache *c,
				    int inhibit_bytereg)
{
799
	unsigned reg = c->modrm_reg;
800
	int highbyte_regs = c->rex_prefix == 0;
801 802 803

	if (!(c->d & ModRM))
		reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
804 805
	op->type = OP_REG;
	if ((c->d & ByteOp) && !inhibit_bytereg) {
806
		op->ptr = decode_register(reg, c->regs, highbyte_regs);
807 808 809
		op->val = *(u8 *)op->ptr;
		op->bytes = 1;
	} else {
810
		op->ptr = decode_register(reg, c->regs, 0);
811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
		op->bytes = c->op_bytes;
		switch (op->bytes) {
		case 2:
			op->val = *(u16 *)op->ptr;
			break;
		case 4:
			op->val = *(u32 *)op->ptr;
			break;
		case 8:
			op->val = *(u64 *) op->ptr;
			break;
		}
	}
	op->orig_val = op->val;
}

827 828 829 830 831
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
			struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;
	u8 sib;
832
	int index_reg = 0, base_reg = 0, scale;
833
	int rc = X86EMUL_CONTINUE;
834 835 836 837 838 839 840 841 842 843 844 845 846 847 848

	if (c->rex_prefix) {
		c->modrm_reg = (c->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
		c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
	}

	c->modrm = insn_fetch(u8, 1, c->eip);
	c->modrm_mod |= (c->modrm & 0xc0) >> 6;
	c->modrm_reg |= (c->modrm & 0x38) >> 3;
	c->modrm_rm |= (c->modrm & 0x07);
	c->modrm_ea = 0;
	c->use_modrm_ea = 1;

	if (c->modrm_mod == 3) {
849 850 851
		c->modrm_ptr = decode_register(c->modrm_rm,
					       c->regs, c->d & ByteOp);
		c->modrm_val = *(unsigned long *)c->modrm_ptr;
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902
		return rc;
	}

	if (c->ad_bytes == 2) {
		unsigned bx = c->regs[VCPU_REGS_RBX];
		unsigned bp = c->regs[VCPU_REGS_RBP];
		unsigned si = c->regs[VCPU_REGS_RSI];
		unsigned di = c->regs[VCPU_REGS_RDI];

		/* 16-bit ModR/M decode. */
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 6)
				c->modrm_ea += insn_fetch(u16, 2, c->eip);
			break;
		case 1:
			c->modrm_ea += insn_fetch(s8, 1, c->eip);
			break;
		case 2:
			c->modrm_ea += insn_fetch(u16, 2, c->eip);
			break;
		}
		switch (c->modrm_rm) {
		case 0:
			c->modrm_ea += bx + si;
			break;
		case 1:
			c->modrm_ea += bx + di;
			break;
		case 2:
			c->modrm_ea += bp + si;
			break;
		case 3:
			c->modrm_ea += bp + di;
			break;
		case 4:
			c->modrm_ea += si;
			break;
		case 5:
			c->modrm_ea += di;
			break;
		case 6:
			if (c->modrm_mod != 0)
				c->modrm_ea += bp;
			break;
		case 7:
			c->modrm_ea += bx;
			break;
		}
		if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
		    (c->modrm_rm == 6 && c->modrm_mod != 0))
903 904
			if (!c->has_seg_override)
				set_seg_override(c, VCPU_SREG_SS);
905 906 907
		c->modrm_ea = (u16)c->modrm_ea;
	} else {
		/* 32/64-bit ModR/M decode. */
908
		if ((c->modrm_rm & 7) == 4) {
909 910 911 912 913
			sib = insn_fetch(u8, 1, c->eip);
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

914 915 916
			if ((base_reg & 7) == 5 && c->modrm_mod == 0)
				c->modrm_ea += insn_fetch(s32, 4, c->eip);
			else
917
				c->modrm_ea += c->regs[base_reg];
918
			if (index_reg != 4)
919
				c->modrm_ea += c->regs[index_reg] << scale;
920 921
		} else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
			if (ctxt->mode == X86EMUL_MODE_PROT64)
922
				c->rip_relative = 1;
923
		} else
924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
			c->modrm_ea += c->regs[c->modrm_rm];
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 5)
				c->modrm_ea += insn_fetch(s32, 4, c->eip);
			break;
		case 1:
			c->modrm_ea += insn_fetch(s8, 1, c->eip);
			break;
		case 2:
			c->modrm_ea += insn_fetch(s32, 4, c->eip);
			break;
		}
	}
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
		      struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;
946
	int rc = X86EMUL_CONTINUE;
947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962

	switch (c->ad_bytes) {
	case 2:
		c->modrm_ea = insn_fetch(u16, 2, c->eip);
		break;
	case 4:
		c->modrm_ea = insn_fetch(u32, 4, c->eip);
		break;
	case 8:
		c->modrm_ea = insn_fetch(u64, 8, c->eip);
		break;
	}
done:
	return rc;
}

A
Avi Kivity 已提交
963
int
964
x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
A
Avi Kivity 已提交
965
{
966
	struct decode_cache *c = &ctxt->decode;
967
	int rc = X86EMUL_CONTINUE;
A
Avi Kivity 已提交
968
	int mode = ctxt->mode;
969
	int def_op_bytes, def_ad_bytes, group;
A
Avi Kivity 已提交
970 971


972 973 974
	/* we cannot decode insn before we complete previous rep insn */
	WARN_ON(ctxt->restart);

975
	c->eip = ctxt->eip;
976
	c->fetch.start = c->fetch.end = c->eip;
977
	ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
A
Avi Kivity 已提交
978 979 980

	switch (mode) {
	case X86EMUL_MODE_REAL:
981
	case X86EMUL_MODE_VM86:
A
Avi Kivity 已提交
982
	case X86EMUL_MODE_PROT16:
983
		def_op_bytes = def_ad_bytes = 2;
A
Avi Kivity 已提交
984 985
		break;
	case X86EMUL_MODE_PROT32:
986
		def_op_bytes = def_ad_bytes = 4;
A
Avi Kivity 已提交
987
		break;
988
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
989
	case X86EMUL_MODE_PROT64:
990 991
		def_op_bytes = 4;
		def_ad_bytes = 8;
A
Avi Kivity 已提交
992 993 994 995 996 997
		break;
#endif
	default:
		return -1;
	}

998 999 1000
	c->op_bytes = def_op_bytes;
	c->ad_bytes = def_ad_bytes;

A
Avi Kivity 已提交
1001
	/* Legacy prefixes. */
1002
	for (;;) {
1003
		switch (c->b = insn_fetch(u8, 1, c->eip)) {
A
Avi Kivity 已提交
1004
		case 0x66:	/* operand-size override */
1005 1006
			/* switch between 2/4 bytes */
			c->op_bytes = def_op_bytes ^ 6;
A
Avi Kivity 已提交
1007 1008 1009
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
1010
				/* switch between 4/8 bytes */
1011
				c->ad_bytes = def_ad_bytes ^ 12;
A
Avi Kivity 已提交
1012
			else
1013
				/* switch between 2/4 bytes */
1014
				c->ad_bytes = def_ad_bytes ^ 6;
A
Avi Kivity 已提交
1015
			break;
1016
		case 0x26:	/* ES override */
A
Avi Kivity 已提交
1017
		case 0x2e:	/* CS override */
1018
		case 0x36:	/* SS override */
A
Avi Kivity 已提交
1019
		case 0x3e:	/* DS override */
1020
			set_seg_override(c, (c->b >> 3) & 3);
A
Avi Kivity 已提交
1021 1022 1023
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
1024
			set_seg_override(c, c->b & 7);
A
Avi Kivity 已提交
1025
			break;
1026 1027 1028
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
1029
			c->rex_prefix = c->b;
1030
			continue;
A
Avi Kivity 已提交
1031
		case 0xf0:	/* LOCK */
1032
			c->lock_prefix = 1;
A
Avi Kivity 已提交
1033
			break;
1034
		case 0xf2:	/* REPNE/REPNZ */
1035 1036
			c->rep_prefix = REPNE_PREFIX;
			break;
A
Avi Kivity 已提交
1037
		case 0xf3:	/* REP/REPE/REPZ */
1038
			c->rep_prefix = REPE_PREFIX;
A
Avi Kivity 已提交
1039 1040 1041 1042
			break;
		default:
			goto done_prefixes;
		}
1043 1044 1045

		/* Any legacy prefix after a REX prefix nullifies its effect. */

1046
		c->rex_prefix = 0;
A
Avi Kivity 已提交
1047 1048 1049 1050 1051
	}

done_prefixes:

	/* REX prefix. */
1052
	if (c->rex_prefix)
1053
		if (c->rex_prefix & 8)
1054
			c->op_bytes = 8;	/* REX.W */
A
Avi Kivity 已提交
1055 1056

	/* Opcode byte(s). */
1057 1058
	c->d = opcode_table[c->b];
	if (c->d == 0) {
A
Avi Kivity 已提交
1059
		/* Two-byte opcode? */
1060 1061 1062 1063
		if (c->b == 0x0f) {
			c->twobyte = 1;
			c->b = insn_fetch(u8, 1, c->eip);
			c->d = twobyte_table[c->b];
A
Avi Kivity 已提交
1064
		}
1065
	}
A
Avi Kivity 已提交
1066

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	if (c->d & Group) {
		group = c->d & GroupMask;
		c->modrm = insn_fetch(u8, 1, c->eip);
		--c->eip;

		group = (group << 3) + ((c->modrm >> 3) & 7);
		if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
			c->d = group2_table[group];
		else
			c->d = group_table[group];
	}

	/* Unrecognised? */
	if (c->d == 0) {
		DPRINTF("Cannot emulate %02x\n", c->b);
		return -1;
A
Avi Kivity 已提交
1083 1084
	}

1085 1086 1087
	if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
		c->op_bytes = 8;

A
Avi Kivity 已提交
1088
	/* ModRM and SIB bytes. */
1089 1090 1091 1092
	if (c->d & ModRM)
		rc = decode_modrm(ctxt, ops);
	else if (c->d & MemAbs)
		rc = decode_abs(ctxt, ops);
1093
	if (rc != X86EMUL_CONTINUE)
1094
		goto done;
A
Avi Kivity 已提交
1095

1096 1097
	if (!c->has_seg_override)
		set_seg_override(c, VCPU_SREG_DS);
1098

1099
	if (!(!c->twobyte && c->b == 0x8d))
1100
		c->modrm_ea += seg_override_base(ctxt, ops, c);
1101 1102 1103

	if (c->ad_bytes != 8)
		c->modrm_ea = (u32)c->modrm_ea;
1104 1105 1106 1107

	if (c->rip_relative)
		c->modrm_ea += c->eip;

A
Avi Kivity 已提交
1108 1109 1110 1111
	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
1112
	switch (c->d & SrcMask) {
A
Avi Kivity 已提交
1113 1114 1115
	case SrcNone:
		break;
	case SrcReg:
1116
		decode_register_operand(&c->src, c, 0);
A
Avi Kivity 已提交
1117 1118
		break;
	case SrcMem16:
1119
		c->src.bytes = 2;
A
Avi Kivity 已提交
1120 1121
		goto srcmem_common;
	case SrcMem32:
1122
		c->src.bytes = 4;
A
Avi Kivity 已提交
1123 1124
		goto srcmem_common;
	case SrcMem:
1125 1126
		c->src.bytes = (c->d & ByteOp) ? 1 :
							   c->op_bytes;
1127
		/* Don't fetch the address for invlpg: it could be unmapped. */
M
Mike Day 已提交
1128
		if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
1129
			break;
M
Mike Day 已提交
1130
	srcmem_common:
1131 1132 1133 1134
		/*
		 * For instructions with a ModR/M byte, switch to register
		 * access if Mod = 3.
		 */
1135 1136
		if ((c->d & ModRM) && c->modrm_mod == 3) {
			c->src.type = OP_REG;
1137
			c->src.val = c->modrm_val;
1138
			c->src.ptr = c->modrm_ptr;
1139 1140
			break;
		}
1141
		c->src.type = OP_MEM;
1142 1143
		c->src.ptr = (unsigned long *)c->modrm_ea;
		c->src.val = 0;
A
Avi Kivity 已提交
1144 1145
		break;
	case SrcImm:
1146
	case SrcImmU:
1147 1148 1149 1150 1151
		c->src.type = OP_IMM;
		c->src.ptr = (unsigned long *)c->eip;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
		if (c->src.bytes == 8)
			c->src.bytes = 4;
A
Avi Kivity 已提交
1152
		/* NB. Immediates are sign-extended as necessary. */
1153
		switch (c->src.bytes) {
A
Avi Kivity 已提交
1154
		case 1:
1155
			c->src.val = insn_fetch(s8, 1, c->eip);
A
Avi Kivity 已提交
1156 1157
			break;
		case 2:
1158
			c->src.val = insn_fetch(s16, 2, c->eip);
A
Avi Kivity 已提交
1159 1160
			break;
		case 4:
1161
			c->src.val = insn_fetch(s32, 4, c->eip);
A
Avi Kivity 已提交
1162 1163
			break;
		}
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
		if ((c->d & SrcMask) == SrcImmU) {
			switch (c->src.bytes) {
			case 1:
				c->src.val &= 0xff;
				break;
			case 2:
				c->src.val &= 0xffff;
				break;
			case 4:
				c->src.val &= 0xffffffff;
				break;
			}
		}
A
Avi Kivity 已提交
1177 1178
		break;
	case SrcImmByte:
1179
	case SrcImmUByte:
1180 1181 1182
		c->src.type = OP_IMM;
		c->src.ptr = (unsigned long *)c->eip;
		c->src.bytes = 1;
1183 1184 1185 1186
		if ((c->d & SrcMask) == SrcImmByte)
			c->src.val = insn_fetch(s8, 1, c->eip);
		else
			c->src.val = insn_fetch(u8, 1, c->eip);
A
Avi Kivity 已提交
1187
		break;
1188 1189 1190 1191
	case SrcOne:
		c->src.bytes = 1;
		c->src.val = 1;
		break;
1192 1193 1194 1195
	case SrcSI:
		c->src.type = OP_MEM;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
		c->src.ptr = (unsigned long *)
1196
			register_address(c,  seg_override_base(ctxt, ops, c),
1197 1198 1199
					 c->regs[VCPU_REGS_RSI]);
		c->src.val = 0;
		break;
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
	case SrcImmFAddr:
		c->src.type = OP_IMM;
		c->src.ptr = (unsigned long *)c->eip;
		c->src.bytes = c->op_bytes + 2;
		insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
		break;
	case SrcMemFAddr:
		c->src.type = OP_MEM;
		c->src.ptr = (unsigned long *)c->modrm_ea;
		c->src.bytes = c->op_bytes + 2;
		break;
A
Avi Kivity 已提交
1211 1212
	}

1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
	switch (c->d & Src2Mask) {
	case Src2None:
		break;
	case Src2CL:
		c->src2.bytes = 1;
		c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
		break;
	case Src2ImmByte:
		c->src2.type = OP_IMM;
		c->src2.ptr = (unsigned long *)c->eip;
		c->src2.bytes = 1;
		c->src2.val = insn_fetch(u8, 1, c->eip);
		break;
	case Src2One:
		c->src2.bytes = 1;
		c->src2.val = 1;
		break;
	}

1236
	/* Decode and fetch the destination operand: register or memory. */
1237
	switch (c->d & DstMask) {
1238 1239
	case ImplicitOps:
		/* Special instructions do their own operand decoding. */
1240
		return 0;
1241
	case DstReg:
1242
		decode_register_operand(&c->dst, c,
1243
			 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
1244 1245
		break;
	case DstMem:
1246
	case DstMem64:
1247
		if ((c->d & ModRM) && c->modrm_mod == 3) {
1248
			c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1249
			c->dst.type = OP_REG;
1250
			c->dst.val = c->dst.orig_val = c->modrm_val;
1251
			c->dst.ptr = c->modrm_ptr;
1252 1253
			break;
		}
1254
		c->dst.type = OP_MEM;
1255
		c->dst.ptr = (unsigned long *)c->modrm_ea;
1256 1257 1258 1259
		if ((c->d & DstMask) == DstMem64)
			c->dst.bytes = 8;
		else
			c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1260 1261 1262 1263 1264 1265 1266
		c->dst.val = 0;
		if (c->d & BitOp) {
			unsigned long mask = ~(c->dst.bytes * 8 - 1);

			c->dst.ptr = (void *)c->dst.ptr +
						   (c->src.val & mask) / 8;
		}
1267
		break;
1268 1269
	case DstAcc:
		c->dst.type = OP_REG;
1270
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1271
		c->dst.ptr = &c->regs[VCPU_REGS_RAX];
1272
		switch (c->dst.bytes) {
1273 1274 1275 1276 1277 1278 1279 1280 1281
			case 1:
				c->dst.val = *(u8 *)c->dst.ptr;
				break;
			case 2:
				c->dst.val = *(u16 *)c->dst.ptr;
				break;
			case 4:
				c->dst.val = *(u32 *)c->dst.ptr;
				break;
1282 1283 1284
			case 8:
				c->dst.val = *(u64 *)c->dst.ptr;
				break;
1285 1286 1287
		}
		c->dst.orig_val = c->dst.val;
		break;
1288 1289 1290 1291
	case DstDI:
		c->dst.type = OP_MEM;
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
		c->dst.ptr = (unsigned long *)
1292
			register_address(c, es_base(ctxt, ops),
1293 1294 1295
					 c->regs[VCPU_REGS_RDI]);
		c->dst.val = 0;
		break;
1296 1297 1298 1299 1300 1301
	}

done:
	return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
}

1302 1303 1304 1305 1306 1307
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long addr, void *dest, unsigned size)
{
	int rc;
	struct read_cache *mc = &ctxt->decode.mem_read;
1308
	u32 err;
1309 1310 1311 1312 1313 1314 1315

	while (size) {
		int n = min(size, 8u);
		size -= n;
		if (mc->pos < mc->end)
			goto read_cached;

1316 1317 1318
		rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
					ctxt->vcpu);
		if (rc == X86EMUL_PROPAGATE_FAULT)
1319
			emulate_pf(ctxt, addr, err);
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
		if (rc != X86EMUL_CONTINUE)
			return rc;
		mc->end += n;

	read_cached:
		memcpy(dest, mc->data + mc->pos, n);
		mc->pos += n;
		dest += n;
		addr += n;
	}
	return X86EMUL_CONTINUE;
}

1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
			   unsigned int size, unsigned short port,
			   void *dest)
{
	struct read_cache *rc = &ctxt->decode.io_read;

	if (rc->pos == rc->end) { /* refill pio read ahead */
		struct decode_cache *c = &ctxt->decode;
		unsigned int in_page, n;
		unsigned int count = c->rep_prefix ?
			address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
		in_page = (ctxt->eflags & EFLG_DF) ?
			offset_in_page(c->regs[VCPU_REGS_RDI]) :
			PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
		if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
			return 0;
		rc->end = n * size;
	}

	memcpy(dest, rc->data + rc->pos, size);
	rc->pos += size;
	return 1;
}

1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     struct x86_emulate_ops *ops,
				     u16 selector, struct desc_ptr *dt)
{
	if (selector & 1 << 2) {
		struct desc_struct desc;
		memset (dt, 0, sizeof *dt);
		if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
			return;

		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
		ops->get_gdt(dt, ctxt->vcpu);
}

/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	int ret;
	u32 err;
	ulong addr;

	get_descriptor_table_ptr(ctxt, ops, selector, &dt);

	if (dt.size < index * 8 + 7) {
1400
		emulate_gp(ctxt, selector & 0xfffc);
1401 1402 1403 1404 1405
		return X86EMUL_PROPAGATE_FAULT;
	}
	addr = dt.address + index * 8;
	ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,  &err);
	if (ret == X86EMUL_PROPAGATE_FAULT)
1406
		emulate_pf(ctxt, addr, err);
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424

       return ret;
}

/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    struct x86_emulate_ops *ops,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	u32 err;
	ulong addr;
	int ret;

	get_descriptor_table_ptr(ctxt, ops, selector, &dt);

	if (dt.size < index * 8 + 7) {
1425
		emulate_gp(ctxt, selector & 0xfffc);
1426 1427 1428 1429 1430 1431
		return X86EMUL_PROPAGATE_FAULT;
	}

	addr = dt.address + index * 8;
	ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
	if (ret == X86EMUL_PROPAGATE_FAULT)
1432
		emulate_pf(ctxt, addr, err);
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550

	return ret;
}

static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, int seg)
{
	struct desc_struct seg_desc;
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
	int ret;

	memset(&seg_desc, 0, sizeof seg_desc);

	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		goto load;
	}

	/* NULL selector is not valid for TR, CS and SS */
	if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

	ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

	/* can't load system descriptor into segment selecor */
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	rpl = selector & 3;
	dpl = seg_desc.dpl;
	cpl = ops->cpl(ctxt->vcpu);

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
		break;
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
		break;
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
		/*
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
		 */
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
		break;
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
		ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
	ops->set_segment_selector(selector, seg, ctxt->vcpu);
	ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
	return X86EMUL_CONTINUE;
exception:
1551
	emulate_exception(ctxt, err_vec, err_code, true);
1552 1553 1554
	return X86EMUL_PROPAGATE_FAULT;
}

1555 1556
static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops)
1557 1558 1559 1560 1561 1562
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.type  = OP_MEM;
	c->dst.bytes = c->op_bytes;
	c->dst.val = c->src.val;
1563
	register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
1564
	c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
1565 1566 1567
					       c->regs[VCPU_REGS_RSP]);
}

1568
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
1569 1570
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
1571 1572 1573 1574
{
	struct decode_cache *c = &ctxt->decode;
	int rc;

1575
	rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
1576 1577
						       c->regs[VCPU_REGS_RSP]),
			   dest, len);
1578
	if (rc != X86EMUL_CONTINUE)
1579 1580
		return rc;

1581
	register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
1582 1583
	return rc;
}
1584

1585 1586 1587 1588 1589 1590 1591
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
{
	int rc;
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1592
	int cpl = ops->cpl(ctxt->vcpu);
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611

	rc = emulate_pop(ctxt, ops, &val, len);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;

	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
		if (iopl < 3) {
1612
			emulate_gp(ctxt, 0);
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
			return X86EMUL_PROPAGATE_FAULT;
		}
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
	}

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
}

1628 1629
static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops, int seg)
1630 1631 1632
{
	struct decode_cache *c = &ctxt->decode;

1633
	c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
1634

1635
	emulate_push(ctxt, ops);
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
}

static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops, int seg)
{
	struct decode_cache *c = &ctxt->decode;
	unsigned long selector;
	int rc;

	rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
1646
	if (rc != X86EMUL_CONTINUE)
1647 1648
		return rc;

1649
	rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
1650 1651 1652
	return rc;
}

1653 1654
static void emulate_pusha(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops)
1655 1656 1657 1658 1659 1660 1661 1662 1663
{
	struct decode_cache *c = &ctxt->decode;
	unsigned long old_esp = c->regs[VCPU_REGS_RSP];
	int reg = VCPU_REGS_RAX;

	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
		(c->src.val = old_esp) : (c->src.val = c->regs[reg]);

1664
		emulate_push(ctxt, ops);
1665 1666 1667 1668 1669 1670 1671 1672
		++reg;
	}
}

static int emulate_popa(struct x86_emulate_ctxt *ctxt,
			struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;
1673
	int rc = X86EMUL_CONTINUE;
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
	int reg = VCPU_REGS_RDI;

	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
			register_address_increment(c, &c->regs[VCPU_REGS_RSP],
							c->op_bytes);
			--reg;
		}

		rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
1684
		if (rc != X86EMUL_CONTINUE)
1685 1686 1687 1688 1689 1690
			break;
		--reg;
	}
	return rc;
}

1691 1692 1693 1694 1695
static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;

1696
	return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
1697 1698
}

1699
static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
1700
{
1701
	struct decode_cache *c = &ctxt->decode;
1702 1703
	switch (c->modrm_reg) {
	case 0:	/* rol */
1704
		emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
1705 1706
		break;
	case 1:	/* ror */
1707
		emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
1708 1709
		break;
	case 2:	/* rcl */
1710
		emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
1711 1712
		break;
	case 3:	/* rcr */
1713
		emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
1714 1715 1716
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1717
		emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
1718 1719
		break;
	case 5:	/* shr */
1720
		emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
1721 1722
		break;
	case 7:	/* sar */
1723
		emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
1724 1725 1726 1727 1728
		break;
	}
}

static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
1729
			       struct x86_emulate_ops *ops)
1730 1731 1732 1733 1734
{
	struct decode_cache *c = &ctxt->decode;

	switch (c->modrm_reg) {
	case 0 ... 1:	/* test */
1735
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
1736 1737 1738 1739 1740
		break;
	case 2:	/* not */
		c->dst.val = ~c->dst.val;
		break;
	case 3:	/* neg */
1741
		emulate_1op("neg", c->dst, ctxt->eflags);
1742 1743
		break;
	default:
1744
		return 0;
1745
	}
1746
	return 1;
1747 1748 1749
}

static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
1750
			       struct x86_emulate_ops *ops)
1751 1752 1753 1754 1755
{
	struct decode_cache *c = &ctxt->decode;

	switch (c->modrm_reg) {
	case 0:	/* inc */
1756
		emulate_1op("inc", c->dst, ctxt->eflags);
1757 1758
		break;
	case 1:	/* dec */
1759
		emulate_1op("dec", c->dst, ctxt->eflags);
1760
		break;
1761 1762 1763 1764 1765
	case 2: /* call near abs */ {
		long int old_eip;
		old_eip = c->eip;
		c->eip = c->src.val;
		c->src.val = old_eip;
1766
		emulate_push(ctxt, ops);
1767 1768
		break;
	}
1769
	case 4: /* jmp abs */
1770
		c->eip = c->src.val;
1771 1772
		break;
	case 6:	/* push */
1773
		emulate_push(ctxt, ops);
1774 1775
		break;
	}
1776
	return X86EMUL_CONTINUE;
1777 1778 1779
}

static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
1780
			       struct x86_emulate_ops *ops)
1781 1782
{
	struct decode_cache *c = &ctxt->decode;
1783
	u64 old = c->dst.orig_val;
1784 1785 1786 1787 1788 1789

	if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
	    ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {

		c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
		c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
1790
		ctxt->eflags &= ~EFLG_ZF;
1791
	} else {
1792
		c->dst.val = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1793 1794
		       (u32) c->regs[VCPU_REGS_RBX];

1795
		ctxt->eflags |= EFLG_ZF;
1796
	}
1797
	return X86EMUL_CONTINUE;
1798 1799
}

1800 1801 1802 1803 1804 1805 1806 1807
static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;
	unsigned long cs;

	rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
1808
	if (rc != X86EMUL_CONTINUE)
1809 1810 1811 1812
		return rc;
	if (c->op_bytes == 4)
		c->eip = (u32)c->eip;
	rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1813
	if (rc != X86EMUL_CONTINUE)
1814
		return rc;
1815
	rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1816 1817 1818
	return rc;
}

1819 1820 1821 1822 1823
static inline int writeback(struct x86_emulate_ctxt *ctxt,
			    struct x86_emulate_ops *ops)
{
	int rc;
	struct decode_cache *c = &ctxt->decode;
1824
	u32 err;
1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852

	switch (c->dst.type) {
	case OP_REG:
		/* The 4-byte case *is* correct:
		 * in 64-bit mode we zero-extend.
		 */
		switch (c->dst.bytes) {
		case 1:
			*(u8 *)c->dst.ptr = (u8)c->dst.val;
			break;
		case 2:
			*(u16 *)c->dst.ptr = (u16)c->dst.val;
			break;
		case 4:
			*c->dst.ptr = (u32)c->dst.val;
			break;	/* 64b: zero-ext */
		case 8:
			*c->dst.ptr = c->dst.val;
			break;
		}
		break;
	case OP_MEM:
		if (c->lock_prefix)
			rc = ops->cmpxchg_emulated(
					(unsigned long)c->dst.ptr,
					&c->dst.orig_val,
					&c->dst.val,
					c->dst.bytes,
1853
					&err,
1854 1855 1856 1857 1858 1859
					ctxt->vcpu);
		else
			rc = ops->write_emulated(
					(unsigned long)c->dst.ptr,
					&c->dst.val,
					c->dst.bytes,
1860
					&err,
1861
					ctxt->vcpu);
1862
		if (rc == X86EMUL_PROPAGATE_FAULT)
1863
			emulate_pf(ctxt,
1864
					      (unsigned long)c->dst.ptr, err);
1865
		if (rc != X86EMUL_CONTINUE)
1866
			return rc;
1867 1868 1869 1870
		break;
	case OP_NONE:
		/* no writeback */
		break;
1871 1872 1873
	default:
		break;
	}
1874
	return X86EMUL_CONTINUE;
1875 1876
}

1877 1878
static inline void
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
1879 1880
			struct x86_emulate_ops *ops, struct desc_struct *cs,
			struct desc_struct *ss)
1881
{
1882 1883 1884
	memset(cs, 0, sizeof(struct desc_struct));
	ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
	memset(ss, 0, sizeof(struct desc_struct));
1885 1886

	cs->l = 0;		/* will be adjusted later */
1887
	set_desc_base(cs, 0);	/* flat segment */
1888
	cs->g = 1;		/* 4kb granularity */
1889
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
1890 1891 1892
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
1893 1894
	cs->p = 1;
	cs->d = 1;
1895

1896 1897
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
1898 1899 1900
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
1901
	ss->d = 1;		/* 32bit stack segment */
1902
	ss->dpl = 0;
1903
	ss->p = 1;
1904 1905 1906
}

static int
1907
emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1908 1909
{
	struct decode_cache *c = &ctxt->decode;
1910
	struct desc_struct cs, ss;
1911
	u64 msr_data;
1912
	u16 cs_sel, ss_sel;
1913 1914

	/* syscall is not available in real mode */
1915 1916
	if (ctxt->mode == X86EMUL_MODE_REAL ||
	    ctxt->mode == X86EMUL_MODE_VM86) {
1917
		emulate_ud(ctxt);
1918 1919
		return X86EMUL_PROPAGATE_FAULT;
	}
1920

1921
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1922

1923
	ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
1924
	msr_data >>= 32;
1925 1926
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
1927 1928

	if (is_long_mode(ctxt->vcpu)) {
1929
		cs.d = 0;
1930 1931
		cs.l = 1;
	}
1932 1933 1934 1935
	ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1936 1937 1938 1939 1940 1941

	c->regs[VCPU_REGS_RCX] = c->eip;
	if (is_long_mode(ctxt->vcpu)) {
#ifdef CONFIG_X86_64
		c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;

1942 1943 1944
		ops->get_msr(ctxt->vcpu,
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
1945 1946
		c->eip = msr_data;

1947
		ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
1948 1949 1950 1951
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
1952
		ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
1953 1954 1955 1956 1957
		c->eip = (u32)msr_data;

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

1958
	return X86EMUL_CONTINUE;
1959 1960
}

1961
static int
1962
emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1963 1964
{
	struct decode_cache *c = &ctxt->decode;
1965
	struct desc_struct cs, ss;
1966
	u64 msr_data;
1967
	u16 cs_sel, ss_sel;
1968

1969 1970
	/* inject #GP if in real mode */
	if (ctxt->mode == X86EMUL_MODE_REAL) {
1971
		emulate_gp(ctxt, 0);
1972
		return X86EMUL_PROPAGATE_FAULT;
1973 1974 1975 1976 1977
	}

	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
1978
	if (ctxt->mode == X86EMUL_MODE_PROT64) {
1979
		emulate_ud(ctxt);
1980 1981
		return X86EMUL_PROPAGATE_FAULT;
	}
1982

1983
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1984

1985
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
1986 1987 1988
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
		if ((msr_data & 0xfffc) == 0x0) {
1989
			emulate_gp(ctxt, 0);
1990
			return X86EMUL_PROPAGATE_FAULT;
1991 1992 1993 1994
		}
		break;
	case X86EMUL_MODE_PROT64:
		if (msr_data == 0x0) {
1995
			emulate_gp(ctxt, 0);
1996
			return X86EMUL_PROPAGATE_FAULT;
1997 1998 1999 2000 2001
		}
		break;
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2002 2003 2004 2005
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2006 2007
	if (ctxt->mode == X86EMUL_MODE_PROT64
		|| is_long_mode(ctxt->vcpu)) {
2008
		cs.d = 0;
2009 2010 2011
		cs.l = 1;
	}

2012 2013 2014 2015
	ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
2016

2017
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
2018 2019
	c->eip = msr_data;

2020
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
2021 2022
	c->regs[VCPU_REGS_RSP] = msr_data;

2023
	return X86EMUL_CONTINUE;
2024 2025
}

2026
static int
2027
emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
2028 2029
{
	struct decode_cache *c = &ctxt->decode;
2030
	struct desc_struct cs, ss;
2031 2032
	u64 msr_data;
	int usermode;
2033
	u16 cs_sel, ss_sel;
2034

2035 2036 2037
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
	    ctxt->mode == X86EMUL_MODE_VM86) {
2038
		emulate_gp(ctxt, 0);
2039
		return X86EMUL_PROPAGATE_FAULT;
2040 2041
	}

2042
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
2043 2044 2045 2046 2047 2048 2049 2050

	if ((c->rex_prefix & 0x8) != 0x0)
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2051
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
2052 2053
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2054
		cs_sel = (u16)(msr_data + 16);
2055
		if ((msr_data & 0xfffc) == 0x0) {
2056
			emulate_gp(ctxt, 0);
2057
			return X86EMUL_PROPAGATE_FAULT;
2058
		}
2059
		ss_sel = (u16)(msr_data + 24);
2060 2061
		break;
	case X86EMUL_MODE_PROT64:
2062
		cs_sel = (u16)(msr_data + 32);
2063
		if (msr_data == 0x0) {
2064
			emulate_gp(ctxt, 0);
2065
			return X86EMUL_PROPAGATE_FAULT;
2066
		}
2067 2068
		ss_sel = cs_sel + 8;
		cs.d = 0;
2069 2070 2071
		cs.l = 1;
		break;
	}
2072 2073
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2074

2075 2076 2077 2078
	ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
2079

2080 2081
	c->eip = c->regs[VCPU_REGS_RDX];
	c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
2082

2083
	return X86EMUL_CONTINUE;
2084 2085
}

2086 2087
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops)
2088 2089 2090 2091 2092 2093 2094
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2095
	return ops->cpl(ctxt->vcpu) > iopl;
2096 2097 2098 2099 2100 2101
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    struct x86_emulate_ops *ops,
					    u16 port, u16 len)
{
2102
	struct desc_struct tr_seg;
2103 2104 2105 2106 2107
	int r;
	u16 io_bitmap_ptr;
	u8 perm, bit_idx = port & 0x7;
	unsigned mask = (1 << len) - 1;

2108 2109
	ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
	if (!tr_seg.p)
2110
		return false;
2111
	if (desc_limit_scaled(&tr_seg) < 103)
2112
		return false;
2113 2114
	r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
			  ctxt->vcpu, NULL);
2115 2116
	if (r != X86EMUL_CONTINUE)
		return false;
2117
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2118
		return false;
2119 2120
	r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
			  &perm, 1, ctxt->vcpu, NULL);
2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 u16 port, u16 len)
{
2132
	if (emulator_bad_iopl(ctxt, ops))
2133 2134 2135 2136 2137
		if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
			return false;
	return true;
}

2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;

	tss->ip = c->eip;
	tss->flag = ctxt->eflags;
	tss->ax = c->regs[VCPU_REGS_RAX];
	tss->cx = c->regs[VCPU_REGS_RCX];
	tss->dx = c->regs[VCPU_REGS_RDX];
	tss->bx = c->regs[VCPU_REGS_RBX];
	tss->sp = c->regs[VCPU_REGS_RSP];
	tss->bp = c->regs[VCPU_REGS_RBP];
	tss->si = c->regs[VCPU_REGS_RSI];
	tss->di = c->regs[VCPU_REGS_RDI];

	tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
	tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
	tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
	tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

	c->eip = tss->ip;
	ctxt->eflags = tss->flag | 2;
	c->regs[VCPU_REGS_RAX] = tss->ax;
	c->regs[VCPU_REGS_RCX] = tss->cx;
	c->regs[VCPU_REGS_RDX] = tss->dx;
	c->regs[VCPU_REGS_RBX] = tss->bx;
	c->regs[VCPU_REGS_RSP] = tss->sp;
	c->regs[VCPU_REGS_RBP] = tss->bp;
	c->regs[VCPU_REGS_RSI] = tss->si;
	c->regs[VCPU_REGS_RDI] = tss->di;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
	ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
	ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
	ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_16 tss_seg;
	int ret;
	u32 err, new_tss_base = get_desc_base(new_desc);

	ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
2226
		emulate_pf(ctxt, old_tss_base, err);
2227 2228 2229 2230 2231 2232 2233 2234 2235
		return ret;
	}

	save_state_to_tss16(ctxt, ops, &tss_seg);

	ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			     &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
2236
		emulate_pf(ctxt, old_tss_base, err);
2237 2238 2239 2240 2241 2242 2243
		return ret;
	}

	ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
2244
		emulate_pf(ctxt, new_tss_base, err);
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
		return ret;
	}

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

		ret = ops->write_std(new_tss_base,
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
				     ctxt->vcpu, &err);
		if (ret == X86EMUL_PROPAGATE_FAULT) {
			/* FIXME: need to provide precise fault address */
2257
			emulate_pf(ctxt, new_tss_base, err);
2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
			return ret;
		}
	}

	return load_state_from_tss16(ctxt, ops, &tss_seg);
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;

	tss->cr3 = ops->get_cr(3, ctxt->vcpu);
	tss->eip = c->eip;
	tss->eflags = ctxt->eflags;
	tss->eax = c->regs[VCPU_REGS_RAX];
	tss->ecx = c->regs[VCPU_REGS_RCX];
	tss->edx = c->regs[VCPU_REGS_RDX];
	tss->ebx = c->regs[VCPU_REGS_RBX];
	tss->esp = c->regs[VCPU_REGS_RSP];
	tss->ebp = c->regs[VCPU_REGS_RBP];
	tss->esi = c->regs[VCPU_REGS_RSI];
	tss->edi = c->regs[VCPU_REGS_RDI];

	tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
	tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
	tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
	tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
	tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
	tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

2299
	if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
2300
		emulate_gp(ctxt, 0);
2301 2302
		return X86EMUL_PROPAGATE_FAULT;
	}
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
	c->eip = tss->eip;
	ctxt->eflags = tss->eflags | 2;
	c->regs[VCPU_REGS_RAX] = tss->eax;
	c->regs[VCPU_REGS_RCX] = tss->ecx;
	c->regs[VCPU_REGS_RDX] = tss->edx;
	c->regs[VCPU_REGS_RBX] = tss->ebx;
	c->regs[VCPU_REGS_RSP] = tss->esp;
	c->regs[VCPU_REGS_RBP] = tss->ebp;
	c->regs[VCPU_REGS_RSI] = tss->esi;
	c->regs[VCPU_REGS_RDI] = tss->edi;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
	ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
	ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
	ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
	ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
	ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_32 tss_seg;
	int ret;
	u32 err, new_tss_base = get_desc_base(new_desc);

	ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
2368
		emulate_pf(ctxt, old_tss_base, err);
2369 2370 2371 2372 2373 2374 2375 2376 2377
		return ret;
	}

	save_state_to_tss32(ctxt, ops, &tss_seg);

	ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			     &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
2378
		emulate_pf(ctxt, old_tss_base, err);
2379 2380 2381 2382 2383 2384 2385
		return ret;
	}

	ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
2386
		emulate_pf(ctxt, new_tss_base, err);
2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398
		return ret;
	}

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

		ret = ops->write_std(new_tss_base,
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
				     ctxt->vcpu, &err);
		if (ret == X86EMUL_PROPAGATE_FAULT) {
			/* FIXME: need to provide precise fault address */
2399
			emulate_pf(ctxt, new_tss_base, err);
2400 2401 2402 2403 2404 2405 2406 2407
			return ret;
		}
	}

	return load_state_from_tss32(ctxt, ops, &tss_seg);
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2408 2409 2410
				   struct x86_emulate_ops *ops,
				   u16 tss_selector, int reason,
				   bool has_error_code, u32 error_code)
2411 2412 2413 2414 2415
{
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
	u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
	ulong old_tss_base =
2416
		ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
2417
	u32 desc_limit;
2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432

	/* FIXME: old_tss_base == ~0 ? */

	ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

	if (reason != TASK_SWITCH_IRET) {
		if ((tss_selector & 3) > next_tss_desc.dpl ||
		    ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
2433
			emulate_gp(ctxt, 0);
2434 2435 2436 2437
			return X86EMUL_PROPAGATE_FAULT;
		}
	}

2438 2439 2440 2441
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2442
		emulate_ts(ctxt, tss_selector & 0xfffc);
2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
		write_segment_descriptor(ctxt, ops, old_tss_sel,
					 &curr_tss_desc);
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
	   note that old_tss_sel is not used afetr this point */
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
		ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
	else
		ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
2466 2467
	if (ret != X86EMUL_CONTINUE)
		return ret;
2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
		write_segment_descriptor(ctxt, ops, tss_selector,
					 &next_tss_desc);
	}

	ops->set_cr(0,  ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
	ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
	ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);

2482 2483 2484 2485 2486 2487
	if (has_error_code) {
		struct decode_cache *c = &ctxt->decode;

		c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		c->lock_prefix = 0;
		c->src.val = (unsigned long) error_code;
2488
		emulate_push(ctxt, ops);
2489 2490
	}

2491 2492 2493 2494 2495
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
2496 2497
			 u16 tss_selector, int reason,
			 bool has_error_code, u32 error_code)
2498 2499 2500 2501 2502
{
	struct decode_cache *c = &ctxt->decode;
	int rc;

	c->eip = ctxt->eip;
2503
	c->dst.type = OP_NONE;
2504

2505 2506
	rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
				     has_error_code, error_code);
2507 2508

	if (rc == X86EMUL_CONTINUE) {
2509
		rc = writeback(ctxt, ops);
2510 2511
		if (rc == X86EMUL_CONTINUE)
			ctxt->eip = c->eip;
2512 2513
	}

2514
	return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
2515 2516
}

2517
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
2518
			    int reg, struct operand *op)
2519 2520 2521 2522
{
	struct decode_cache *c = &ctxt->decode;
	int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;

2523 2524
	register_address_increment(c, &c->regs[reg], df * op->bytes);
	op->ptr = (unsigned long *)register_address(c,  base, c->regs[reg]);
2525 2526
}

2527
int
2528
x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
2529 2530 2531
{
	u64 msr_data;
	struct decode_cache *c = &ctxt->decode;
2532
	int rc = X86EMUL_CONTINUE;
2533
	int saved_dst_type = c->dst.type;
2534

2535
	ctxt->decode.mem_read.pos = 0;
2536

2537
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
2538
		emulate_ud(ctxt);
2539 2540 2541
		goto done;
	}

2542
	/* LOCK prefix is allowed only with some instructions */
2543
	if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
2544
		emulate_ud(ctxt);
2545 2546 2547
		goto done;
	}

2548
	/* Privileged instruction can be executed only in CPL=0 */
2549
	if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
2550
		emulate_gp(ctxt, 0);
2551 2552 2553
		goto done;
	}

2554
	if (c->rep_prefix && (c->d & String)) {
2555
		ctxt->restart = true;
2556
		/* All REP prefixes have the same first termination condition */
2557
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
2558 2559
		string_done:
			ctxt->restart = false;
2560
			ctxt->eip = c->eip;
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
			goto done;
		}
		/* The second termination condition only applies for REPE
		 * and REPNE. Test if the repeat string operation prefix is
		 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
		 * corresponding termination condition according to:
		 * 	- if REPE/REPZ and ZF = 0 then done
		 * 	- if REPNE/REPNZ and ZF = 1 then done
		 */
		if ((c->b == 0xa6) || (c->b == 0xa7) ||
2571
		    (c->b == 0xae) || (c->b == 0xaf)) {
2572
			if ((c->rep_prefix == REPE_PREFIX) &&
2573 2574
			    ((ctxt->eflags & EFLG_ZF) == 0))
				goto string_done;
2575
			if ((c->rep_prefix == REPNE_PREFIX) &&
2576 2577
			    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
				goto string_done;
2578
		}
2579
		c->eip = ctxt->eip;
2580 2581
	}

2582
	if (c->src.type == OP_MEM) {
2583
		rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
2584
					c->src.valptr, c->src.bytes);
2585
		if (rc != X86EMUL_CONTINUE)
2586 2587 2588 2589
			goto done;
		c->src.orig_val = c->src.val;
	}

2590
	if (c->src2.type == OP_MEM) {
2591 2592
		rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
					&c->src2.val, c->src2.bytes);
2593 2594 2595 2596
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

2597 2598 2599 2600
	if ((c->d & DstMask) == ImplicitOps)
		goto special_insn;


2601 2602
	if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
		/* optimisation - avoid slow emulated read if Mov */
2603 2604
		rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
				   &c->dst.val, c->dst.bytes);
2605 2606
		if (rc != X86EMUL_CONTINUE)
			goto done;
2607
	}
2608
	c->dst.orig_val = c->dst.val;
2609

2610 2611
special_insn:

2612
	if (c->twobyte)
A
Avi Kivity 已提交
2613 2614
		goto twobyte_insn;

2615
	switch (c->b) {
A
Avi Kivity 已提交
2616 2617
	case 0x00 ... 0x05:
	      add:		/* add */
2618
		emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2619
		break;
2620
	case 0x06:		/* push es */
2621
		emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
2622 2623 2624
		break;
	case 0x07:		/* pop es */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
2625
		if (rc != X86EMUL_CONTINUE)
2626 2627
			goto done;
		break;
A
Avi Kivity 已提交
2628 2629
	case 0x08 ... 0x0d:
	      or:		/* or */
2630
		emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2631
		break;
2632
	case 0x0e:		/* push cs */
2633
		emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
2634
		break;
A
Avi Kivity 已提交
2635 2636
	case 0x10 ... 0x15:
	      adc:		/* adc */
2637
		emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2638
		break;
2639
	case 0x16:		/* push ss */
2640
		emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
2641 2642 2643
		break;
	case 0x17:		/* pop ss */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
2644
		if (rc != X86EMUL_CONTINUE)
2645 2646
			goto done;
		break;
A
Avi Kivity 已提交
2647 2648
	case 0x18 ... 0x1d:
	      sbb:		/* sbb */
2649
		emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2650
		break;
2651
	case 0x1e:		/* push ds */
2652
		emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
2653 2654 2655
		break;
	case 0x1f:		/* pop ds */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
2656
		if (rc != X86EMUL_CONTINUE)
2657 2658
			goto done;
		break;
2659
	case 0x20 ... 0x25:
A
Avi Kivity 已提交
2660
	      and:		/* and */
2661
		emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2662 2663 2664
		break;
	case 0x28 ... 0x2d:
	      sub:		/* sub */
2665
		emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2666 2667 2668
		break;
	case 0x30 ... 0x35:
	      xor:		/* xor */
2669
		emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2670 2671 2672
		break;
	case 0x38 ... 0x3d:
	      cmp:		/* cmp */
2673
		emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2674
		break;
2675 2676 2677 2678 2679 2680 2681
	case 0x40 ... 0x47: /* inc r16/r32 */
		emulate_1op("inc", c->dst, ctxt->eflags);
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
		emulate_1op("dec", c->dst, ctxt->eflags);
		break;
	case 0x50 ... 0x57:  /* push reg */
2682
		emulate_push(ctxt, ops);
2683 2684 2685
		break;
	case 0x58 ... 0x5f: /* pop reg */
	pop_instruction:
2686
		rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
2687
		if (rc != X86EMUL_CONTINUE)
2688 2689
			goto done;
		break;
2690
	case 0x60:	/* pusha */
2691
		emulate_pusha(ctxt, ops);
2692 2693 2694
		break;
	case 0x61:	/* popa */
		rc = emulate_popa(ctxt, ops);
2695
		if (rc != X86EMUL_CONTINUE)
2696 2697
			goto done;
		break;
A
Avi Kivity 已提交
2698
	case 0x63:		/* movsxd */
2699
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
2700
			goto cannot_emulate;
2701
		c->dst.val = (s32) c->src.val;
A
Avi Kivity 已提交
2702
		break;
2703
	case 0x68: /* push imm */
2704
	case 0x6a: /* push imm8 */
2705
		emulate_push(ctxt, ops);
2706 2707 2708
		break;
	case 0x6c:		/* insb */
	case 0x6d:		/* insw/insd */
2709
		c->dst.bytes = min(c->dst.bytes, 4u);
2710
		if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
2711
					  c->dst.bytes)) {
2712
			emulate_gp(ctxt, 0);
2713 2714
			goto done;
		}
2715 2716
		if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
				     c->regs[VCPU_REGS_RDX], &c->dst.val))
2717 2718
			goto done; /* IO is needed, skip writeback */
		break;
2719 2720
	case 0x6e:		/* outsb */
	case 0x6f:		/* outsw/outsd */
2721
		c->src.bytes = min(c->src.bytes, 4u);
2722
		if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
2723
					  c->src.bytes)) {
2724
			emulate_gp(ctxt, 0);
2725 2726
			goto done;
		}
2727 2728 2729 2730 2731
		ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
				      &c->src.val, 1, ctxt->vcpu);

		c->dst.type = OP_NONE; /* nothing to writeback */
		break;
2732
	case 0x70 ... 0x7f: /* jcc (short) */
2733
		if (test_cc(c->b, ctxt->eflags))
2734
			jmp_rel(c, c->src.val);
2735
		break;
A
Avi Kivity 已提交
2736
	case 0x80 ... 0x83:	/* Grp1 */
2737
		switch (c->modrm_reg) {
A
Avi Kivity 已提交
2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756
		case 0:
			goto add;
		case 1:
			goto or;
		case 2:
			goto adc;
		case 3:
			goto sbb;
		case 4:
			goto and;
		case 5:
			goto sub;
		case 6:
			goto xor;
		case 7:
			goto cmp;
		}
		break;
	case 0x84 ... 0x85:
2757
	test:
2758
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
2759 2760
		break;
	case 0x86 ... 0x87:	/* xchg */
2761
	xchg:
A
Avi Kivity 已提交
2762
		/* Write back the register source. */
2763
		switch (c->dst.bytes) {
A
Avi Kivity 已提交
2764
		case 1:
2765
			*(u8 *) c->src.ptr = (u8) c->dst.val;
A
Avi Kivity 已提交
2766 2767
			break;
		case 2:
2768
			*(u16 *) c->src.ptr = (u16) c->dst.val;
A
Avi Kivity 已提交
2769 2770
			break;
		case 4:
2771
			*c->src.ptr = (u32) c->dst.val;
A
Avi Kivity 已提交
2772 2773
			break;	/* 64b reg: zero-extend */
		case 8:
2774
			*c->src.ptr = c->dst.val;
A
Avi Kivity 已提交
2775 2776 2777 2778 2779 2780
			break;
		}
		/*
		 * Write back the memory destination with implicit LOCK
		 * prefix.
		 */
2781 2782
		c->dst.val = c->src.val;
		c->lock_prefix = 1;
A
Avi Kivity 已提交
2783 2784
		break;
	case 0x88 ... 0x8b:	/* mov */
2785
		goto mov;
2786 2787
	case 0x8c:  /* mov r/m, sreg */
		if (c->modrm_reg > VCPU_SREG_GS) {
2788
			emulate_ud(ctxt);
2789
			goto done;
2790
		}
2791
		c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
2792
		break;
N
Nitin A Kamble 已提交
2793
	case 0x8d: /* lea r16/r32, m */
2794
		c->dst.val = c->modrm_ea;
N
Nitin A Kamble 已提交
2795
		break;
2796 2797 2798 2799
	case 0x8e: { /* mov seg, r/m16 */
		uint16_t sel;

		sel = c->src.val;
2800

2801 2802
		if (c->modrm_reg == VCPU_SREG_CS ||
		    c->modrm_reg > VCPU_SREG_GS) {
2803
			emulate_ud(ctxt);
2804 2805 2806
			goto done;
		}

2807
		if (c->modrm_reg == VCPU_SREG_SS)
2808
			ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
2809

2810
		rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
2811 2812 2813 2814

		c->dst.type = OP_NONE;  /* Disable writeback. */
		break;
	}
A
Avi Kivity 已提交
2815
	case 0x8f:		/* pop (sole member of Grp1a) */
2816
		rc = emulate_grp1a(ctxt, ops);
2817
		if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
2818 2819
			goto done;
		break;
2820
	case 0x90: /* nop / xchg r8,rax */
2821 2822
		if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
			c->dst.type = OP_NONE;  /* nop */
2823 2824 2825
			break;
		}
	case 0x91 ... 0x97: /* xchg reg,rax */
2826 2827
		c->src.type = OP_REG;
		c->src.bytes = c->op_bytes;
2828 2829 2830
		c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
		c->src.val = *(c->src.ptr);
		goto xchg;
N
Nitin A Kamble 已提交
2831
	case 0x9c: /* pushf */
2832
		c->src.val =  (unsigned long) ctxt->eflags;
2833
		emulate_push(ctxt, ops);
2834
		break;
N
Nitin A Kamble 已提交
2835
	case 0x9d: /* popf */
A
Avi Kivity 已提交
2836
		c->dst.type = OP_REG;
2837
		c->dst.ptr = (unsigned long *) &ctxt->eflags;
A
Avi Kivity 已提交
2838
		c->dst.bytes = c->op_bytes;
2839 2840 2841 2842
		rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		break;
2843 2844 2845 2846 2847 2848 2849
	case 0xa0 ... 0xa1:	/* mov */
		c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
		c->dst.val = c->src.val;
		break;
	case 0xa2 ... 0xa3:	/* mov */
		c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
		break;
A
Avi Kivity 已提交
2850
	case 0xa4 ... 0xa5:	/* movs */
2851
		goto mov;
A
Avi Kivity 已提交
2852
	case 0xa6 ... 0xa7:	/* cmps */
2853 2854
		c->dst.type = OP_NONE; /* Disable writeback. */
		DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
2855
		goto cmp;
2856 2857
	case 0xa8 ... 0xa9:	/* test ax, imm */
		goto test;
A
Avi Kivity 已提交
2858
	case 0xaa ... 0xab:	/* stos */
2859
		c->dst.val = c->regs[VCPU_REGS_RAX];
A
Avi Kivity 已提交
2860 2861
		break;
	case 0xac ... 0xad:	/* lods */
2862
		goto mov;
A
Avi Kivity 已提交
2863 2864 2865
	case 0xae ... 0xaf:	/* scas */
		DPRINTF("Urk! I don't handle SCAS.\n");
		goto cannot_emulate;
2866
	case 0xb0 ... 0xbf: /* mov r, imm */
2867
		goto mov;
2868 2869 2870
	case 0xc0 ... 0xc1:
		emulate_grp2(ctxt);
		break;
2871
	case 0xc3: /* ret */
A
Avi Kivity 已提交
2872
		c->dst.type = OP_REG;
2873
		c->dst.ptr = &c->eip;
A
Avi Kivity 已提交
2874
		c->dst.bytes = c->op_bytes;
2875
		goto pop_instruction;
2876 2877 2878 2879
	case 0xc6 ... 0xc7:	/* mov (sole member of Grp11) */
	mov:
		c->dst.val = c->src.val;
		break;
2880 2881
	case 0xcb:		/* ret far */
		rc = emulate_ret_far(ctxt, ops);
2882
		if (rc != X86EMUL_CONTINUE)
2883 2884
			goto done;
		break;
2885 2886 2887 2888 2889 2890 2891 2892
	case 0xd0 ... 0xd1:	/* Grp2 */
		c->src.val = 1;
		emulate_grp2(ctxt);
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
		c->src.val = c->regs[VCPU_REGS_RCX];
		emulate_grp2(ctxt);
		break;
2893 2894
	case 0xe4: 	/* inb */
	case 0xe5: 	/* in */
2895
		goto do_io_in;
2896 2897
	case 0xe6: /* outb */
	case 0xe7: /* out */
2898
		goto do_io_out;
2899
	case 0xe8: /* call (near) */ {
2900
		long int rel = c->src.val;
2901
		c->src.val = (unsigned long) c->eip;
2902
		jmp_rel(c, rel);
2903
		emulate_push(ctxt, ops);
2904
		break;
2905 2906
	}
	case 0xe9: /* jmp rel */
2907
		goto jmp;
2908 2909
	case 0xea: { /* jmp far */
		unsigned short sel;
2910
	jump_far:
2911 2912 2913
		memcpy(&sel, c->src.valptr + c->op_bytes, 2);

		if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
2914
			goto done;
2915

2916 2917
		c->eip = 0;
		memcpy(&c->eip, c->src.valptr, c->op_bytes);
2918
		break;
2919
	}
2920 2921
	case 0xeb:
	      jmp:		/* jmp rel short */
2922
		jmp_rel(c, c->src.val);
2923
		c->dst.type = OP_NONE; /* Disable writeback. */
2924
		break;
2925 2926
	case 0xec: /* in al,dx */
	case 0xed: /* in (e/r)ax,dx */
2927 2928 2929 2930
		c->src.val = c->regs[VCPU_REGS_RDX];
	do_io_in:
		c->dst.bytes = min(c->dst.bytes, 4u);
		if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
2931
			emulate_gp(ctxt, 0);
2932 2933
			goto done;
		}
2934 2935
		if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
				     &c->dst.val))
2936 2937
			goto done; /* IO is needed */
		break;
2938 2939
	case 0xee: /* out al,dx */
	case 0xef: /* out (e/r)ax,dx */
2940 2941 2942 2943
		c->src.val = c->regs[VCPU_REGS_RDX];
	do_io_out:
		c->dst.bytes = min(c->dst.bytes, 4u);
		if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
2944
			emulate_gp(ctxt, 0);
2945 2946
			goto done;
		}
2947 2948 2949
		ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
				      ctxt->vcpu);
		c->dst.type = OP_NONE;	/* Disable writeback. */
2950
		break;
2951
	case 0xf4:              /* hlt */
2952
		ctxt->vcpu->arch.halt_request = 1;
2953
		break;
2954 2955 2956 2957 2958
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		c->dst.type = OP_NONE;	/* Disable writeback. */
		break;
2959
	case 0xf6 ... 0xf7:	/* Grp3 */
2960 2961
		if (!emulate_grp3(ctxt, ops))
			goto cannot_emulate;
2962
		break;
2963 2964 2965 2966 2967
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		c->dst.type = OP_NONE;	/* Disable writeback. */
		break;
	case 0xfa: /* cli */
2968
		if (emulator_bad_iopl(ctxt, ops))
2969
			emulate_gp(ctxt, 0);
2970 2971 2972 2973
		else {
			ctxt->eflags &= ~X86_EFLAGS_IF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
2974 2975
		break;
	case 0xfb: /* sti */
2976
		if (emulator_bad_iopl(ctxt, ops))
2977
			emulate_gp(ctxt, 0);
2978
		else {
2979
			ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
2980 2981 2982
			ctxt->eflags |= X86_EFLAGS_IF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
2983
		break;
2984 2985 2986 2987 2988 2989 2990 2991
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		c->dst.type = OP_NONE;	/* Disable writeback. */
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		c->dst.type = OP_NONE;	/* Disable writeback. */
		break;
2992 2993
	case 0xfe: /* Grp4 */
	grp45:
2994
		rc = emulate_grp45(ctxt, ops);
2995
		if (rc != X86EMUL_CONTINUE)
2996 2997
			goto done;
		break;
2998 2999 3000 3001
	case 0xff: /* Grp5 */
		if (c->modrm_reg == 5)
			goto jump_far;
		goto grp45;
A
Avi Kivity 已提交
3002
	}
3003 3004 3005

writeback:
	rc = writeback(ctxt, ops);
3006
	if (rc != X86EMUL_CONTINUE)
3007 3008
		goto done;

3009 3010 3011 3012 3013 3014
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
	c->dst.type = saved_dst_type;

3015
	if ((c->d & SrcMask) == SrcSI)
3016 3017
		string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
				VCPU_REGS_RSI, &c->src);
3018 3019

	if ((c->d & DstMask) == DstDI)
3020 3021
		string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
				&c->dst);
3022

3023
	if (c->rep_prefix && (c->d & String)) {
3024
		struct read_cache *rc = &ctxt->decode.io_read;
3025
		register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
3026 3027 3028 3029 3030 3031
		/*
		 * Re-enter guest when pio read ahead buffer is empty or,
		 * if it is not used, after each 1024 iteration.
		 */
		if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
		    (rc->end != 0 && rc->end == rc->pos))
3032 3033
			ctxt->restart = false;
	}
3034 3035 3036 3037 3038
	/*
	 * reset read cache here in case string instruction is restared
	 * without decoding
	 */
	ctxt->decode.mem_read.end = 0;
3039
	ctxt->eip = c->eip;
3040 3041

done:
3042
	return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
A
Avi Kivity 已提交
3043 3044

twobyte_insn:
3045
	switch (c->b) {
A
Avi Kivity 已提交
3046
	case 0x01: /* lgdt, lidt, lmsw */
3047
		switch (c->modrm_reg) {
A
Avi Kivity 已提交
3048 3049 3050
			u16 size;
			unsigned long address;

3051
		case 0: /* vmcall */
3052
			if (c->modrm_mod != 3 || c->modrm_rm != 1)
3053 3054
				goto cannot_emulate;

3055
			rc = kvm_fix_hypercall(ctxt->vcpu);
3056
			if (rc != X86EMUL_CONTINUE)
3057 3058
				goto done;

3059
			/* Let the processor re-execute the fixed hypercall */
3060
			c->eip = ctxt->eip;
3061 3062
			/* Disable writeback. */
			c->dst.type = OP_NONE;
3063
			break;
A
Avi Kivity 已提交
3064
		case 2: /* lgdt */
3065 3066
			rc = read_descriptor(ctxt, ops, c->src.ptr,
					     &size, &address, c->op_bytes);
3067
			if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
3068 3069
				goto done;
			realmode_lgdt(ctxt->vcpu, size, address);
3070 3071
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3072
			break;
3073
		case 3: /* lidt/vmmcall */
3074 3075 3076 3077
			if (c->modrm_mod == 3) {
				switch (c->modrm_rm) {
				case 1:
					rc = kvm_fix_hypercall(ctxt->vcpu);
3078
					if (rc != X86EMUL_CONTINUE)
3079 3080 3081 3082 3083
						goto done;
					break;
				default:
					goto cannot_emulate;
				}
3084
			} else {
3085
				rc = read_descriptor(ctxt, ops, c->src.ptr,
3086
						     &size, &address,
3087
						     c->op_bytes);
3088
				if (rc != X86EMUL_CONTINUE)
3089 3090 3091
					goto done;
				realmode_lidt(ctxt->vcpu, size, address);
			}
3092 3093
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3094 3095
			break;
		case 4: /* smsw */
3096
			c->dst.bytes = 2;
3097
			c->dst.val = ops->get_cr(0, ctxt->vcpu);
A
Avi Kivity 已提交
3098 3099
			break;
		case 6: /* lmsw */
3100 3101
			ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
				    (c->src.val & 0x0f), ctxt->vcpu);
3102
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3103
			break;
3104
		case 5: /* not defined */
3105
			emulate_ud(ctxt);
3106
			goto done;
A
Avi Kivity 已提交
3107
		case 7: /* invlpg*/
3108
			emulate_invlpg(ctxt->vcpu, c->modrm_ea);
3109 3110
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3111 3112 3113 3114 3115
			break;
		default:
			goto cannot_emulate;
		}
		break;
3116
	case 0x05: 		/* syscall */
3117
		rc = emulate_syscall(ctxt, ops);
3118 3119
		if (rc != X86EMUL_CONTINUE)
			goto done;
3120 3121
		else
			goto writeback;
3122
		break;
3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133
	case 0x06:
		emulate_clts(ctxt->vcpu);
		c->dst.type = OP_NONE;
		break;
	case 0x08:		/* invd */
	case 0x09:		/* wbinvd */
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		c->dst.type = OP_NONE;
		break;
	case 0x20: /* mov cr, reg */
3134 3135 3136 3137
		switch (c->modrm_reg) {
		case 1:
		case 5 ... 7:
		case 9 ... 15:
3138
			emulate_ud(ctxt);
3139 3140
			goto done;
		}
3141
		c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
3142 3143
		c->dst.type = OP_NONE;	/* no writeback */
		break;
A
Avi Kivity 已提交
3144
	case 0x21: /* mov from dr to reg */
3145 3146
		if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
		    (c->modrm_reg == 4 || c->modrm_reg == 5)) {
3147
			emulate_ud(ctxt);
3148 3149
			goto done;
		}
3150
		ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
3151
		c->dst.type = OP_NONE;	/* no writeback */
A
Avi Kivity 已提交
3152
		break;
3153
	case 0x22: /* mov reg, cr */
3154
		if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
3155
			emulate_gp(ctxt, 0);
3156 3157
			goto done;
		}
3158 3159
		c->dst.type = OP_NONE;
		break;
A
Avi Kivity 已提交
3160
	case 0x23: /* mov from reg to dr */
3161 3162
		if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
		    (c->modrm_reg == 4 || c->modrm_reg == 5)) {
3163
			emulate_ud(ctxt);
3164 3165
			goto done;
		}
3166

3167 3168 3169 3170
		if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
				((ctxt->mode == X86EMUL_MODE_PROT64) ?
				 ~0ULL : ~0U), ctxt->vcpu) < 0) {
			/* #UD condition is already handled by the code above */
3171
			emulate_gp(ctxt, 0);
3172 3173 3174
			goto done;
		}

3175
		c->dst.type = OP_NONE;	/* no writeback */
A
Avi Kivity 已提交
3176
		break;
3177 3178 3179 3180
	case 0x30:
		/* wrmsr */
		msr_data = (u32)c->regs[VCPU_REGS_RAX]
			| ((u64)c->regs[VCPU_REGS_RDX] << 32);
3181
		if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
3182
			emulate_gp(ctxt, 0);
3183
			goto done;
3184 3185 3186 3187 3188 3189
		}
		rc = X86EMUL_CONTINUE;
		c->dst.type = OP_NONE;
		break;
	case 0x32:
		/* rdmsr */
3190
		if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
3191
			emulate_gp(ctxt, 0);
3192
			goto done;
3193 3194 3195 3196 3197 3198 3199
		} else {
			c->regs[VCPU_REGS_RAX] = (u32)msr_data;
			c->regs[VCPU_REGS_RDX] = msr_data >> 32;
		}
		rc = X86EMUL_CONTINUE;
		c->dst.type = OP_NONE;
		break;
3200
	case 0x34:		/* sysenter */
3201
		rc = emulate_sysenter(ctxt, ops);
3202 3203
		if (rc != X86EMUL_CONTINUE)
			goto done;
3204 3205
		else
			goto writeback;
3206 3207
		break;
	case 0x35:		/* sysexit */
3208
		rc = emulate_sysexit(ctxt, ops);
3209 3210
		if (rc != X86EMUL_CONTINUE)
			goto done;
3211 3212
		else
			goto writeback;
3213
		break;
A
Avi Kivity 已提交
3214
	case 0x40 ... 0x4f:	/* cmov */
3215
		c->dst.val = c->dst.orig_val = c->src.val;
3216 3217
		if (!test_cc(c->b, ctxt->eflags))
			c->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
3218
		break;
3219
	case 0x80 ... 0x8f: /* jnz rel, etc*/
3220
		if (test_cc(c->b, ctxt->eflags))
3221
			jmp_rel(c, c->src.val);
3222 3223
		c->dst.type = OP_NONE;
		break;
3224
	case 0xa0:	  /* push fs */
3225
		emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
3226 3227 3228
		break;
	case 0xa1:	 /* pop fs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
3229
		if (rc != X86EMUL_CONTINUE)
3230 3231
			goto done;
		break;
3232 3233
	case 0xa3:
	      bt:		/* bt */
Q
Qing He 已提交
3234
		c->dst.type = OP_NONE;
3235 3236
		/* only subword offset */
		c->src.val &= (c->dst.bytes << 3) - 1;
3237
		emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
3238
		break;
3239 3240 3241 3242
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
		emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
		break;
3243
	case 0xa8:	/* push gs */
3244
		emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
3245 3246 3247
		break;
	case 0xa9:	/* pop gs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
3248
		if (rc != X86EMUL_CONTINUE)
3249 3250
			goto done;
		break;
3251 3252
	case 0xab:
	      bts:		/* bts */
3253 3254
		/* only subword offset */
		c->src.val &= (c->dst.bytes << 3) - 1;
3255
		emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
3256
		break;
3257 3258 3259 3260
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
		emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
		break;
3261 3262
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
3263 3264 3265 3266 3267
	case 0xb0 ... 0xb1:	/* cmpxchg */
		/*
		 * Save real source value, then compare EAX against
		 * destination.
		 */
3268 3269
		c->src.orig_val = c->src.val;
		c->src.val = c->regs[VCPU_REGS_RAX];
3270 3271
		emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
		if (ctxt->eflags & EFLG_ZF) {
A
Avi Kivity 已提交
3272
			/* Success: write back to memory. */
3273
			c->dst.val = c->src.orig_val;
A
Avi Kivity 已提交
3274 3275
		} else {
			/* Failure: write the value we saw to EAX. */
3276 3277
			c->dst.type = OP_REG;
			c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
A
Avi Kivity 已提交
3278 3279 3280 3281
		}
		break;
	case 0xb3:
	      btr:		/* btr */
3282 3283
		/* only subword offset */
		c->src.val &= (c->dst.bytes << 3) - 1;
3284
		emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3285 3286
		break;
	case 0xb6 ... 0xb7:	/* movzx */
3287 3288 3289
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
						       : (u16) c->src.val;
A
Avi Kivity 已提交
3290 3291
		break;
	case 0xba:		/* Grp8 */
3292
		switch (c->modrm_reg & 3) {
A
Avi Kivity 已提交
3293 3294 3295 3296 3297 3298 3299 3300 3301 3302
		case 0:
			goto bt;
		case 1:
			goto bts;
		case 2:
			goto btr;
		case 3:
			goto btc;
		}
		break;
3303 3304
	case 0xbb:
	      btc:		/* btc */
3305 3306
		/* only subword offset */
		c->src.val &= (c->dst.bytes << 3) - 1;
3307
		emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
3308
		break;
A
Avi Kivity 已提交
3309
	case 0xbe ... 0xbf:	/* movsx */
3310 3311 3312
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
							(s16) c->src.val;
A
Avi Kivity 已提交
3313
		break;
3314
	case 0xc3:		/* movnti */
3315 3316 3317
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
							(u64) c->src.val;
3318
		break;
A
Avi Kivity 已提交
3319
	case 0xc7:		/* Grp9 (cmpxchg8b) */
3320
		rc = emulate_grp9(ctxt, ops);
3321
		if (rc != X86EMUL_CONTINUE)
3322 3323
			goto done;
		break;
A
Avi Kivity 已提交
3324 3325 3326 3327
	}
	goto writeback;

cannot_emulate:
3328
	DPRINTF("Cannot emulate %02x\n", c->b);
A
Avi Kivity 已提交
3329 3330
	return -1;
}