Kconfig 7.5 KB
Newer Older
1 2
menu "Memory management options"

P
Paul Mundt 已提交
3 4 5
config QUICKLIST
	def_bool y

6 7 8 9 10 11 12 13 14 15 16 17
config MMU
        bool "Support for memory management hardware"
	depends on !CPU_SH2
	default y
	help
	  Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
	  boot on these systems, this option must not be set.

	  On other systems (such as the SH-3 and 4) where an MMU exists,
	  turning this off will boot the kernel on these machines with the
	  MMU implicitly switched off.

P
Paul Mundt 已提交
18 19
config PAGE_OFFSET
	hex
20 21
	default "0x80000000" if MMU && SUPERH32
	default "0x20000000" if MMU && SUPERH64
P
Paul Mundt 已提交
22 23
	default "0x00000000"

P
Paul Mundt 已提交
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
config FORCE_MAX_ZONEORDER
	int "Maximum zone order"
	range 9 64 if PAGE_SIZE_16KB
	default "9" if PAGE_SIZE_16KB
	range 7 64 if PAGE_SIZE_64KB
	default "7" if PAGE_SIZE_64KB
	range 11 64
	default "14" if !MMU
	default "11"
	help
	  The kernel memory allocator divides physically contiguous memory
	  blocks into "zones", where each zone is a power of two number of
	  pages.  This option selects the largest power of two that the kernel
	  keeps in the memory allocator.  If you need to allocate very large
	  blocks of physically contiguous memory, then you may need to
	  increase this value.

	  This config option is actually maximum order plus one. For example,
	  a value of 11 means that the largest free memory block is 2^10 pages.

	  The page size is not necessarily 4KB. Keep this in mind when
	  choosing a value for this option.

P
Paul Mundt 已提交
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
config MEMORY_START
	hex "Physical memory start address"
	default "0x08000000"
	---help---
	  Computers built with Hitachi SuperH processors always
	  map the ROM starting at address zero.  But the processor
	  does not specify the range that RAM takes.

	  The physical memory (RAM) start address will be automatically
	  set to 08000000. Other platforms, such as the Solution Engine
	  boards typically map RAM at 0C000000.

	  Tweak this only when porting to a new machine which does not
	  already have a defconfig. Changing it from the known correct
	  value on any of the known systems will only lead to disaster.

config MEMORY_SIZE
	hex "Physical memory size"
65
	default "0x04000000"
P
Paul Mundt 已提交
66 67 68 69
	help
	  This sets the default memory size assumed by your SH kernel. It can
	  be overridden as normal by the 'mem=' argument on the kernel command
	  line. If unsure, consult your board specifications or just leave it
70
	  as 0x04000000 which was the default value before this became
P
Paul Mundt 已提交
71 72
	  configurable.

73 74 75 76 77 78
# Physical addressing modes

config 29BIT
	def_bool !32BIT
	depends on SUPERH32

79
config 32BIT
80 81 82
	bool
	default y if CPU_SH5

83
config PMB_ENABLE
84
	bool "Support 32-bit physical addressing through PMB"
85
	depends on MMU && EXPERIMENTAL && (CPU_SUBTYPE_SH7757 || CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
86 87 88 89 90 91
	default y
	help
	  If you say Y here, physical addressing will be extended to
	  32-bits through the SH-4A PMB. If this is not set, legacy
	  29-bit physical addressing will be used.

92 93 94 95 96 97 98
choice
	prompt "PMB handling type"
	depends on PMB_ENABLE
	default PMB_FIXED

config PMB
	bool "PMB"
99
	depends on MMU && EXPERIMENTAL && (CPU_SUBTYPE_SH7757 || CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
100 101 102 103 104 105 106
	help
	  If you say Y here, physical addressing will be extended to
	  32-bits through the SH-4A PMB. If this is not set, legacy
	  29-bit physical addressing will be used.

config PMB_FIXED
	bool "fixed PMB"
107 108
	depends on MMU && EXPERIMENTAL && (CPU_SUBTYPE_SH7757 || \
					   CPU_SUBTYPE_SH7780 || \
109 110 111 112 113 114 115 116 117 118
					   CPU_SUBTYPE_SH7785)
	select 32BIT
	help
	  If this option is enabled, fixed PMB mappings are inherited
	  from the boot loader, and the kernel does not attempt dynamic
	  management. This is the closest to legacy 29-bit physical mode,
	  and allows systems to support up to 512MiB of system memory.

endchoice

119 120
config X2TLB
	bool "Enable extended TLB mode"
121
	depends on (CPU_SHX2 || CPU_SHX3) && MMU && EXPERIMENTAL
122 123 124 125 126 127
	help
	  Selecting this option will enable the extended mode of the SH-X2
	  TLB. For legacy SH-X behaviour and interoperability, say N. For
	  all of the fun new features and a willingless to submit bug reports,
	  say Y.

P
Paul Mundt 已提交
128 129
config VSYSCALL
	bool "Support vsyscall page"
130
	depends on MMU && (CPU_SH3 || CPU_SH4)
P
Paul Mundt 已提交
131 132 133 134 135 136 137 138 139 140
	default y
	help
	  This will enable support for the kernel mapping a vDSO page
	  in process space, and subsequently handing down the entry point
	  to the libc through the ELF auxiliary vector.

	  From the kernel side this is used for the signal trampoline.
	  For systems with an MMU that can afford to give up a page,
	  (the default value) say Y.

P
Paul Mundt 已提交
141 142
config NUMA
	bool "Non Uniform Memory Access (NUMA) Support"
143
	depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
P
Paul Mundt 已提交
144 145 146 147 148 149 150 151
	default n
	help
	  Some SH systems have many various memories scattered around
	  the address space, each with varying latencies. This enables
	  support for these blocks by binding them to nodes and allowing
	  memory policies to be used for prioritizing and controlling
	  allocation behaviour.

152 153
config NODES_SHIFT
	int
P
Paul Mundt 已提交
154
	default "3" if CPU_SUBTYPE_SHX3
155 156 157 158 159
	default "1"
	depends on NEED_MULTIPLE_NODES

config ARCH_FLATMEM_ENABLE
	def_bool y
160
	depends on !NUMA
161

P
Paul Mundt 已提交
162 163 164 165 166 167 168
config ARCH_SPARSEMEM_ENABLE
	def_bool y
	select SPARSEMEM_STATIC

config ARCH_SPARSEMEM_DEFAULT
	def_bool y

169 170
config MAX_ACTIVE_REGIONS
	int
171
	default "6" if (CPU_SUBTYPE_SHX3 && SPARSEMEM)
172 173
	default "2" if SPARSEMEM && (CPU_SUBTYPE_SH7722 || \
		       CPU_SUBTYPE_SH7785)
174 175
	default "1"

176 177 178
config ARCH_POPULATES_NODE_MAP
	def_bool y

P
Paul Mundt 已提交
179 180 181
config ARCH_SELECT_MEMORY_MODEL
	def_bool y

182 183
config ARCH_ENABLE_MEMORY_HOTPLUG
	def_bool y
184
	depends on SPARSEMEM && MMU
185

186 187
config ARCH_ENABLE_MEMORY_HOTREMOVE
	def_bool y
188
	depends on SPARSEMEM && MMU
189

190 191 192 193
config ARCH_MEMORY_PROBE
	def_bool y
	depends on MEMORY_HOTPLUG

194 195
choice
	prompt "Kernel page size"
196
	default PAGE_SIZE_8KB if X2TLB
197 198 199 200
	default PAGE_SIZE_4KB

config PAGE_SIZE_4KB
	bool "4kB"
201
	depends on !MMU || !X2TLB
202 203 204 205 206
	help
	  This is the default page size used by all SuperH CPUs.

config PAGE_SIZE_8KB
	bool "8kB"
207
	depends on !MMU || X2TLB
208 209 210
	help
	  This enables 8kB pages as supported by SH-X2 and later MMUs.

P
Paul Mundt 已提交
211 212 213 214 215 216
config PAGE_SIZE_16KB
	bool "16kB"
	depends on !MMU
	help
	  This enables 16kB pages on MMU-less SH systems.

217 218
config PAGE_SIZE_64KB
	bool "64kB"
219
	depends on !MMU || CPU_SH4 || CPU_SH5
220 221
	help
	  This enables support for 64kB pages, possible on all SH-4
222
	  CPUs and later.
223 224 225

endchoice

226 227
choice
	prompt "HugeTLB page size"
228
	depends on HUGETLB_PAGE && (CPU_SH4 || CPU_SH5) && MMU
229
	default HUGETLB_PAGE_SIZE_1MB if PAGE_SIZE_64KB
230 231 232
	default HUGETLB_PAGE_SIZE_64K

config HUGETLB_PAGE_SIZE_64K
233
	bool "64kB"
234
	depends on !PAGE_SIZE_64KB
235 236 237 238

config HUGETLB_PAGE_SIZE_256K
	bool "256kB"
	depends on X2TLB
239 240 241 242

config HUGETLB_PAGE_SIZE_1MB
	bool "1MB"

243 244 245 246 247 248 249 250
config HUGETLB_PAGE_SIZE_4MB
	bool "4MB"
	depends on X2TLB

config HUGETLB_PAGE_SIZE_64MB
	bool "64MB"
	depends on X2TLB

251 252 253 254
config HUGETLB_PAGE_SIZE_512MB
	bool "512MB"
	depends on CPU_SH5

255 256 257 258 259 260 261 262 263 264 265 266 267
endchoice

source "mm/Kconfig"

endmenu

menu "Cache configuration"

config SH7705_CACHE_32KB
	bool "Enable 32KB cache size for SH7705"
	depends on CPU_SUBTYPE_SH7705
	default y

268 269
choice
	prompt "Cache mode"
270
	default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
271 272 273 274 275 276 277
	default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)

config CACHE_WRITEBACK
	bool "Write-back"

config CACHE_WRITETHROUGH
	bool "Write-through"
278 279 280 281 282 283 284 285 286 287
	help
	  Selecting this option will configure the caches in write-through
	  mode, as opposed to the default write-back configuration.

	  Since there's sill some aliasing issues on SH-4, this option will
	  unfortunately still require the majority of flushing functions to
	  be implemented to deal with aliasing.

	  If unsure, say N.

288 289 290 291 292
config CACHE_OFF
	bool "Off"

endchoice

293
endmenu