Kconfig 5.9 KB
Newer Older
1 2
menu "Memory management options"

P
Paul Mundt 已提交
3 4 5
config QUICKLIST
	def_bool y

6 7 8 9 10 11 12 13 14 15 16 17
config MMU
        bool "Support for memory management hardware"
	depends on !CPU_SH2
	default y
	help
	  Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
	  boot on these systems, this option must not be set.

	  On other systems (such as the SH-3 and 4) where an MMU exists,
	  turning this off will boot the kernel on these machines with the
	  MMU implicitly switched off.

P
Paul Mundt 已提交
18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48
config PAGE_OFFSET
	hex
	default "0x80000000" if MMU
	default "0x00000000"

config MEMORY_START
	hex "Physical memory start address"
	default "0x08000000"
	---help---
	  Computers built with Hitachi SuperH processors always
	  map the ROM starting at address zero.  But the processor
	  does not specify the range that RAM takes.

	  The physical memory (RAM) start address will be automatically
	  set to 08000000. Other platforms, such as the Solution Engine
	  boards typically map RAM at 0C000000.

	  Tweak this only when porting to a new machine which does not
	  already have a defconfig. Changing it from the known correct
	  value on any of the known systems will only lead to disaster.

config MEMORY_SIZE
	hex "Physical memory size"
	default "0x00400000"
	help
	  This sets the default memory size assumed by your SH kernel. It can
	  be overridden as normal by the 'mem=' argument on the kernel command
	  line. If unsure, consult your board specifications or just leave it
	  as 0x00400000 which was the default value before this became
	  configurable.

49 50 51 52 53 54
# Physical addressing modes

config 29BIT
	def_bool !32BIT
	depends on SUPERH32

55
config 32BIT
56 57 58 59
	bool
	default y if CPU_SH5

config PMB
60
	bool "Support 32-bit physical addressing through PMB"
61
	depends on MMU && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
62
	select 32BIT
63 64 65 66 67 68
	default y
	help
	  If you say Y here, physical addressing will be extended to
	  32-bits through the SH-4A PMB. If this is not set, legacy
	  29-bit physical addressing will be used.

69 70
config X2TLB
	bool "Enable extended TLB mode"
71
	depends on (CPU_SHX2 || CPU_SHX3) && MMU && EXPERIMENTAL
72 73 74 75 76 77
	help
	  Selecting this option will enable the extended mode of the SH-X2
	  TLB. For legacy SH-X behaviour and interoperability, say N. For
	  all of the fun new features and a willingless to submit bug reports,
	  say Y.

P
Paul Mundt 已提交
78 79
config VSYSCALL
	bool "Support vsyscall page"
80
	depends on MMU && (CPU_SH3 || CPU_SH4)
P
Paul Mundt 已提交
81 82 83 84 85 86 87 88 89 90
	default y
	help
	  This will enable support for the kernel mapping a vDSO page
	  in process space, and subsequently handing down the entry point
	  to the libc through the ELF auxiliary vector.

	  From the kernel side this is used for the signal trampoline.
	  For systems with an MMU that can afford to give up a page,
	  (the default value) say Y.

P
Paul Mundt 已提交
91 92
config NUMA
	bool "Non Uniform Memory Access (NUMA) Support"
93
	depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
P
Paul Mundt 已提交
94 95 96 97 98 99 100 101
	default n
	help
	  Some SH systems have many various memories scattered around
	  the address space, each with varying latencies. This enables
	  support for these blocks by binding them to nodes and allowing
	  memory policies to be used for prioritizing and controlling
	  allocation behaviour.

102 103
config NODES_SHIFT
	int
P
Paul Mundt 已提交
104
	default "3" if CPU_SUBTYPE_SHX3
105 106 107 108 109
	default "1"
	depends on NEED_MULTIPLE_NODES

config ARCH_FLATMEM_ENABLE
	def_bool y
110
	depends on !NUMA
111

P
Paul Mundt 已提交
112 113 114 115 116 117 118
config ARCH_SPARSEMEM_ENABLE
	def_bool y
	select SPARSEMEM_STATIC

config ARCH_SPARSEMEM_DEFAULT
	def_bool y

119 120
config MAX_ACTIVE_REGIONS
	int
121
	default "6" if (CPU_SUBTYPE_SHX3 && SPARSEMEM)
122 123
	default "2" if SPARSEMEM && (CPU_SUBTYPE_SH7722 || \
		       CPU_SUBTYPE_SH7785)
124 125
	default "1"

126 127 128
config ARCH_POPULATES_NODE_MAP
	def_bool y

P
Paul Mundt 已提交
129 130 131
config ARCH_SELECT_MEMORY_MODEL
	def_bool y

132 133 134 135 136 137 138 139
config ARCH_ENABLE_MEMORY_HOTPLUG
	def_bool y
	depends on SPARSEMEM

config ARCH_MEMORY_PROBE
	def_bool y
	depends on MEMORY_HOTPLUG

140 141
choice
	prompt "Kernel page size"
142
	default PAGE_SIZE_8KB if X2TLB
143 144 145 146
	default PAGE_SIZE_4KB

config PAGE_SIZE_4KB
	bool "4kB"
147
	depends on !X2TLB
148 149 150 151 152
	help
	  This is the default page size used by all SuperH CPUs.

config PAGE_SIZE_8KB
	bool "8kB"
153
	depends on X2TLB
154 155 156 157 158
	help
	  This enables 8kB pages as supported by SH-X2 and later MMUs.

config PAGE_SIZE_64KB
	bool "64kB"
159
	depends on CPU_SH4
160 161
	help
	  This enables support for 64kB pages, possible on all SH-4
162
	  CPUs and later.
163 164 165

endchoice

166 167 168 169 170 171
choice
	prompt "HugeTLB page size"
	depends on HUGETLB_PAGE && CPU_SH4 && MMU
	default HUGETLB_PAGE_SIZE_64K

config HUGETLB_PAGE_SIZE_64K
172 173 174 175 176
	bool "64kB"

config HUGETLB_PAGE_SIZE_256K
	bool "256kB"
	depends on X2TLB
177 178 179 180

config HUGETLB_PAGE_SIZE_1MB
	bool "1MB"

181 182 183 184 185 186 187 188
config HUGETLB_PAGE_SIZE_4MB
	bool "4MB"
	depends on X2TLB

config HUGETLB_PAGE_SIZE_64MB
	bool "64MB"
	depends on X2TLB

189 190 191 192
config HUGETLB_PAGE_SIZE_512MB
	bool "512MB"
	depends on CPU_SH5

193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
endchoice

source "mm/Kconfig"

endmenu

menu "Cache configuration"

config SH7705_CACHE_32KB
	bool "Enable 32KB cache size for SH7705"
	depends on CPU_SUBTYPE_SH7705
	default y

config SH_DIRECT_MAPPED
	bool "Use direct-mapped caching"
	default n
	help
	  Selecting this option will configure the caches to be direct-mapped,
	  even if the cache supports a 2 or 4-way mode. This is useful primarily
	  for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
	  SH4-202, SH4-501, etc.)

	  Turn this option off for platforms that do not have a direct-mapped
	  cache, and you have no need to run the caches in such a configuration.

218 219
choice
	prompt "Cache mode"
220
	default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
221 222 223 224
	default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)

config CACHE_WRITEBACK
	bool "Write-back"
225
	depends on CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
226 227 228

config CACHE_WRITETHROUGH
	bool "Write-through"
229 230 231 232 233 234 235 236 237 238
	help
	  Selecting this option will configure the caches in write-through
	  mode, as opposed to the default write-back configuration.

	  Since there's sill some aliasing issues on SH-4, this option will
	  unfortunately still require the majority of flushing functions to
	  be implemented to deal with aliasing.

	  If unsure, say N.

239 240 241 242 243
config CACHE_OFF
	bool "Off"

endchoice

244
endmenu