cpu_setup_power.S 3.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * This file contains low level CPU setup functions.
 *    Copyright (C) 2003 Benjamin Herrenschmidt (benh@kernel.crashing.org)
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 *
 */

#include <asm/processor.h>
#include <asm/page.h>
#include <asm/cputable.h>
#include <asm/ppc_asm.h>
#include <asm/asm-offsets.h>
#include <asm/cache.h>

/* Entry: r3 = crap, r4 = ptr to cputable entry
 *
 * Note that we can be called twice for pseudo-PVRs
 */
_GLOBAL(__setup_cpu_power7)
	mflr	r11
	bl	__init_hvmode_206
	mtlr	r11
	beqlr
28 29
	li	r0,0
	mtspr	SPRN_LPID,r0
30
	mfspr	r3,SPRN_LPCR
31
	bl	__init_LPCR
32
	bl	__init_tlb_power7
33 34 35 36 37 38 39 40
	mtlr	r11
	blr

_GLOBAL(__restore_cpu_power7)
	mflr	r11
	mfmsr	r3
	rldicl.	r0,r3,4,63
	beqlr
41 42
	li	r0,0
	mtspr	SPRN_LPID,r0
43
	mfspr	r3,SPRN_LPCR
44
	bl	__init_LPCR
45
	bl	__init_tlb_power7
M
Michael Neuling 已提交
46 47 48 49 50
	mtlr	r11
	blr

_GLOBAL(__setup_cpu_power8)
	mflr	r11
51
	bl	__init_FSCR
52
	bl	__init_PMU
M
Michael Neuling 已提交
53 54 55 56 57
	bl	__init_hvmode_206
	mtlr	r11
	beqlr
	li	r0,0
	mtspr	SPRN_LPID,r0
58
	mfspr	r3,SPRN_LPCR
M
Michael Neuling 已提交
59
	bl	__init_LPCR
60
	bl	__init_HFSCR
61
	bl	__init_tlb_power8
62
	bl	__init_PMU_HV
M
Michael Neuling 已提交
63 64 65 66 67
	mtlr	r11
	blr

_GLOBAL(__restore_cpu_power8)
	mflr	r11
68
	bl	__init_FSCR
69
	bl	__init_PMU
M
Michael Neuling 已提交
70 71
	mfmsr	r3
	rldicl.	r0,r3,4,63
72
	mtlr	r11
M
Michael Neuling 已提交
73 74 75
	beqlr
	li	r0,0
	mtspr	SPRN_LPID,r0
76
	mfspr   r3,SPRN_LPCR
M
Michael Neuling 已提交
77
	bl	__init_LPCR
78
	bl	__init_HFSCR
79
	bl	__init_tlb_power8
80
	bl	__init_PMU_HV
81 82 83 84
	mtlr	r11
	blr

__init_hvmode_206:
85
	/* Disable CPU_FTR_HVMODE and exit if MSR:HV is not set */
86 87 88 89
	mfmsr	r3
	rldicl.	r0,r3,4,63
	bnelr
	ld	r5,CPU_SPEC_FEATURES(r4)
90
	LOAD_REG_IMMEDIATE(r6,CPU_FTR_HVMODE)
91 92 93 94 95 96
	xor	r5,r5,r6
	std	r5,CPU_SPEC_FEATURES(r4)
	blr

__init_LPCR:
	/* Setup a sane LPCR:
97
	 *   Called with initial LPCR in R3
98
	 *
99
	 *   LPES = 0b01 (HSRR0/1 used for 0x500)
100
	 *   PECE = 0b111
101
	 *   DPFD = 4
102 103 104
	 *   HDICE = 0
	 *   VC = 0b100 (VPM0=1, VPM1=0, ISL=0)
	 *   VRMASD = 0b10000 (L=1, LP=00)
105 106 107
	 *
	 * Other bits untouched for now
	 */
108 109
	li	r5,1
	rldimi	r3,r5, LPCR_LPES_SH, 64-LPCR_LPES_SH-2
110
	ori	r3,r3,(LPCR_PECE0|LPCR_PECE1|LPCR_PECE2)
111
	li	r5,4
112 113 114 115 116 117
	rldimi	r3,r5, LPCR_DPFD_SH, 64-LPCR_DPFD_SH-3
	clrrdi	r3,r3,1		/* clear HDICE */
	li	r5,4
	rldimi	r3,r5, LPCR_VC_SH, 0
	li	r5,0x10
	rldimi	r3,r5, LPCR_VRMASD_SH, 64-LPCR_VRMASD_SH-5
118 119 120
	mtspr	SPRN_LPCR,r3
	isync
	blr
121

122 123
__init_FSCR:
	mfspr	r3,SPRN_FSCR
124
	ori	r3,r3,FSCR_TAR|FSCR_DSCR|FSCR_EBB
125 126 127
	mtspr	SPRN_FSCR,r3
	blr

128 129
__init_HFSCR:
	mfspr	r3,SPRN_HFSCR
130
	ori	r3,r3,HFSCR_TAR|HFSCR_TM|HFSCR_BHRB|HFSCR_PM|\
131
		      HFSCR_DSCR|HFSCR_VECVSX|HFSCR_FP|HFSCR_EBB
132 133 134
	mtspr	SPRN_HFSCR,r3
	blr

135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
/*
 * Clear the TLB using the specified IS form of tlbiel instruction
 * (invalidate by congruence class). P7 has 128 CCs., P8 has 512.
 *
 * r3 = IS field
 */
__init_tlb_power7:
	li	r3,0xc00	/* IS field = 0b11 */
_GLOBAL(__flush_tlb_power7)
	li	r6,128
	mtctr	r6
	mr	r7,r3		/* IS field */
	ptesync
2:	tlbiel	r7
	addi	r7,r7,0x1000
	bdnz	2b
	ptesync
1:	blr

__init_tlb_power8:
	li	r3,0xc00	/* IS field = 0b11 */
_GLOBAL(__flush_tlb_power8)
157
	li	r6,512
158
	mtctr	r6
159
	mr	r7,r3		/* IS field */
160 161 162 163 164 165
	ptesync
2:	tlbiel	r7
	addi	r7,r7,0x1000
	bdnz	2b
	ptesync
1:	blr
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180

__init_PMU_HV:
	li	r5,0
	mtspr	SPRN_MMCRC,r5
	mtspr	SPRN_MMCRH,r5
	blr

__init_PMU:
	li	r5,0
	mtspr	SPRN_MMCRS,r5
	mtspr	SPRN_MMCRA,r5
	mtspr	SPRN_MMCR0,r5
	mtspr	SPRN_MMCR1,r5
	mtspr	SPRN_MMCR2,r5
	blr