cpu_setup_power.S 2.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * This file contains low level CPU setup functions.
 *    Copyright (C) 2003 Benjamin Herrenschmidt (benh@kernel.crashing.org)
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 *
 */

#include <asm/processor.h>
#include <asm/page.h>
#include <asm/cputable.h>
#include <asm/ppc_asm.h>
#include <asm/asm-offsets.h>
#include <asm/cache.h>

/* Entry: r3 = crap, r4 = ptr to cputable entry
 *
 * Note that we can be called twice for pseudo-PVRs
 */
_GLOBAL(__setup_cpu_power7)
	mflr	r11
	bl	__init_hvmode_206
	mtlr	r11
	beqlr
28 29
	li	r0,0
	mtspr	SPRN_LPID,r0
30
	mfspr	r3,SPRN_LPCR
31
	bl	__init_LPCR
32
	bl	__init_TLB
33 34 35 36 37 38 39 40
	mtlr	r11
	blr

_GLOBAL(__restore_cpu_power7)
	mflr	r11
	mfmsr	r3
	rldicl.	r0,r3,4,63
	beqlr
41 42
	li	r0,0
	mtspr	SPRN_LPID,r0
43
	mfspr	r3,SPRN_LPCR
44
	bl	__init_LPCR
M
Michael Neuling 已提交
45 46 47 48 49 50 51 52 53 54 55
	bl	__init_TLB
	mtlr	r11
	blr

_GLOBAL(__setup_cpu_power8)
	mflr	r11
	bl	__init_hvmode_206
	mtlr	r11
	beqlr
	li	r0,0
	mtspr	SPRN_LPID,r0
56
	mfspr	r3,SPRN_LPCR
57
	oris	r3, r3, LPCR_AIL_3@h
M
Michael Neuling 已提交
58
	bl	__init_LPCR
59
	bl	__init_FSCR
M
Michael Neuling 已提交
60 61 62 63 64 65 66 67 68 69 70
	bl	__init_TLB
	mtlr	r11
	blr

_GLOBAL(__restore_cpu_power8)
	mflr	r11
	mfmsr	r3
	rldicl.	r0,r3,4,63
	beqlr
	li	r0,0
	mtspr	SPRN_LPID,r0
71
	mfspr   r3,SPRN_LPCR
72
	oris	r3, r3, LPCR_AIL_3@h
M
Michael Neuling 已提交
73
	bl	__init_LPCR
74
	bl	__init_TLB
75 76 77 78
	mtlr	r11
	blr

__init_hvmode_206:
79
	/* Disable CPU_FTR_HVMODE and exit if MSR:HV is not set */
80 81 82 83
	mfmsr	r3
	rldicl.	r0,r3,4,63
	bnelr
	ld	r5,CPU_SPEC_FEATURES(r4)
84
	LOAD_REG_IMMEDIATE(r6,CPU_FTR_HVMODE)
85 86 87 88 89 90
	xor	r5,r5,r6
	std	r5,CPU_SPEC_FEATURES(r4)
	blr

__init_LPCR:
	/* Setup a sane LPCR:
91
	 *   Called with initial LPCR in R3
92
	 *
93
	 *   LPES = 0b01 (HSRR0/1 used for 0x500)
94
	 *   PECE = 0b111
95
	 *   DPFD = 4
96 97 98
	 *   HDICE = 0
	 *   VC = 0b100 (VPM0=1, VPM1=0, ISL=0)
	 *   VRMASD = 0b10000 (L=1, LP=00)
99 100 101
	 *
	 * Other bits untouched for now
	 */
102 103
	li	r5,1
	rldimi	r3,r5, LPCR_LPES_SH, 64-LPCR_LPES_SH-2
104
	ori	r3,r3,(LPCR_PECE0|LPCR_PECE1|LPCR_PECE2)
105
	li	r5,4
106 107 108 109 110 111
	rldimi	r3,r5, LPCR_DPFD_SH, 64-LPCR_DPFD_SH-3
	clrrdi	r3,r3,1		/* clear HDICE */
	li	r5,4
	rldimi	r3,r5, LPCR_VC_SH, 0
	li	r5,0x10
	rldimi	r3,r5, LPCR_VRMASD_SH, 64-LPCR_VRMASD_SH-5
112 113 114
	mtspr	SPRN_LPCR,r3
	isync
	blr
115

116 117 118 119 120 121
__init_FSCR:
	mfspr	r3,SPRN_FSCR
	ori	r3,r3,FSCR_TAR
	mtspr	SPRN_FSCR,r3
	blr

122 123 124 125 126 127 128 129 130 131 132
__init_TLB:
	/* Clear the TLB */
	li	r6,128
	mtctr	r6
	li	r7,0xc00	/* IS field = 0b11 */
	ptesync
2:	tlbiel	r7
	addi	r7,r7,0x1000
	bdnz	2b
	ptesync
1:	blr