tlbflush.h 16.0 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2
 *  arch/arm/include/asm/tlbflush.h
L
Linus Torvalds 已提交
3 4 5 6 7 8 9 10 11 12
 *
 *  Copyright (C) 1999-2003 Russell King
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#ifndef _ASMARM_TLBFLUSH_H
#define _ASMARM_TLBFLUSH_H

13
#ifdef CONFIG_MMU
14

L
Linus Torvalds 已提交
15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
#include <asm/glue.h>

#define TLB_V3_PAGE	(1 << 0)
#define TLB_V4_U_PAGE	(1 << 1)
#define TLB_V4_D_PAGE	(1 << 2)
#define TLB_V4_I_PAGE	(1 << 3)
#define TLB_V6_U_PAGE	(1 << 4)
#define TLB_V6_D_PAGE	(1 << 5)
#define TLB_V6_I_PAGE	(1 << 6)

#define TLB_V3_FULL	(1 << 8)
#define TLB_V4_U_FULL	(1 << 9)
#define TLB_V4_D_FULL	(1 << 10)
#define TLB_V4_I_FULL	(1 << 11)
#define TLB_V6_U_FULL	(1 << 12)
#define TLB_V6_D_FULL	(1 << 13)
#define TLB_V6_I_FULL	(1 << 14)

#define TLB_V6_U_ASID	(1 << 16)
#define TLB_V6_D_ASID	(1 << 17)
#define TLB_V6_I_ASID	(1 << 18)

37
#define TLB_BTB		(1 << 28)
38 39 40 41 42 43

/* Unified Inner Shareable TLB operations (ARMv7 MP extensions) */
#define TLB_V7_UIS_PAGE	(1 << 19)
#define TLB_V7_UIS_FULL (1 << 20)
#define TLB_V7_UIS_ASID (1 << 21)

44 45 46
/* Inner Shareable BTB operation (ARMv7 MP extensions) */
#define TLB_V7_IS_BTB	(1 << 22)

47
#define TLB_L2CLEAN_FR	(1 << 29)		/* Feroceon */
L
Linus Torvalds 已提交
48 49 50 51 52 53 54 55 56 57 58 59
#define TLB_DCLEAN	(1 << 30)
#define TLB_WB		(1 << 31)

/*
 *	MMU TLB Model
 *	=============
 *
 *	We have the following to choose from:
 *	  v3    - ARMv3
 *	  v4    - ARMv4 without write buffer
 *	  v4wb  - ARMv4 with write buffer without I TLB flush entry instruction
 *	  v4wbi - ARMv4 with write buffer with I TLB flush entry instruction
60
 *	  fr    - Feroceon (v4wbi with non-outer-cacheable page table walks)
P
Paulius Zaleckas 已提交
61
 *	  fa    - Faraday (v4 with write buffer with UTLB and branch target buffer (BTB))
L
Linus Torvalds 已提交
62
 *	  v6wbi - ARMv6 with write buffer with I TLB flush entry instruction
63
 *	  v7wbi - identical to v6wbi
L
Linus Torvalds 已提交
64 65 66 67
 */
#undef _TLB
#undef MULTI_TLB

68 69 70 71
#ifdef CONFIG_SMP_ON_UP
#define MULTI_TLB 1
#endif

L
Linus Torvalds 已提交
72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
#define v3_tlb_flags	(TLB_V3_FULL | TLB_V3_PAGE)

#ifdef CONFIG_CPU_TLB_V3
# define v3_possible_flags	v3_tlb_flags
# define v3_always_flags	v3_tlb_flags
# ifdef _TLB
#  define MULTI_TLB 1
# else
#  define _TLB v3
# endif
#else
# define v3_possible_flags	0
# define v3_always_flags	(-1UL)
#endif

#define v4_tlb_flags	(TLB_V4_U_FULL | TLB_V4_U_PAGE)

#ifdef CONFIG_CPU_TLB_V4WT
# define v4_possible_flags	v4_tlb_flags
# define v4_always_flags	v4_tlb_flags
# ifdef _TLB
#  define MULTI_TLB 1
# else
#  define _TLB v4
# endif
#else
# define v4_possible_flags	0
# define v4_always_flags	(-1UL)
#endif

P
Paulius Zaleckas 已提交
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
#define fa_tlb_flags	(TLB_WB | TLB_BTB | TLB_DCLEAN | \
			 TLB_V4_U_FULL | TLB_V4_U_PAGE)

#ifdef CONFIG_CPU_TLB_FA
# define fa_possible_flags	fa_tlb_flags
# define fa_always_flags	fa_tlb_flags
# ifdef _TLB
#  define MULTI_TLB 1
# else
#  define _TLB fa
# endif
#else
# define fa_possible_flags	0
# define fa_always_flags	(-1UL)
#endif

L
Linus Torvalds 已提交
118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
#define v4wbi_tlb_flags	(TLB_WB | TLB_DCLEAN | \
			 TLB_V4_I_FULL | TLB_V4_D_FULL | \
			 TLB_V4_I_PAGE | TLB_V4_D_PAGE)

#ifdef CONFIG_CPU_TLB_V4WBI
# define v4wbi_possible_flags	v4wbi_tlb_flags
# define v4wbi_always_flags	v4wbi_tlb_flags
# ifdef _TLB
#  define MULTI_TLB 1
# else
#  define _TLB v4wbi
# endif
#else
# define v4wbi_possible_flags	0
# define v4wbi_always_flags	(-1UL)
#endif

135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151
#define fr_tlb_flags	(TLB_WB | TLB_DCLEAN | TLB_L2CLEAN_FR | \
			 TLB_V4_I_FULL | TLB_V4_D_FULL | \
			 TLB_V4_I_PAGE | TLB_V4_D_PAGE)

#ifdef CONFIG_CPU_TLB_FEROCEON
# define fr_possible_flags	fr_tlb_flags
# define fr_always_flags	fr_tlb_flags
# ifdef _TLB
#  define MULTI_TLB 1
# else
#  define _TLB v4wbi
# endif
#else
# define fr_possible_flags	0
# define fr_always_flags	(-1UL)
#endif

L
Linus Torvalds 已提交
152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
#define v4wb_tlb_flags	(TLB_WB | TLB_DCLEAN | \
			 TLB_V4_I_FULL | TLB_V4_D_FULL | \
			 TLB_V4_D_PAGE)

#ifdef CONFIG_CPU_TLB_V4WB
# define v4wb_possible_flags	v4wb_tlb_flags
# define v4wb_always_flags	v4wb_tlb_flags
# ifdef _TLB
#  define MULTI_TLB 1
# else
#  define _TLB v4wb
# endif
#else
# define v4wb_possible_flags	0
# define v4wb_always_flags	(-1UL)
#endif

169
#define v6wbi_tlb_flags (TLB_WB | TLB_DCLEAN | TLB_BTB | \
L
Linus Torvalds 已提交
170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
			 TLB_V6_I_FULL | TLB_V6_D_FULL | \
			 TLB_V6_I_PAGE | TLB_V6_D_PAGE | \
			 TLB_V6_I_ASID | TLB_V6_D_ASID)

#ifdef CONFIG_CPU_TLB_V6
# define v6wbi_possible_flags	v6wbi_tlb_flags
# define v6wbi_always_flags	v6wbi_tlb_flags
# ifdef _TLB
#  define MULTI_TLB 1
# else
#  define _TLB v6wbi
# endif
#else
# define v6wbi_possible_flags	0
# define v6wbi_always_flags	(-1UL)
#endif

187
#define v7wbi_tlb_flags_smp	(TLB_WB | TLB_DCLEAN | TLB_V7_IS_BTB | \
188
			 TLB_V7_UIS_FULL | TLB_V7_UIS_PAGE | TLB_V7_UIS_ASID)
189
#define v7wbi_tlb_flags_up	(TLB_WB | TLB_DCLEAN | TLB_BTB | \
190 191
			 TLB_V6_U_FULL | TLB_V6_U_PAGE | TLB_V6_U_ASID)

192
#ifdef CONFIG_CPU_TLB_V7
193 194 195 196 197 198 199 200 201 202 203

# ifdef CONFIG_SMP_ON_UP
#  define v7wbi_possible_flags	(v7wbi_tlb_flags_smp | v7wbi_tlb_flags_up)
#  define v7wbi_always_flags	(v7wbi_tlb_flags_smp & v7wbi_tlb_flags_up)
# elif defined(CONFIG_SMP)
#  define v7wbi_possible_flags	v7wbi_tlb_flags_smp
#  define v7wbi_always_flags	v7wbi_tlb_flags_smp
# else
#  define v7wbi_possible_flags	v7wbi_tlb_flags_up
#  define v7wbi_always_flags	v7wbi_tlb_flags_up
# endif
204 205 206 207 208 209 210 211 212 213
# ifdef _TLB
#  define MULTI_TLB 1
# else
#  define _TLB v7wbi
# endif
#else
# define v7wbi_possible_flags	0
# define v7wbi_always_flags	(-1UL)
#endif

L
Linus Torvalds 已提交
214 215 216 217 218 219
#ifndef _TLB
#error Unknown TLB model
#endif

#ifndef __ASSEMBLY__

A
Alexey Dobriyan 已提交
220 221
#include <linux/sched.h>

L
Linus Torvalds 已提交
222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
struct cpu_tlb_fns {
	void (*flush_user_range)(unsigned long, unsigned long, struct vm_area_struct *);
	void (*flush_kern_range)(unsigned long, unsigned long);
	unsigned long tlb_flags;
};

/*
 * Select the calling method
 */
#ifdef MULTI_TLB

#define __cpu_flush_user_tlb_range	cpu_tlb.flush_user_range
#define __cpu_flush_kern_tlb_range	cpu_tlb.flush_kern_range

#else

#define __cpu_flush_user_tlb_range	__glue(_TLB,_flush_user_tlb_range)
#define __cpu_flush_kern_tlb_range	__glue(_TLB,_flush_kern_tlb_range)

extern void __cpu_flush_user_tlb_range(unsigned long, unsigned long, struct vm_area_struct *);
extern void __cpu_flush_kern_tlb_range(unsigned long, unsigned long);

#endif

extern struct cpu_tlb_fns cpu_tlb;

#define __cpu_tlb_flags			cpu_tlb.tlb_flags

/*
 *	TLB Management
 *	==============
 *
 *	The arch/arm/mm/tlb-*.S files implement these methods.
 *
 *	The TLB specific code is expected to perform whatever tests it
 *	needs to determine if it should invalidate the TLB for each
 *	call.  Start addresses are inclusive and end addresses are
 *	exclusive; it is safe to round these addresses down.
 *
 *	flush_tlb_all()
 *
 *		Invalidate the entire TLB.
 *
 *	flush_tlb_mm(mm)
 *
 *		Invalidate all TLB entries in a particular address
 *		space.
 *		- mm	- mm_struct describing address space
 *
 *	flush_tlb_range(mm,start,end)
 *
 *		Invalidate a range of TLB entries in the specified
 *		address space.
 *		- mm	- mm_struct describing address space
 *		- start - start address (may not be aligned)
 *		- end	- end address (exclusive, may not be aligned)
 *
 *	flush_tlb_page(vaddr,vma)
 *
 *		Invalidate the specified page in the specified address range.
 *		- vaddr - virtual address (may not be aligned)
 *		- vma	- vma_struct describing address range
 *
 *	flush_kern_tlb_page(kaddr)
 *
 *		Invalidate the TLB entry for the specified page.  The address
 *		will be in the kernels virtual memory space.  Current uses
 *		only require the D-TLB to be invalidated.
 *		- kaddr - Kernel virtual memory address
 */

/*
 * We optimise the code below by:
 *  - building a set of TLB flags that might be set in __cpu_tlb_flags
 *  - building a set of TLB flags that will always be set in __cpu_tlb_flags
 *  - if we're going to need __cpu_tlb_flags, access it once and only once
 *
 * This allows us to build optimal assembly for the single-CPU type case,
 * and as close to optimal given the compiler constrants for multi-CPU
 * case.  We could do better for the multi-CPU case if the compiler
 * implemented the "%?" method, but this has been discontinued due to too
 * many people getting it wrong.
 */
#define possible_tlb_flags	(v3_possible_flags | \
				 v4_possible_flags | \
				 v4wbi_possible_flags | \
308
				 fr_possible_flags | \
L
Linus Torvalds 已提交
309
				 v4wb_possible_flags | \
P
Paulius Zaleckas 已提交
310
				 fa_possible_flags | \
311 312
				 v6wbi_possible_flags | \
				 v7wbi_possible_flags)
L
Linus Torvalds 已提交
313 314 315 316

#define always_tlb_flags	(v3_always_flags & \
				 v4_always_flags & \
				 v4wbi_always_flags & \
317
				 fr_always_flags & \
L
Linus Torvalds 已提交
318
				 v4wb_always_flags & \
P
Paulius Zaleckas 已提交
319
				 fa_always_flags & \
320 321
				 v6wbi_always_flags & \
				 v7wbi_always_flags)
L
Linus Torvalds 已提交
322 323 324

#define tlb_flag(f)	((always_tlb_flags & (f)) || (__tlb_flag & possible_tlb_flags & (f)))

325
static inline void local_flush_tlb_all(void)
L
Linus Torvalds 已提交
326 327 328 329 330
{
	const int zero = 0;
	const unsigned int __tlb_flag = __cpu_tlb_flags;

	if (tlb_flag(TLB_WB))
331
		dsb();
L
Linus Torvalds 已提交
332 333

	if (tlb_flag(TLB_V3_FULL))
334
		asm("mcr p15, 0, %0, c6, c0, 0" : : "r" (zero) : "cc");
L
Linus Torvalds 已提交
335
	if (tlb_flag(TLB_V4_U_FULL | TLB_V6_U_FULL))
336
		asm("mcr p15, 0, %0, c8, c7, 0" : : "r" (zero) : "cc");
L
Linus Torvalds 已提交
337
	if (tlb_flag(TLB_V4_D_FULL | TLB_V6_D_FULL))
338
		asm("mcr p15, 0, %0, c8, c6, 0" : : "r" (zero) : "cc");
L
Linus Torvalds 已提交
339
	if (tlb_flag(TLB_V4_I_FULL | TLB_V6_I_FULL))
340
		asm("mcr p15, 0, %0, c8, c5, 0" : : "r" (zero) : "cc");
341 342
	if (tlb_flag(TLB_V7_UIS_FULL))
		asm("mcr p15, 0, %0, c8, c3, 0" : : "r" (zero) : "cc");
343

344
	if (tlb_flag(TLB_BTB)) {
345 346 347 348 349
		/* flush the branch target cache */
		asm("mcr p15, 0, %0, c7, c5, 6" : : "r" (zero) : "cc");
		dsb();
		isb();
	}
350 351 352 353 354 355
	if (tlb_flag(TLB_V7_IS_BTB)) {
		/* flush the branch target cache */
		asm("mcr p15, 0, %0, c7, c1, 6" : : "r" (zero) : "cc");
		dsb();
		isb();
	}
L
Linus Torvalds 已提交
356 357
}

358
static inline void local_flush_tlb_mm(struct mm_struct *mm)
L
Linus Torvalds 已提交
359 360 361 362 363 364
{
	const int zero = 0;
	const int asid = ASID(mm);
	const unsigned int __tlb_flag = __cpu_tlb_flags;

	if (tlb_flag(TLB_WB))
365
		dsb();
L
Linus Torvalds 已提交
366

367
	if (cpumask_test_cpu(get_cpu(), mm_cpumask(mm))) {
L
Linus Torvalds 已提交
368
		if (tlb_flag(TLB_V3_FULL))
369
			asm("mcr p15, 0, %0, c6, c0, 0" : : "r" (zero) : "cc");
L
Linus Torvalds 已提交
370
		if (tlb_flag(TLB_V4_U_FULL))
371
			asm("mcr p15, 0, %0, c8, c7, 0" : : "r" (zero) : "cc");
L
Linus Torvalds 已提交
372
		if (tlb_flag(TLB_V4_D_FULL))
373
			asm("mcr p15, 0, %0, c8, c6, 0" : : "r" (zero) : "cc");
L
Linus Torvalds 已提交
374
		if (tlb_flag(TLB_V4_I_FULL))
375
			asm("mcr p15, 0, %0, c8, c5, 0" : : "r" (zero) : "cc");
L
Linus Torvalds 已提交
376
	}
377
	put_cpu();
L
Linus Torvalds 已提交
378 379

	if (tlb_flag(TLB_V6_U_ASID))
380
		asm("mcr p15, 0, %0, c8, c7, 2" : : "r" (asid) : "cc");
L
Linus Torvalds 已提交
381
	if (tlb_flag(TLB_V6_D_ASID))
382
		asm("mcr p15, 0, %0, c8, c6, 2" : : "r" (asid) : "cc");
L
Linus Torvalds 已提交
383
	if (tlb_flag(TLB_V6_I_ASID))
384
		asm("mcr p15, 0, %0, c8, c5, 2" : : "r" (asid) : "cc");
385
	if (tlb_flag(TLB_V7_UIS_ASID))
386 387 388
#ifdef CONFIG_ARM_ERRATA_720789
		asm("mcr p15, 0, %0, c8, c3, 0" : : "r" (zero) : "cc");
#else
389
		asm("mcr p15, 0, %0, c8, c3, 2" : : "r" (asid) : "cc");
390
#endif
391

392
	if (tlb_flag(TLB_BTB)) {
393 394 395 396
		/* flush the branch target cache */
		asm("mcr p15, 0, %0, c7, c5, 6" : : "r" (zero) : "cc");
		dsb();
	}
397 398 399 400 401 402
	if (tlb_flag(TLB_V7_IS_BTB)) {
		/* flush the branch target cache */
		asm("mcr p15, 0, %0, c7, c1, 6" : : "r" (zero) : "cc");
		dsb();
		isb();
	}
L
Linus Torvalds 已提交
403 404 405
}

static inline void
406
local_flush_tlb_page(struct vm_area_struct *vma, unsigned long uaddr)
L
Linus Torvalds 已提交
407 408 409 410 411 412 413
{
	const int zero = 0;
	const unsigned int __tlb_flag = __cpu_tlb_flags;

	uaddr = (uaddr & PAGE_MASK) | ASID(vma->vm_mm);

	if (tlb_flag(TLB_WB))
414
		dsb();
L
Linus Torvalds 已提交
415

416
	if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm))) {
L
Linus Torvalds 已提交
417
		if (tlb_flag(TLB_V3_PAGE))
418
			asm("mcr p15, 0, %0, c6, c0, 0" : : "r" (uaddr) : "cc");
L
Linus Torvalds 已提交
419
		if (tlb_flag(TLB_V4_U_PAGE))
420
			asm("mcr p15, 0, %0, c8, c7, 1" : : "r" (uaddr) : "cc");
L
Linus Torvalds 已提交
421
		if (tlb_flag(TLB_V4_D_PAGE))
422
			asm("mcr p15, 0, %0, c8, c6, 1" : : "r" (uaddr) : "cc");
L
Linus Torvalds 已提交
423
		if (tlb_flag(TLB_V4_I_PAGE))
424
			asm("mcr p15, 0, %0, c8, c5, 1" : : "r" (uaddr) : "cc");
L
Linus Torvalds 已提交
425
		if (!tlb_flag(TLB_V4_I_PAGE) && tlb_flag(TLB_V4_I_FULL))
426
			asm("mcr p15, 0, %0, c8, c5, 0" : : "r" (zero) : "cc");
L
Linus Torvalds 已提交
427 428 429
	}

	if (tlb_flag(TLB_V6_U_PAGE))
430
		asm("mcr p15, 0, %0, c8, c7, 1" : : "r" (uaddr) : "cc");
L
Linus Torvalds 已提交
431
	if (tlb_flag(TLB_V6_D_PAGE))
432
		asm("mcr p15, 0, %0, c8, c6, 1" : : "r" (uaddr) : "cc");
L
Linus Torvalds 已提交
433
	if (tlb_flag(TLB_V6_I_PAGE))
434
		asm("mcr p15, 0, %0, c8, c5, 1" : : "r" (uaddr) : "cc");
435
	if (tlb_flag(TLB_V7_UIS_PAGE))
436 437 438
#ifdef CONFIG_ARM_ERRATA_720789
		asm("mcr p15, 0, %0, c8, c3, 3" : : "r" (uaddr & PAGE_MASK) : "cc");
#else
439
		asm("mcr p15, 0, %0, c8, c3, 1" : : "r" (uaddr) : "cc");
440
#endif
441

442
	if (tlb_flag(TLB_BTB)) {
443 444 445 446
		/* flush the branch target cache */
		asm("mcr p15, 0, %0, c7, c5, 6" : : "r" (zero) : "cc");
		dsb();
	}
447 448 449 450 451 452
	if (tlb_flag(TLB_V7_IS_BTB)) {
		/* flush the branch target cache */
		asm("mcr p15, 0, %0, c7, c1, 6" : : "r" (zero) : "cc");
		dsb();
		isb();
	}
L
Linus Torvalds 已提交
453 454
}

455
static inline void local_flush_tlb_kernel_page(unsigned long kaddr)
L
Linus Torvalds 已提交
456 457 458 459 460 461 462
{
	const int zero = 0;
	const unsigned int __tlb_flag = __cpu_tlb_flags;

	kaddr &= PAGE_MASK;

	if (tlb_flag(TLB_WB))
463
		dsb();
L
Linus Torvalds 已提交
464 465

	if (tlb_flag(TLB_V3_PAGE))
466
		asm("mcr p15, 0, %0, c6, c0, 0" : : "r" (kaddr) : "cc");
L
Linus Torvalds 已提交
467
	if (tlb_flag(TLB_V4_U_PAGE))
468
		asm("mcr p15, 0, %0, c8, c7, 1" : : "r" (kaddr) : "cc");
L
Linus Torvalds 已提交
469
	if (tlb_flag(TLB_V4_D_PAGE))
470
		asm("mcr p15, 0, %0, c8, c6, 1" : : "r" (kaddr) : "cc");
L
Linus Torvalds 已提交
471
	if (tlb_flag(TLB_V4_I_PAGE))
472
		asm("mcr p15, 0, %0, c8, c5, 1" : : "r" (kaddr) : "cc");
L
Linus Torvalds 已提交
473
	if (!tlb_flag(TLB_V4_I_PAGE) && tlb_flag(TLB_V4_I_FULL))
474
		asm("mcr p15, 0, %0, c8, c5, 0" : : "r" (zero) : "cc");
L
Linus Torvalds 已提交
475 476

	if (tlb_flag(TLB_V6_U_PAGE))
477
		asm("mcr p15, 0, %0, c8, c7, 1" : : "r" (kaddr) : "cc");
L
Linus Torvalds 已提交
478
	if (tlb_flag(TLB_V6_D_PAGE))
479
		asm("mcr p15, 0, %0, c8, c6, 1" : : "r" (kaddr) : "cc");
L
Linus Torvalds 已提交
480
	if (tlb_flag(TLB_V6_I_PAGE))
481
		asm("mcr p15, 0, %0, c8, c5, 1" : : "r" (kaddr) : "cc");
482 483
	if (tlb_flag(TLB_V7_UIS_PAGE))
		asm("mcr p15, 0, %0, c8, c3, 1" : : "r" (kaddr) : "cc");
484

485
	if (tlb_flag(TLB_BTB)) {
486 487 488 489 490
		/* flush the branch target cache */
		asm("mcr p15, 0, %0, c7, c5, 6" : : "r" (zero) : "cc");
		dsb();
		isb();
	}
491 492 493 494 495 496
	if (tlb_flag(TLB_V7_IS_BTB)) {
		/* flush the branch target cache */
		asm("mcr p15, 0, %0, c7, c1, 6" : : "r" (zero) : "cc");
		dsb();
		isb();
	}
L
Linus Torvalds 已提交
497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
}

/*
 *	flush_pmd_entry
 *
 *	Flush a PMD entry (word aligned, or double-word aligned) to
 *	RAM if the TLB for the CPU we are running on requires this.
 *	This is typically used when we are creating PMD entries.
 *
 *	clean_pmd_entry
 *
 *	Clean (but don't drain the write buffer) if the CPU requires
 *	these operations.  This is typically used when we are removing
 *	PMD entries.
 */
static inline void flush_pmd_entry(pmd_t *pmd)
{
	const unsigned int __tlb_flag = __cpu_tlb_flags;

	if (tlb_flag(TLB_DCLEAN))
517 518
		asm("mcr	p15, 0, %0, c7, c10, 1	@ flush_pmd"
			: : "r" (pmd) : "cc");
519 520 521 522 523

	if (tlb_flag(TLB_L2CLEAN_FR))
		asm("mcr	p15, 1, %0, c15, c9, 1  @ L2 flush_pmd"
			: : "r" (pmd) : "cc");

L
Linus Torvalds 已提交
524
	if (tlb_flag(TLB_WB))
525
		dsb();
L
Linus Torvalds 已提交
526 527 528 529 530 531 532
}

static inline void clean_pmd_entry(pmd_t *pmd)
{
	const unsigned int __tlb_flag = __cpu_tlb_flags;

	if (tlb_flag(TLB_DCLEAN))
533 534
		asm("mcr	p15, 0, %0, c7, c10, 1	@ flush_pmd"
			: : "r" (pmd) : "cc");
535 536 537 538

	if (tlb_flag(TLB_L2CLEAN_FR))
		asm("mcr	p15, 1, %0, c15, c9, 1  @ L2 flush_pmd"
			: : "r" (pmd) : "cc");
L
Linus Torvalds 已提交
539 540 541 542 543 544 545 546 547
}

#undef tlb_flag
#undef always_tlb_flags
#undef possible_tlb_flags

/*
 * Convert calls to our calling convention.
 */
548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565
#define local_flush_tlb_range(vma,start,end)	__cpu_flush_user_tlb_range(start,end,vma)
#define local_flush_tlb_kernel_range(s,e)	__cpu_flush_kern_tlb_range(s,e)

#ifndef CONFIG_SMP
#define flush_tlb_all		local_flush_tlb_all
#define flush_tlb_mm		local_flush_tlb_mm
#define flush_tlb_page		local_flush_tlb_page
#define flush_tlb_kernel_page	local_flush_tlb_kernel_page
#define flush_tlb_range		local_flush_tlb_range
#define flush_tlb_kernel_range	local_flush_tlb_kernel_range
#else
extern void flush_tlb_all(void);
extern void flush_tlb_mm(struct mm_struct *mm);
extern void flush_tlb_page(struct vm_area_struct *vma, unsigned long uaddr);
extern void flush_tlb_kernel_page(unsigned long kaddr);
extern void flush_tlb_range(struct vm_area_struct *vma, unsigned long start, unsigned long end);
extern void flush_tlb_kernel_range(unsigned long start, unsigned long end);
#endif
L
Linus Torvalds 已提交
566 567

/*
568
 * If PG_dcache_clean is not set for the page, we need to ensure that any
L
Linus Torvalds 已提交
569
 * cache entries for the kernels virtual memory range are written
570 571
 * back to the page. On ARMv6 and later, the cache coherency is handled via
 * the set_pte_at() function.
L
Linus Torvalds 已提交
572
 */
573
#if __LINUX_ARM_ARCH__ < 6
574 575
extern void update_mmu_cache(struct vm_area_struct *vma, unsigned long addr,
	pte_t *ptep);
576 577 578 579 580 581
#else
static inline void update_mmu_cache(struct vm_area_struct *vma,
				    unsigned long addr, pte_t *ptep)
{
}
#endif
L
Linus Torvalds 已提交
582 583 584

#endif

585 586
#endif /* CONFIG_MMU */

L
Linus Torvalds 已提交
587
#endif