“9001468b21203ecfb062d3200acaee5391b0c6aa”上不存在“source/dnode/vnode/inc/meta.h”
radeon_object.c 12.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
#include <linux/list.h>
#include <drm/drmP.h>
#include "radeon_drm.h"
#include "radeon.h"


int radeon_ttm_init(struct radeon_device *rdev);
void radeon_ttm_fini(struct radeon_device *rdev);
40
static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
41 42 43 44 45 46

/*
 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
 * function are calling it.
 */

47
static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
48
{
49
	struct radeon_bo *bo;
50

51 52 53 54 55 56
	bo = container_of(tbo, struct radeon_bo, tbo);
	mutex_lock(&bo->rdev->gem.mutex);
	list_del_init(&bo->list);
	mutex_unlock(&bo->rdev->gem.mutex);
	radeon_bo_clear_surface_reg(bo);
	kfree(bo);
57 58
}

59 60 61 62 63 64 65
bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
{
	if (bo->destroy == &radeon_ttm_bo_destroy)
		return true;
	return false;
}

66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
{
	u32 c = 0;

	rbo->placement.fpfn = 0;
	rbo->placement.lpfn = 0;
	rbo->placement.placement = rbo->placements;
	rbo->placement.busy_placement = rbo->placements;
	if (domain & RADEON_GEM_DOMAIN_VRAM)
		rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
					TTM_PL_FLAG_VRAM;
	if (domain & RADEON_GEM_DOMAIN_GTT)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
	if (domain & RADEON_GEM_DOMAIN_CPU)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
81 82
	if (!c)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
83 84 85 86
	rbo->placement.num_placement = c;
	rbo->placement.num_busy_placement = c;
}

87 88 89
int radeon_bo_create(struct radeon_device *rdev, struct drm_gem_object *gobj,
			unsigned long size, bool kernel, u32 domain,
			struct radeon_bo **bo_ptr)
90
{
91
	struct radeon_bo *bo;
92 93 94 95 96 97 98 99 100 101 102
	enum ttm_bo_type type;
	int r;

	if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
		rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
	}
	if (kernel) {
		type = ttm_bo_type_kernel;
	} else {
		type = ttm_bo_type_device;
	}
103 104 105
	*bo_ptr = NULL;
	bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
	if (bo == NULL)
106
		return -ENOMEM;
107 108 109 110 111
	bo->rdev = rdev;
	bo->gobj = gobj;
	bo->surface_reg = -1;
	INIT_LIST_HEAD(&bo->list);

112
	radeon_ttm_placement_from_domain(bo, domain);
113
	/* Kernel allocation are uninterruptible */
114 115 116
	r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
			&bo->placement, 0, 0, !kernel, NULL, size,
			&radeon_ttm_bo_destroy);
117
	if (unlikely(r != 0)) {
118 119
		if (r != -ERESTARTSYS)
			dev_err(rdev->dev,
120 121
				"object_init failed for (%lu, 0x%08X)\n",
				size, domain);
122 123
		return r;
	}
124
	*bo_ptr = bo;
125
	if (gobj) {
126 127 128
		mutex_lock(&bo->rdev->gem.mutex);
		list_add_tail(&bo->list, &rdev->gem.objects);
		mutex_unlock(&bo->rdev->gem.mutex);
129 130 131 132
	}
	return 0;
}

133
int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
134
{
135
	bool is_iomem;
136 137
	int r;

138
	if (bo->kptr) {
139
		if (ptr) {
140
			*ptr = bo->kptr;
141 142 143
		}
		return 0;
	}
144
	r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
145 146 147
	if (r) {
		return r;
	}
148
	bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
149
	if (ptr) {
150
		*ptr = bo->kptr;
151
	}
152
	radeon_bo_check_tiling(bo, 0, 0);
153 154 155
	return 0;
}

156
void radeon_bo_kunmap(struct radeon_bo *bo)
157
{
158
	if (bo->kptr == NULL)
159
		return;
160 161 162
	bo->kptr = NULL;
	radeon_bo_check_tiling(bo, 0, 0);
	ttm_bo_kunmap(&bo->kmap);
163 164
}

165
void radeon_bo_unref(struct radeon_bo **bo)
166
{
167
	struct ttm_buffer_object *tbo;
168

169
	if ((*bo) == NULL)
170
		return;
171 172 173 174
	tbo = &((*bo)->tbo);
	ttm_bo_unref(&tbo);
	if (tbo == NULL)
		*bo = NULL;
175 176
}

177
int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
178
{
179
	int r, i;
180

181
	radeon_ttm_placement_from_domain(bo, domain);
182 183 184 185
	if (bo->pin_count) {
		bo->pin_count++;
		if (gpu_addr)
			*gpu_addr = radeon_bo_gpu_offset(bo);
186 187
		return 0;
	}
188 189 190
	radeon_ttm_placement_from_domain(bo, domain);
	for (i = 0; i < bo->placement.num_placement; i++)
		bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
191
	r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
192 193 194 195
	if (likely(r == 0)) {
		bo->pin_count = 1;
		if (gpu_addr != NULL)
			*gpu_addr = radeon_bo_gpu_offset(bo);
196
	}
197
	if (unlikely(r != 0))
198
		dev_err(bo->rdev->dev, "%p pin failed\n", bo);
199 200 201
	return r;
}

202
int radeon_bo_unpin(struct radeon_bo *bo)
203
{
204
	int r, i;
205

206 207 208
	if (!bo->pin_count) {
		dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
		return 0;
209
	}
210 211 212
	bo->pin_count--;
	if (bo->pin_count)
		return 0;
213 214
	for (i = 0; i < bo->placement.num_placement; i++)
		bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
215
	r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
216
	if (unlikely(r != 0))
217
		dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
218
	return r;
219 220
}

221
int radeon_bo_evict_vram(struct radeon_device *rdev)
222
{
223 224
	/* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
	if (0 && (rdev->flags & RADEON_IS_IGP)) {
225 226 227
		if (rdev->mc.igp_sideport_enabled == false)
			/* Useless to evict on IGP chips */
			return 0;
228 229 230 231
	}
	return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
}

232
void radeon_bo_force_delete(struct radeon_device *rdev)
233
{
234
	struct radeon_bo *bo, *n;
235 236 237 238 239
	struct drm_gem_object *gobj;

	if (list_empty(&rdev->gem.objects)) {
		return;
	}
240 241
	dev_err(rdev->dev, "Userspace still has active objects !\n");
	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
242
		mutex_lock(&rdev->ddev->struct_mutex);
243 244 245 246 247 248 249 250
		gobj = bo->gobj;
		dev_err(rdev->dev, "%p %p %lu %lu force free\n",
			gobj, bo, (unsigned long)gobj->size,
			*((unsigned long *)&gobj->refcount));
		mutex_lock(&bo->rdev->gem.mutex);
		list_del_init(&bo->list);
		mutex_unlock(&bo->rdev->gem.mutex);
		radeon_bo_unref(&bo);
251 252 253 254 255 256
		gobj->driver_private = NULL;
		drm_gem_object_unreference(gobj);
		mutex_unlock(&rdev->ddev->struct_mutex);
	}
}

257
int radeon_bo_init(struct radeon_device *rdev)
258
{
259 260 261 262 263 264 265 266
	/* Add an MTRR for the VRAM */
	rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
			MTRR_TYPE_WRCOMB, 1);
	DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
		rdev->mc.mc_vram_size >> 20,
		(unsigned long long)rdev->mc.aper_size >> 20);
	DRM_INFO("RAM width %dbits %cDR\n",
			rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
267 268 269
	return radeon_ttm_init(rdev);
}

270
void radeon_bo_fini(struct radeon_device *rdev)
271 272 273 274
{
	radeon_ttm_fini(rdev);
}

275 276
void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
				struct list_head *head)
277 278 279 280 281 282 283 284
{
	if (lobj->wdomain) {
		list_add(&lobj->list, head);
	} else {
		list_add_tail(&lobj->list, head);
	}
}

285
int radeon_bo_list_reserve(struct list_head *head)
286
{
287
	struct radeon_bo_list *lobj;
288 289
	int r;

290
	list_for_each_entry(lobj, head, list){
291 292 293
		r = radeon_bo_reserve(lobj->bo, false);
		if (unlikely(r != 0))
			return r;
294 295 296 297
	}
	return 0;
}

298
void radeon_bo_list_unreserve(struct list_head *head)
299
{
300
	struct radeon_bo_list *lobj;
301

302
	list_for_each_entry(lobj, head, list) {
303 304 305
		/* only unreserve object we successfully reserved */
		if (radeon_bo_is_reserved(lobj->bo))
			radeon_bo_unreserve(lobj->bo);
306 307 308
	}
}

309
int radeon_bo_list_validate(struct list_head *head)
310
{
311 312
	struct radeon_bo_list *lobj;
	struct radeon_bo *bo;
313 314
	int r;

315
	r = radeon_bo_list_reserve(head);
316 317 318
	if (unlikely(r != 0)) {
		return r;
	}
319
	list_for_each_entry(lobj, head, list) {
320 321
		bo = lobj->bo;
		if (!bo->pin_count) {
322
			if (lobj->wdomain) {
323 324
				radeon_ttm_placement_from_domain(bo,
								lobj->wdomain);
325
			} else {
326 327
				radeon_ttm_placement_from_domain(bo,
								lobj->rdomain);
328
			}
329
			r = ttm_bo_validate(&bo->tbo, &bo->placement,
330
						true, false);
331
			if (unlikely(r))
332 333
				return r;
		}
334 335
		lobj->gpu_offset = radeon_bo_gpu_offset(bo);
		lobj->tiling_flags = bo->tiling_flags;
336 337 338 339
	}
	return 0;
}

340
void radeon_bo_list_fence(struct list_head *head, void *fence)
341
{
342
	struct radeon_bo_list *lobj;
343 344 345 346 347 348 349 350 351 352 353 354
	struct radeon_bo *bo;
	struct radeon_fence *old_fence = NULL;

	list_for_each_entry(lobj, head, list) {
		bo = lobj->bo;
		spin_lock(&bo->tbo.lock);
		old_fence = (struct radeon_fence *)bo->tbo.sync_obj;
		bo->tbo.sync_obj = radeon_fence_ref(fence);
		bo->tbo.sync_obj_arg = NULL;
		spin_unlock(&bo->tbo.lock);
		if (old_fence) {
			radeon_fence_unref(&old_fence);
355
		}
356
	}
357 358
}

359
int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
360 361
			     struct vm_area_struct *vma)
{
362
	return ttm_fbdev_mmap(vma, &bo->tbo);
363 364
}

365
int radeon_bo_get_surface_reg(struct radeon_bo *bo)
366
{
367
	struct radeon_device *rdev = bo->rdev;
368
	struct radeon_surface_reg *reg;
369
	struct radeon_bo *old_object;
370 371 372
	int steal;
	int i;

373 374 375
	BUG_ON(!atomic_read(&bo->tbo.reserved));

	if (!bo->tiling_flags)
376 377
		return 0;

378 379 380
	if (bo->surface_reg >= 0) {
		reg = &rdev->surface_regs[bo->surface_reg];
		i = bo->surface_reg;
381 382 383 384 385 386 387
		goto out;
	}

	steal = -1;
	for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {

		reg = &rdev->surface_regs[i];
388
		if (!reg->bo)
389 390
			break;

391
		old_object = reg->bo;
392 393 394 395 396 397 398 399 400 401
		if (old_object->pin_count == 0)
			steal = i;
	}

	/* if we are all out */
	if (i == RADEON_GEM_MAX_SURFACES) {
		if (steal == -1)
			return -ENOMEM;
		/* find someone with a surface reg and nuke their BO */
		reg = &rdev->surface_regs[steal];
402
		old_object = reg->bo;
403 404
		/* blow away the mapping */
		DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
405
		ttm_bo_unmap_virtual(&old_object->tbo);
406 407 408 409
		old_object->surface_reg = -1;
		i = steal;
	}

410 411
	bo->surface_reg = i;
	reg->bo = bo;
412 413

out:
414 415 416
	radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
			       bo->tbo.mem.mm_node->start << PAGE_SHIFT,
			       bo->tbo.num_pages << PAGE_SHIFT);
417 418 419
	return 0;
}

420
static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
421
{
422
	struct radeon_device *rdev = bo->rdev;
423 424
	struct radeon_surface_reg *reg;

425
	if (bo->surface_reg == -1)
426 427
		return;

428 429
	reg = &rdev->surface_regs[bo->surface_reg];
	radeon_clear_surface_reg(rdev, bo->surface_reg);
430

431 432
	reg->bo = NULL;
	bo->surface_reg = -1;
433 434
}

435 436
int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
				uint32_t tiling_flags, uint32_t pitch)
437
{
438 439 440 441 442 443 444 445 446
	int r;

	r = radeon_bo_reserve(bo, false);
	if (unlikely(r != 0))
		return r;
	bo->tiling_flags = tiling_flags;
	bo->pitch = pitch;
	radeon_bo_unreserve(bo);
	return 0;
447 448
}

449 450 451
void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
				uint32_t *tiling_flags,
				uint32_t *pitch)
452
{
453
	BUG_ON(!atomic_read(&bo->tbo.reserved));
454
	if (tiling_flags)
455
		*tiling_flags = bo->tiling_flags;
456
	if (pitch)
457
		*pitch = bo->pitch;
458 459
}

460 461
int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
				bool force_drop)
462
{
463 464 465
	BUG_ON(!atomic_read(&bo->tbo.reserved));

	if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
466 467 468
		return 0;

	if (force_drop) {
469
		radeon_bo_clear_surface_reg(bo);
470 471 472
		return 0;
	}

473
	if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
474 475 476
		if (!has_moved)
			return 0;

477 478
		if (bo->surface_reg >= 0)
			radeon_bo_clear_surface_reg(bo);
479 480 481
		return 0;
	}

482
	if ((bo->surface_reg >= 0) && !has_moved)
483 484
		return 0;

485
	return radeon_bo_get_surface_reg(bo);
486 487 488
}

void radeon_bo_move_notify(struct ttm_buffer_object *bo,
489
			   struct ttm_mem_reg *mem)
490
{
491 492 493 494
	struct radeon_bo *rbo;
	if (!radeon_ttm_bo_is_radeon_bo(bo))
		return;
	rbo = container_of(bo, struct radeon_bo, tbo);
495
	radeon_bo_check_tiling(rbo, 0, 1);
496 497 498 499
}

void radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
{
500 501 502 503
	struct radeon_bo *rbo;
	if (!radeon_ttm_bo_is_radeon_bo(bo))
		return;
	rbo = container_of(bo, struct radeon_bo, tbo);
504
	radeon_bo_check_tiling(rbo, 0, 0);
505
}