cs5530.c 9.0 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2
 * linux/drivers/ide/pci/cs5530.c		Version 0.75	Aug 2 2007
L
Linus Torvalds 已提交
3 4 5
 *
 * Copyright (C) 2000			Andre Hedrick <andre@linux-ide.org>
 * Copyright (C) 2000			Mark Lord <mlord@pobox.com>
6 7
 * Copyright (C) 2007			Bartlomiej Zolnierkiewicz
 *
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49
 * May be copied or modified under the terms of the GNU General Public License
 *
 * Development of this chipset driver was funded
 * by the nice folks at National Semiconductor.
 *
 * Documentation:
 *	CS5530 documentation available from National Semiconductor.
 */

#include <linux/module.h>
#include <linux/types.h>
#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/timer.h>
#include <linux/mm.h>
#include <linux/ioport.h>
#include <linux/blkdev.h>
#include <linux/hdreg.h>
#include <linux/interrupt.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/ide.h>
#include <asm/io.h>
#include <asm/irq.h>

/*
 * Here are the standard PIO mode 0-4 timings for each "format".
 * Format-0 uses fast data reg timings, with slower command reg timings.
 * Format-1 uses fast timings for all registers, but won't work with all drives.
 */
static unsigned int cs5530_pio_timings[2][5] = {
	{0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
	{0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
};

/*
 * After chip reset, the PIO timings are set to 0x0000e132, which is not valid.
 */
#define CS5530_BAD_PIO(timings) (((timings)&~0x80000000)==0x0000e132)
#define CS5530_BASEREG(hwif)	(((hwif)->dma_base & ~0xf) + ((hwif)->channel ? 0x30 : 0x20))

/**
50
 *	cs5530_set_pio_mode	-	set host controller for PIO mode
51 52
 *	@drive: drive
 *	@pio: PIO mode number
L
Linus Torvalds 已提交
53
 *
54
 *	Handles setting of PIO mode for the chipset.
L
Linus Torvalds 已提交
55
 *
56
 *	The init_hwif_cs5530() routine guarantees that all drives
L
Linus Torvalds 已提交
57 58 59
 *	will have valid default PIO timings set up before we get here.
 */

60
static void cs5530_set_pio_mode(ide_drive_t *drive, const u8 pio)
L
Linus Torvalds 已提交
61
{
62 63 64 65
	unsigned long basereg = CS5530_BASEREG(drive->hwif);
	unsigned int format = (inl(basereg + 4) >> 31) & 1;

	outl(cs5530_pio_timings[format][pio], basereg + ((drive->dn & 1)<<3));
L
Linus Torvalds 已提交
66 67 68
}

/**
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
 *	cs5530_udma_filter	-	UDMA filter
 *	@drive: drive
 *
 *	cs5530_udma_filter() does UDMA mask filtering for the given drive
 *	taking into the consideration capabilities of the mate device.
 *
 *	The CS5530 specifies that two drives sharing a cable cannot mix
 *	UDMA/MDMA.  It has to be one or the other, for the pair, though
 *	different timings can still be chosen for each drive.  We could
 *	set the appropriate timing bits on the fly, but that might be
 *	a bit confusing.  So, for now we statically handle this requirement
 *	by looking at our mate drive to see what it is capable of, before
 *	choosing a mode for our own drive.
 *
 *	Note: This relies on the fact we never fail from UDMA to MWDMA2
 *	but instead drop to PIO.
 */

static u8 cs5530_udma_filter(ide_drive_t *drive)
{
	ide_hwif_t *hwif = drive->hwif;
	ide_drive_t *mate = &hwif->drives[(drive->dn & 1) ^ 1];
	struct hd_driveid *mateid = mate->id;
	u8 mask = hwif->ultra_mask;

	if (mate->present == 0)
		goto out;

	if ((mateid->capability & 1) && __ide_dma_bad_drive(mate) == 0) {
		if ((mateid->field_valid & 4) && (mateid->dma_ultra & 7))
			goto out;
		if ((mateid->field_valid & 2) && (mateid->dma_mword & 7))
			mask = 0;
	}
out:
	return mask;
}

/**
 *	cs5530_config_dma	-	set DMA/UDMA mode
L
Linus Torvalds 已提交
109 110
 *	@drive: drive to tune
 *
111 112
 *	cs5530_config_dma() handles setting of DMA/UDMA mode
 *	for both the chipset and drive.
L
Linus Torvalds 已提交
113
 */
114 115

static int cs5530_config_dma(ide_drive_t *drive)
L
Linus Torvalds 已提交
116
{
117 118
	if (ide_tune_dma(drive))
		return 0;
119 120 121 122

	return 1;
}

123
static void cs5530_set_dma_mode(ide_drive_t *drive, const u8 mode)
124
{
125
	unsigned long basereg;
126
	unsigned int reg, timings = 0;
L
Linus Torvalds 已提交
127 128 129 130 131 132 133 134 135

	switch (mode) {
		case XFER_UDMA_0:	timings = 0x00921250; break;
		case XFER_UDMA_1:	timings = 0x00911140; break;
		case XFER_UDMA_2:	timings = 0x00911030; break;
		case XFER_MW_DMA_0:	timings = 0x00077771; break;
		case XFER_MW_DMA_1:	timings = 0x00012121; break;
		case XFER_MW_DMA_2:	timings = 0x00002020; break;
		default:
136 137
			BUG();
			break;
L
Linus Torvalds 已提交
138
	}
139
	basereg = CS5530_BASEREG(drive->hwif);
140
	reg = inl(basereg + 4);			/* get drive0 config register */
L
Linus Torvalds 已提交
141
	timings |= reg & 0x80000000;		/* preserve PIO format bit */
142
	if ((drive-> dn & 1) == 0) {		/* are we configuring drive0? */
143
		outl(timings, basereg + 4);	/* write drive0 config register */
L
Linus Torvalds 已提交
144 145 146 147 148
	} else {
		if (timings & 0x00100000)
			reg |=  0x00100000;	/* enable UDMA timings for both drives */
		else
			reg &= ~0x00100000;	/* disable UDMA timings for both drives */
149 150
		outl(reg, basereg + 4);		/* write drive0 config register */
		outl(timings, basereg + 12);	/* write drive1 config register */
L
Linus Torvalds 已提交
151 152 153 154 155 156 157 158 159 160 161
	}
}

/**
 *	init_chipset_5530	-	set up 5530 bridge
 *	@dev: PCI device
 *	@name: device name
 *
 *	Initialize the cs5530 bridge for reliable IDE DMA operation.
 */

162
static unsigned int __devinit init_chipset_cs5530 (struct pci_dev *dev, const char *name)
L
Linus Torvalds 已提交
163 164 165 166
{
	struct pci_dev *master_0 = NULL, *cs5530_0 = NULL;
	unsigned long flags;

167 168 169
	if (pci_resource_start(dev, 4) == 0)
		return -EFAULT;

L
Linus Torvalds 已提交
170
	dev = NULL;
A
Alan Cox 已提交
171
	while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
L
Linus Torvalds 已提交
172 173
		switch (dev->device) {
			case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
A
Alan Cox 已提交
174
				master_0 = pci_dev_get(dev);
L
Linus Torvalds 已提交
175 176
				break;
			case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
A
Alan Cox 已提交
177
				cs5530_0 = pci_dev_get(dev);
L
Linus Torvalds 已提交
178 179 180 181 182
				break;
		}
	}
	if (!master_0) {
		printk(KERN_ERR "%s: unable to locate PCI MASTER function\n", name);
A
Alan Cox 已提交
183
		goto out;
L
Linus Torvalds 已提交
184 185 186
	}
	if (!cs5530_0) {
		printk(KERN_ERR "%s: unable to locate CS5530 LEGACY function\n", name);
A
Alan Cox 已提交
187
		goto out;
L
Linus Torvalds 已提交
188 189 190 191 192 193 194 195 196 197 198
	}

	spin_lock_irqsave(&ide_lock, flags);
		/* all CPUs (there should only be one CPU with this chipset) */

	/*
	 * Enable BusMaster and MemoryWriteAndInvalidate for the cs5530:
	 * -->  OR 0x14 into 16-bit PCI COMMAND reg of function 0 of the cs5530
	 */

	pci_set_master(cs5530_0);
R
Randy Dunlap 已提交
199
	pci_try_set_mwi(cs5530_0);
L
Linus Torvalds 已提交
200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244

	/*
	 * Set PCI CacheLineSize to 16-bytes:
	 * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
	 */

	pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);

	/*
	 * Disable trapping of UDMA register accesses (Win98 hack):
	 * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
	 */

	pci_write_config_word(cs5530_0, 0xd0, 0x5006);

	/*
	 * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
	 * The other settings are what is necessary to get the register
	 * into a sane state for IDE DMA operation.
	 */

	pci_write_config_byte(master_0, 0x40, 0x1e);

	/* 
	 * Set max PCI burst size (16-bytes seems to work best):
	 *	   16bytes: set bit-1 at 0x41 (reg value of 0x16)
	 *	all others: clear bit-1 at 0x41, and do:
	 *	  128bytes: OR 0x00 at 0x41
	 *	  256bytes: OR 0x04 at 0x41
	 *	  512bytes: OR 0x08 at 0x41
	 *	 1024bytes: OR 0x0c at 0x41
	 */

	pci_write_config_byte(master_0, 0x41, 0x14);

	/*
	 * These settings are necessary to get the chip
	 * into a sane state for IDE DMA operation.
	 */

	pci_write_config_byte(master_0, 0x42, 0x00);
	pci_write_config_byte(master_0, 0x43, 0xc1);

	spin_unlock_irqrestore(&ide_lock, flags);

A
Alan Cox 已提交
245 246 247
out:
	pci_dev_put(master_0);
	pci_dev_put(cs5530_0);
L
Linus Torvalds 已提交
248 249 250 251 252 253 254 255 256 257 258
	return 0;
}

/**
 *	init_hwif_cs5530	-	initialise an IDE channel
 *	@hwif: IDE to initialize
 *
 *	This gets invoked by the IDE driver once for each channel. It
 *	performs channel-specific pre-initialization before drive probing.
 */

259
static void __devinit init_hwif_cs5530 (ide_hwif_t *hwif)
L
Linus Torvalds 已提交
260 261 262 263 264 265 266 267
{
	unsigned long basereg;
	u32 d0_timings;
	hwif->autodma = 0;

	if (hwif->mate)
		hwif->serialized = hwif->mate->serialized = 1;

268
	hwif->set_pio_mode = &cs5530_set_pio_mode;
269
	hwif->set_dma_mode = &cs5530_set_dma_mode;
270

L
Linus Torvalds 已提交
271
	basereg = CS5530_BASEREG(hwif);
272
	d0_timings = inl(basereg + 0);
273
	if (CS5530_BAD_PIO(d0_timings))
274
		outl(cs5530_pio_timings[(d0_timings >> 31) & 1][0], basereg + 0);
275
	if (CS5530_BAD_PIO(inl(basereg + 8)))
276
		outl(cs5530_pio_timings[(d0_timings >> 31) & 1][0], basereg + 8);
277 278 279

	hwif->drives[0].autotune = 1;
	hwif->drives[1].autotune = 1;
L
Linus Torvalds 已提交
280

281 282 283
	if (hwif->dma_base == 0)
		return;

L
Linus Torvalds 已提交
284 285 286 287
	hwif->atapi_dma = 1;
	hwif->ultra_mask = 0x07;
	hwif->mwdma_mask = 0x07;

288
	hwif->udma_filter = cs5530_udma_filter;
L
Linus Torvalds 已提交
289 290 291 292 293 294 295 296 297 298 299 300 301
	hwif->ide_dma_check = &cs5530_config_dma;
	if (!noautodma)
		hwif->autodma = 1;
	hwif->drives[0].autodma = hwif->autodma;
	hwif->drives[1].autodma = hwif->autodma;
}

static ide_pci_device_t cs5530_chipset __devinitdata = {
	.name		= "CS5530",
	.init_chipset	= init_chipset_cs5530,
	.init_hwif	= init_hwif_cs5530,
	.autodma	= AUTODMA,
	.bootable	= ON_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
302
	.pio_mask	= ATA_PIO4,
303
	.host_flags	= IDE_HFLAG_POST_SET_MODE,
L
Linus Torvalds 已提交
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
};

static int __devinit cs5530_init_one(struct pci_dev *dev, const struct pci_device_id *id)
{
	return ide_setup_pci_device(dev, &cs5530_chipset);
}

static struct pci_device_id cs5530_pci_tbl[] = {
	{ PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
	{ 0, },
};
MODULE_DEVICE_TABLE(pci, cs5530_pci_tbl);

static struct pci_driver driver = {
	.name		= "CS5530 IDE",
	.id_table	= cs5530_pci_tbl,
	.probe		= cs5530_init_one,
};

323
static int __init cs5530_ide_init(void)
L
Linus Torvalds 已提交
324 325 326 327 328 329 330 331 332
{
	return ide_pci_register_driver(&driver);
}

module_init(cs5530_ide_init);

MODULE_AUTHOR("Mark Lord");
MODULE_DESCRIPTION("PCI driver module for Cyrix/NS 5530 IDE");
MODULE_LICENSE("GPL");