p5.c 1.7 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
L
Linus Torvalds 已提交
2 3
/*
 * P5 specific Machine Check Exception Reporting
4
 * (C) Copyright 2002 Alan Cox <alan@lxorguk.ukuu.org.uk>
L
Linus Torvalds 已提交
5 6
 */
#include <linux/interrupt.h>
I
Ingo Molnar 已提交
7 8
#include <linux/kernel.h>
#include <linux/types.h>
L
Linus Torvalds 已提交
9
#include <linux/smp.h>
10
#include <linux/hardirq.h>
L
Linus Torvalds 已提交
11

12
#include <asm/processor.h>
13
#include <asm/traps.h>
A
Andy Lutomirski 已提交
14
#include <asm/tlbflush.h>
H
Hidetoshi Seto 已提交
15
#include <asm/mce.h>
L
Linus Torvalds 已提交
16 17
#include <asm/msr.h>

18
/* By default disabled */
19
int mce_p5_enabled __read_mostly;
20

I
Ingo Molnar 已提交
21
/* Machine check handler for Pentium class Intel CPUs: */
22
static void pentium_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
23 24
{
	u32 loaddr, hi, lotype;
I
Ingo Molnar 已提交
25

26
	nmi_enter();
27

L
Linus Torvalds 已提交
28 29
	rdmsr(MSR_IA32_P5_MC_ADDR, loaddr, hi);
	rdmsr(MSR_IA32_P5_MC_TYPE, lotype, hi);
I
Ingo Molnar 已提交
30

31 32
	pr_emerg("CPU#%d: Machine Check Exception:  0x%8X (type 0x%8X).\n",
		 smp_processor_id(), loaddr, lotype);
I
Ingo Molnar 已提交
33 34

	if (lotype & (1<<5)) {
35 36
		pr_emerg("CPU#%d: Possible thermal failure (CPU on fire ?).\n",
			 smp_processor_id());
I
Ingo Molnar 已提交
37 38
	}

39
	add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
40

41
	nmi_exit();
L
Linus Torvalds 已提交
42 43
}

I
Ingo Molnar 已提交
44
/* Set up machine check reporting for processors with Intel style MCE: */
S
Shaohua Li 已提交
45
void intel_p5_mcheck_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
46 47
{
	u32 l, h;
48

49 50
	/* Default P5 to off as its often misconnected: */
	if (!mce_p5_enabled)
51
		return;
L
Linus Torvalds 已提交
52

53 54
	/* Check for MCE support: */
	if (!cpu_has(c, X86_FEATURE_MCE))
L
Linus Torvalds 已提交
55
		return;
I
Ingo Molnar 已提交
56

L
Linus Torvalds 已提交
57
	machine_check_vector = pentium_machine_check;
I
Ingo Molnar 已提交
58
	/* Make sure the vector pointer is visible before we enable MCEs: */
L
Linus Torvalds 已提交
59 60
	wmb();

I
Ingo Molnar 已提交
61
	/* Read registers before enabling: */
L
Linus Torvalds 已提交
62 63
	rdmsr(MSR_IA32_P5_MC_ADDR, l, h);
	rdmsr(MSR_IA32_P5_MC_TYPE, l, h);
64
	pr_info("Intel old style machine check architecture supported.\n");
L
Linus Torvalds 已提交
65

I
Ingo Molnar 已提交
66
	/* Enable MCE: */
A
Andy Lutomirski 已提交
67
	cr4_set_bits(X86_CR4_MCE);
68 69
	pr_info("Intel old style machine check reporting enabled on CPU#%d.\n",
		smp_processor_id());
L
Linus Torvalds 已提交
70
}