nv50_display.c 63.6 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29
#include <drm/drm_dp_helper.h>
30

31 32 33
#include "nouveau_drm.h"
#include "nouveau_dma.h"
#include "nouveau_gem.h"
34 35 36
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
37
#include "nouveau_fence.h"
38
#include "nv50_display.h"
39

40
#include <core/client.h>
41
#include <core/gpuobj.h>
42
#include <core/class.h>
43 44 45 46

#include <subdev/timer.h>
#include <subdev/bar.h>
#include <subdev/fb.h>
47
#include <subdev/i2c.h>
48

49 50
#define EVO_DMA_NR 9

51
#define EVO_MASTER  (0x00)
52
#define EVO_FLIP(c) (0x01 + (c))
53 54
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
55 56
#define EVO_CURS(c) (0x0d + (c))

57 58
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
59 60 61
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
62

63 64 65 66 67 68 69 70 71 72
#define EVO_CORE_HANDLE      (0xd1500000)
#define EVO_CHAN_HANDLE(t,i) (0xd15c0000 | (((t) & 0x00ff) << 8) | (i))
#define EVO_CHAN_OCLASS(t,c) ((nv_hclass(c) & 0xff00) | ((t) & 0x00ff))
#define EVO_PUSH_HANDLE(t,i) (0xd15b0000 | (i) |                               \
			      (((NV50_DISP_##t##_CLASS) & 0x00ff) << 8))

/******************************************************************************
 * EVO channel
 *****************************************************************************/

73
struct nv50_chan {
74 75 76 77 78
	struct nouveau_object *user;
	u32 handle;
};

static int
79 80
nv50_chan_create(struct nouveau_object *core, u32 bclass, u8 head,
		 void *data, u32 size, struct nv50_chan *chan)
81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96
{
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	const u32 oclass = EVO_CHAN_OCLASS(bclass, core);
	const u32 handle = EVO_CHAN_HANDLE(bclass, head);
	int ret;

	ret = nouveau_object_new(client, EVO_CORE_HANDLE, handle,
				 oclass, data, size, &chan->user);
	if (ret)
		return ret;

	chan->handle = handle;
	return 0;
}

static void
97
nv50_chan_destroy(struct nouveau_object *core, struct nv50_chan *chan)
98 99 100 101 102 103 104 105 106 107
{
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	if (chan->handle)
		nouveau_object_del(client, EVO_CORE_HANDLE, chan->handle);
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

108 109
struct nv50_pioc {
	struct nv50_chan base;
110 111 112
};

static void
113
nv50_pioc_destroy(struct nouveau_object *core, struct nv50_pioc *pioc)
114
{
115
	nv50_chan_destroy(core, &pioc->base);
116 117 118
}

static int
119 120
nv50_pioc_create(struct nouveau_object *core, u32 bclass, u8 head,
		 void *data, u32 size, struct nv50_pioc *pioc)
121
{
122
	return nv50_chan_create(core, bclass, head, data, size, &pioc->base);
123 124 125 126 127 128
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

129 130
struct nv50_dmac {
	struct nv50_chan base;
131 132
	dma_addr_t handle;
	u32 *ptr;
133 134 135 136 137

	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
138 139 140
};

static void
141
nv50_dmac_destroy(struct nouveau_object *core, struct nv50_dmac *dmac)
142 143 144 145 146 147
{
	if (dmac->ptr) {
		struct pci_dev *pdev = nv_device(core)->pdev;
		pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
	}

148
	nv50_chan_destroy(core, &dmac->base);
149 150
}

151
static int
152
nv50_dmac_create(struct nouveau_object *core, u32 bclass, u8 head,
153
		 void *data, u32 size, u64 syncbuf,
154
		 struct nv50_dmac *dmac)
155 156 157 158 159 160 161
{
	struct nouveau_fb *pfb = nouveau_fb(core);
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	struct nouveau_object *object;
	u32 pushbuf = *(u32 *)data;
	int ret;

162 163
	mutex_init(&dmac->lock);

164 165 166 167 168 169 170 171 172 173 174 175 176
	dmac->ptr = pci_alloc_consistent(nv_device(core)->pdev, PAGE_SIZE,
					&dmac->handle);
	if (!dmac->ptr)
		return -ENOMEM;

	ret = nouveau_object_new(client, NVDRM_DEVICE, pushbuf,
				 NV_DMA_FROM_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_PCI_US |
						 NV_DMA_ACCESS_RD,
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
				 }, sizeof(struct nv_dma_class), &object);
177
	if (ret)
178
		return ret;
179

180
	ret = nv50_chan_create(core, bclass, head, data, size, &dmac->base);
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
	if (ret)
		return ret;

	ret = nouveau_object_new(client, dmac->base.handle, NvEvoSync,
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
				 }, sizeof(struct nv_dma_class), &object);
	if (ret)
		return ret;

	ret = nouveau_object_new(client, dmac->base.handle, NvEvoVRAM,
196 197 198 199 200
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
201
					.limit = pfb->ram->size - 1,
202 203
				 }, sizeof(struct nv_dma_class), &object);
	if (ret)
204 205
		return ret;

206 207 208
	return ret;
}

209 210
struct nv50_mast {
	struct nv50_dmac base;
211 212
};

213 214
struct nv50_curs {
	struct nv50_pioc base;
215 216
};

217 218
struct nv50_sync {
	struct nv50_dmac base;
219 220
	u32 addr;
	u32 data;
221 222
};

223 224
struct nv50_ovly {
	struct nv50_dmac base;
225
};
226

227 228
struct nv50_oimm {
	struct nv50_pioc base;
229 230
};

231
struct nv50_head {
232
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
233
	struct nouveau_bo *image;
234 235 236 237
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
238 239
};

240 241 242 243 244 245 246
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
#define nv50_vers(c) nv_mclass(nv50_chan(c)->user)
247

248
struct nv50_disp {
249
	struct nouveau_object *core;
250
	struct nv50_mast mast;
251

252
	struct list_head fbdma;
253 254

	struct nouveau_bo *sync;
255 256
};

257 258
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
259
{
260
	return nouveau_display(dev)->priv;
261 262
}

263
#define nv50_mast(d) (&nv50_disp(d)->mast)
264

265
static struct drm_crtc *
266
nv50_display_crtc_get(struct drm_encoder *encoder)
267 268 269 270 271 272 273
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
274
static u32 *
275
evo_wait(void *evoc, int nr)
276
{
277
	struct nv50_dmac *dmac = evoc;
278
	u32 put = nv_ro32(dmac->base.user, 0x0000) / 4;
279

280
	mutex_lock(&dmac->lock);
281
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
282
		dmac->ptr[put] = 0x20000000;
283

284 285
		nv_wo32(dmac->base.user, 0x0000, 0x00000000);
		if (!nv_wait(dmac->base.user, 0x0004, ~0, 0x00000000)) {
286
			mutex_unlock(&dmac->lock);
287
			NV_ERROR(dmac->base.user, "channel stalled\n");
288 289 290 291 292 293
			return NULL;
		}

		put = 0;
	}

294
	return dmac->ptr + put;
295 296 297
}

static void
298
evo_kick(u32 *push, void *evoc)
299
{
300
	struct nv50_dmac *dmac = evoc;
301
	nv_wo32(dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
302
	mutex_unlock(&dmac->lock);
303 304 305 306 307
}

#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)

308 309 310
static bool
evo_sync_wait(void *data)
{
311 312 313 314
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
315 316 317
}

static int
318
evo_sync(struct drm_device *dev)
319
{
320
	struct nouveau_device *device = nouveau_dev(dev);
321 322
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
323
	u32 *push = evo_wait(mast, 8);
324
	if (push) {
325
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
326
		evo_mthd(push, 0x0084, 1);
327
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
328 329 330
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
331
		evo_kick(push, mast);
332
		if (nv_wait_cb(device, evo_sync_wait, disp->sync))
333 334 335 336 337 338 339
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
340
 * Page flipping channel
341 342
 *****************************************************************************/
struct nouveau_bo *
343
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
344
{
345
	return nv50_disp(dev)->sync;
346 347
}

348 349 350 351 352 353 354 355 356 357
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
358
					      flip->chan->data)
359 360 361 362 363
		return true;
	usleep_range(1, 2);
	return false;
}

364
void
365
nv50_display_flip_stop(struct drm_crtc *crtc)
366
{
367 368 369 370 371
	struct nouveau_device *device = nouveau_dev(crtc->dev);
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
372 373
	u32 *push;

374
	push = evo_wait(flip.chan, 8);
375 376 377 378 379 380 381 382 383
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
384
		evo_kick(push, flip.chan);
385
	}
386 387

	nv_wait_cb(device, nv50_display_flip_wait, &flip);
388 389 390
}

int
391
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
392 393 394 395
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
396
	struct nv50_head *head = nv50_head(crtc);
397
	struct nv50_sync *sync = nv50_sync(crtc);
398
	u32 *push;
B
Ben Skeggs 已提交
399
	int ret;
400 401 402 403

	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
404 405
	if (chan == NULL)
		evo_sync(crtc->dev);
406

407
	push = evo_wait(sync, 128);
408 409 410
	if (unlikely(push == NULL))
		return -EBUSY;

411 412 413 414 415 416
	if (chan && nv_mclass(chan->object) < NV84_CHANNEL_IND_CLASS) {
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
417
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
418 419 420 421 422 423 424 425
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
	if (chan && nv_mclass(chan->object) < NVC0_CHANNEL_IND_CLASS) {
B
Ben Skeggs 已提交
426
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
		OUT_RING  (chan, chan->vram);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
445
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
463

464 465 466
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
467 468 469 470 471 472 473 474 475 476 477 478 479
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
480 481 482
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
483 484 485 486 487
	evo_data(push, NvEvoSync);
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
488
	evo_data(push, nv_fb->r_handle);
489 490 491
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
492
	if (nv50_vers(sync) < NVD0_DISP_SYNC_CLASS) {
493 494 495 496 497 498 499 500 501 502 503 504 505 506
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
507 508
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
509
	evo_kick(push, sync);
B
Ben Skeggs 已提交
510 511

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
512 513 514
	return 0;
}

515 516 517 518
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
519
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
520
{
521
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
522 523 524
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
525

526
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
527 528
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
529
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
530 531 532 533 534 535 536 537 538 539
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
540 541
	}

542
	push = evo_wait(mast, 4);
543
	if (push) {
544
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
545 546 547
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
548
		if (nv50_vers(mast) < NVE0_DISP_MAST_CLASS) {
549 550 551 552 553 554 555
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

556 557 558 559
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
560
		evo_kick(push, mast);
561 562 563 564 565 566
	}

	return 0;
}

static int
567
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
568
{
569
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
570
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
571
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
572
	struct nouveau_connector *nv_connector;
573 574
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
575

576 577 578
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
579
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
	if (nv_connector && nv_connector->native_mode)
		mode = nv_connector->scaling_mode;

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      nv_connector->edid &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
631
		}
632 633 634
		break;
	default:
		break;
B
Ben Skeggs 已提交
635
	}
636

637
	push = evo_wait(mast, 8);
638
	if (push) {
639
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

661
		if (update) {
662
			nv50_display_flip_stop(crtc);
663 664
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
665 666 667 668 669 670
		}
	}

	return 0;
}

671
static int
672
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
673
{
674
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
675 676 677 678 679 680 681 682 683
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
684
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

702
static int
703
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
704 705 706
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
707
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
708 709
	u32 *push;

710
	push = evo_wait(mast, 16);
711
	if (push) {
712
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
713 714 715 716 717 718 719 720
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
721
			if (nv50_vers(mast) > NV50_DISP_MAST_CLASS) {
722
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
723
				evo_data(push, nvfb->r_handle);
724 725 726 727 728 729 730 731
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
732
			evo_data(push, nvfb->r_handle);
733 734 735 736
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

737 738 739 740
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
741
		evo_kick(push, mast);
742 743
	}

744
	nv_crtc->fb.handle = nvfb->r_handle;
745 746 747 748
	return 0;
}

static void
749
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
750
{
751
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
752
	u32 *push = evo_wait(mast, 16);
753
	if (push) {
754
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
755 756 757 758
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
		} else
759
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
760 761 762 763 764 765
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, NvEvoVRAM);
		} else {
766 767 768 769
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
770
			evo_data(push, NvEvoVRAM);
771 772 773 774 775 776
		}
		evo_kick(push, mast);
	}
}

static void
777
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
778
{
779
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
780 781
	u32 *push = evo_wait(mast, 16);
	if (push) {
782
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
783 784 785
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
786
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
787 788 789 790
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
791 792 793 794 795 796
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
797 798 799
		evo_kick(push, mast);
	}
}
800

801
static void
802
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
803
{
804
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
805 806

	if (show)
807
		nv50_crtc_cursor_show(nv_crtc);
808
	else
809
		nv50_crtc_cursor_hide(nv_crtc);
810 811 812 813

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
814 815
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
816
			evo_kick(push, mast);
817 818 819 820 821
		}
	}
}

static void
822
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
823 824 825 826
{
}

static void
827
nv50_crtc_prepare(struct drm_crtc *crtc)
828 829
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
830
	struct nv50_mast *mast = nv50_mast(crtc->dev);
831 832
	u32 *push;

833
	nv50_display_flip_stop(crtc);
834

835
	push = evo_wait(mast, 6);
836
	if (push) {
837
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
838 839 840 841 842
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
843
		if (nv50_vers(mast) <  NVD0_DISP_MAST_CLASS) {
844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
860 861
	}

862
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
863 864 865
}

static void
866
nv50_crtc_commit(struct drm_crtc *crtc)
867 868
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
869
	struct nv50_mast *mast = nv50_mast(crtc->dev);
870 871
	u32 *push;

872
	push = evo_wait(mast, 32);
873
	if (push) {
874
		if (nv50_vers(mast) < NV84_DISP_MAST_CLASS) {
875
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
876
			evo_data(push, nv_crtc->fb.handle);
877 878 879 880
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
881
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
882
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
883
			evo_data(push, nv_crtc->fb.handle);
884 885 886 887 888 889 890
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, NvEvoVRAM);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
891
			evo_data(push, nv_crtc->fb.handle);
892 893 894 895 896 897 898 899 900 901 902 903
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, NvEvoVRAM);
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
904 905
	}

906
	nv50_crtc_cursor_show_hide(nv_crtc, nv_crtc->cursor.visible, true);
907
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
908 909 910
}

static bool
911
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
912 913
		     struct drm_display_mode *adjusted_mode)
{
914
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
915 916 917 918
	return true;
}

static int
919
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
920
{
921
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
922
	struct nv50_head *head = nv50_head(crtc);
923 924 925
	int ret;

	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM);
B
Ben Skeggs 已提交
926 927 928 929
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
930 931
	}

B
Ben Skeggs 已提交
932
	return ret;
933 934 935
}

static int
936
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
937 938 939
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
940
	struct nv50_mast *mast = nv50_mast(crtc->dev);
941 942
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
943 944 945 946 947
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
	u32 vblan2e = 0, vblan2s = 1;
948
	u32 *push;
949 950
	int ret;

951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

970
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
971 972 973
	if (ret)
		return ret;

974
	push = evo_wait(mast, 64);
975
	if (push) {
976
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x082c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1012 1013 1014
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1015 1016 1017
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1018
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1019 1020 1021 1022
	return 0;
}

static int
1023
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1024 1025
			struct drm_framebuffer *old_fb)
{
1026
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1027 1028 1029
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1030
	if (!crtc->primary->fb) {
1031
		NV_DEBUG(drm, "No FB bound\n");
1032 1033 1034
		return 0;
	}

1035
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1036 1037 1038
	if (ret)
		return ret;

1039
	nv50_display_flip_stop(crtc);
1040 1041
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1042 1043 1044 1045
	return 0;
}

static int
1046
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1047 1048 1049 1050
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1051 1052
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1053 1054 1055 1056
	return 0;
}

static void
1057
nv50_crtc_lut_load(struct drm_crtc *crtc)
1058
{
1059
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1060 1061 1062 1063 1064
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

		if (nv_mclass(disp->core) < NVD0_DISP_CLASS) {
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1078 1079 1080
	}
}

B
Ben Skeggs 已提交
1081 1082 1083 1084
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1085
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1086 1087 1088 1089 1090
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1091
static int
1092
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	struct drm_gem_object *gem;
	struct nouveau_bo *nvbo;
	bool visible = (handle != 0);
	int i, ret = 0;

	if (visible) {
		if (width != 64 || height != 64)
			return -EINVAL;

		gem = drm_gem_object_lookup(dev, file_priv, handle);
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

		ret = nouveau_bo_map(nvbo);
		if (ret == 0) {
			for (i = 0; i < 64 * 64; i++) {
				u32 v = nouveau_bo_rd32(nvbo, i);
				nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, v);
			}
			nouveau_bo_unmap(nvbo);
		}

		drm_gem_object_unreference_unlocked(gem);
	}

	if (visible != nv_crtc->cursor.visible) {
1124
		nv50_crtc_cursor_show_hide(nv_crtc, visible, true);
1125 1126 1127 1128 1129 1130 1131
		nv_crtc->cursor.visible = visible;
	}

	return ret;
}

static int
1132
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1133
{
1134 1135
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1136 1137
	nv_wo32(chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nv_wo32(chan->user, 0x0080, 0x00000000);
1138 1139 1140 1141
	return 0;
}

static void
1142
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1143 1144 1145
		    uint32_t start, uint32_t size)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1146
	u32 end = min_t(u32, start + size, 256);
1147 1148 1149 1150 1151 1152 1153 1154
	u32 i;

	for (i = start; i < end; i++) {
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1155
	nv50_crtc_lut_load(crtc);
1156 1157 1158
}

static void
1159
nv50_crtc_destroy(struct drm_crtc *crtc)
1160 1161
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1162 1163
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
B
Ben Skeggs 已提交
1164

1165 1166 1167 1168
	nv50_dmac_destroy(disp->core, &head->ovly.base);
	nv50_pioc_destroy(disp->core, &head->oimm.base);
	nv50_dmac_destroy(disp->core, &head->sync.base);
	nv50_pioc_destroy(disp->core, &head->curs.base);
B
Ben Skeggs 已提交
1169 1170 1171 1172 1173 1174 1175 1176

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1177
	nouveau_bo_unmap(nv_crtc->cursor.nvbo);
1178 1179
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1180
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1181

1182
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1183 1184
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1185
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1186

1187 1188 1189 1190
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1191 1192 1193 1194 1195 1196 1197 1198 1199
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1200
	.disable = nv50_crtc_disable,
1201 1202
};

1203 1204 1205 1206
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1207
	.set_config = nouveau_crtc_set_config,
1208
	.destroy = nv50_crtc_destroy,
1209
	.page_flip = nouveau_crtc_page_flip,
1210 1211
};

1212
static void
1213
nv50_cursor_set_pos(struct nouveau_crtc *nv_crtc, int x, int y)
1214 1215 1216 1217
{
}

static void
1218
nv50_cursor_set_offset(struct nouveau_crtc *nv_crtc, uint32_t offset)
1219 1220 1221
{
}

1222
static int
1223
nv50_crtc_create(struct drm_device *dev, struct nouveau_object *core, int index)
1224
{
1225 1226
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1227 1228 1229
	struct drm_crtc *crtc;
	int ret, i;

1230 1231
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1232 1233
		return -ENOMEM;

1234
	head->base.index = index;
1235 1236 1237
	head->base.set_dither = nv50_crtc_set_dither;
	head->base.set_scale = nv50_crtc_set_scale;
	head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
1238 1239
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1240 1241
	head->base.cursor.set_offset = nv50_cursor_set_offset;
	head->base.cursor.set_pos = nv50_cursor_set_pos;
1242
	for (i = 0; i < 256; i++) {
1243 1244 1245
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1246 1247
	}

1248
	crtc = &head->base.base;
1249 1250
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1251 1252
	drm_mode_crtc_set_gamma_size(crtc, 256);

1253 1254 1255 1256
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
			     0, 0x0000, NULL, &head->base.lut.nvbo);
	if (!ret) {
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM);
1257
		if (!ret) {
1258
			ret = nouveau_bo_map(head->base.lut.nvbo);
1259 1260 1261
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1262 1263 1264 1265 1266 1267 1268
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

1269
	nv50_crtc_lut_load(crtc);
1270 1271

	/* allocate cursor resources */
1272
	ret = nv50_pioc_create(disp->core, NV50_DISP_CURS_CLASS, index,
1273 1274 1275 1276 1277 1278 1279
			      &(struct nv50_display_curs_class) {
					.head = index,
			      }, sizeof(struct nv50_display_curs_class),
			      &head->curs.base);
	if (ret)
		goto out;

1280
	ret = nouveau_bo_new(dev, 64 * 64 * 4, 0x100, TTM_PL_FLAG_VRAM,
1281
			     0, 0x0000, NULL, &head->base.cursor.nvbo);
1282
	if (!ret) {
1283
		ret = nouveau_bo_pin(head->base.cursor.nvbo, TTM_PL_FLAG_VRAM);
1284
		if (!ret) {
1285
			ret = nouveau_bo_map(head->base.cursor.nvbo);
1286 1287 1288
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1289
		if (ret)
1290
			nouveau_bo_ref(NULL, &head->base.cursor.nvbo);
1291 1292 1293 1294 1295
	}

	if (ret)
		goto out;

1296
	/* allocate page flip / sync resources */
1297
	ret = nv50_dmac_create(disp->core, NV50_DISP_SYNC_CLASS, index,
1298 1299 1300 1301 1302 1303 1304 1305
			      &(struct nv50_display_sync_class) {
					.pushbuf = EVO_PUSH_HANDLE(SYNC, index),
					.head = index,
			      }, sizeof(struct nv50_display_sync_class),
			      disp->sync->bo.offset, &head->sync.base);
	if (ret)
		goto out;

1306 1307
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1308

1309
	/* allocate overlay resources */
1310
	ret = nv50_pioc_create(disp->core, NV50_DISP_OIMM_CLASS, index,
1311 1312 1313 1314
			      &(struct nv50_display_oimm_class) {
					.head = index,
			      }, sizeof(struct nv50_display_oimm_class),
			      &head->oimm.base);
1315 1316 1317
	if (ret)
		goto out;

1318
	ret = nv50_dmac_create(disp->core, NV50_DISP_OVLY_CLASS, index,
1319 1320 1321 1322 1323 1324 1325
			      &(struct nv50_display_ovly_class) {
					.pushbuf = EVO_PUSH_HANDLE(OVLY, index),
					.head = index,
			      }, sizeof(struct nv50_display_ovly_class),
			      disp->sync->bo.offset, &head->ovly.base);
	if (ret)
		goto out;
1326 1327 1328

out:
	if (ret)
1329
		nv50_crtc_destroy(crtc);
1330 1331 1332
	return ret;
}

1333 1334 1335
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1336
static void
1337
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1338 1339
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1340
	struct nv50_disp *disp = nv50_disp(encoder->dev);
B
Ben Skeggs 已提交
1341 1342 1343
	int or = nv_encoder->or;
	u32 dpms_ctrl;

1344
	dpms_ctrl = 0x00000000;
B
Ben Skeggs 已提交
1345 1346 1347 1348 1349
	if (mode == DRM_MODE_DPMS_STANDBY || mode == DRM_MODE_DPMS_OFF)
		dpms_ctrl |= 0x00000001;
	if (mode == DRM_MODE_DPMS_SUSPEND || mode == DRM_MODE_DPMS_OFF)
		dpms_ctrl |= 0x00000004;

1350
	nv_call(disp->core, NV50_DISP_DAC_PWR + or, dpms_ctrl);
B
Ben Skeggs 已提交
1351 1352 1353
}

static bool
1354
nv50_dac_mode_fixup(struct drm_encoder *encoder,
1355
		    const struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

static void
1374
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1375 1376 1377 1378
{
}

static void
1379
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1380 1381
		  struct drm_display_mode *adjusted_mode)
{
1382
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1383 1384
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1385
	u32 *push;
B
Ben Skeggs 已提交
1386

1387
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1388

1389
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1390
	if (push) {
1391
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1422 1423 1424 1425 1426 1427
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1428
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1429 1430
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1431
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1432
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1433 1434 1435
	u32 *push;

	if (nv_encoder->crtc) {
1436
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1437

1438
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1439
		if (push) {
1440
			if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
1441 1442 1443 1444 1445 1446 1447
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1448 1449
		}
	}
1450 1451

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1452 1453
}

1454
static enum drm_connector_status
1455
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1456
{
1457
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1458
	int ret, or = nouveau_encoder(encoder)->or;
1459 1460 1461
	u32 load = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (load == 0)
		load = 340;
B
Ben Skeggs 已提交
1462

1463
	ret = nv_exec(disp->core, NV50_DISP_DAC_LOAD + or, &load, sizeof(load));
1464
	if (ret || !load)
1465
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1466

1467
	return connector_status_connected;
1468 1469
}

B
Ben Skeggs 已提交
1470
static void
1471
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1472 1473 1474 1475 1476
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1477 1478 1479 1480 1481 1482 1483 1484 1485
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
	.mode_fixup = nv50_dac_mode_fixup,
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1486 1487
};

1488 1489
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1490 1491 1492
};

static int
1493
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1494
{
1495 1496
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
	struct nouveau_i2c *i2c = nouveau_i2c(drm->device);
B
Ben Skeggs 已提交
1497 1498
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1499
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1500 1501 1502 1503 1504 1505

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1506
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
B
Ben Skeggs 已提交
1507 1508 1509 1510

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1511
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
1512
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1513 1514 1515 1516

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1517

1518 1519 1520 1521
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1522
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1523 1524 1525
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;
1526
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1527 1528 1529 1530 1531 1532 1533

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);

1534 1535 1536
	nv_exec(disp->core, NVA3_DISP_SOR_HDA_ELD + nv_encoder->or,
			    nv_connector->base.eld,
			    nv_connector->base.eld[2] * 4);
1537 1538 1539
}

static void
1540
nv50_audio_disconnect(struct drm_encoder *encoder)
1541 1542
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1543
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1544

1545
	nv_exec(disp->core, NVA3_DISP_SOR_HDA_ELD + nv_encoder->or, NULL, 0);
1546 1547 1548 1549 1550 1551
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1552
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1553
{
1554 1555 1556
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
1557
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1558
	const u32 moff = (nv_crtc->index << 3) | nv_encoder->or;
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
	u32 rekey = 56; /* binary driver, and tegra constant */
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
	max_ac_packet -= rekey;
	max_ac_packet -= 18; /* constant from tegra */
	max_ac_packet /= 32;

1571 1572 1573
	nv_call(disp->core, NV84_DISP_SOR_HDMI_PWR + moff,
			    NV84_DISP_SOR_HDMI_PWR_STATE_ON |
			    (max_ac_packet << 16) | rekey);
B
Ben Skeggs 已提交
1574

1575
	nv50_audio_mode_set(encoder, mode);
1576 1577 1578
}

static void
1579
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1580
{
1581
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1582
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1583
	const u32 moff = (nv_crtc->index << 3) | nv_encoder->or;
1584

1585
	nv50_audio_disconnect(encoder);
1586

1587
	nv_call(disp->core, NV84_DISP_SOR_HDMI_PWR + moff, 0x00000000);
1588 1589
}

1590 1591 1592
/******************************************************************************
 * SOR
 *****************************************************************************/
1593
static void
1594
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1595 1596 1597
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct drm_device *dev = encoder->dev;
1598
	struct nv50_disp *disp = nv50_disp(dev);
1599
	struct drm_encoder *partner;
1600
	u32 mthd;
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1611
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1612 1613 1614 1615 1616 1617
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1618 1619
	mthd  = (ffs(nv_encoder->dcb->heads) - 1) << 3;
	mthd |= (ffs(nv_encoder->dcb->sorconf.link) - 1) << 2;
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
	mthd |= nv_encoder->or;

	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
		nv_call(disp->core, NV50_DISP_SOR_PWR | mthd, 1);
		mthd |= NV94_DISP_SOR_DP_PWR;
	} else {
		mthd |= NV50_DISP_SOR_PWR;
	}

	nv_call(disp->core, mthd, (mode == DRM_MODE_DPMS_ON));
1630 1631 1632
}

static bool
1633
nv50_sor_mode_fixup(struct drm_encoder *encoder,
1634
		    const struct drm_display_mode *mode,
1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

1652
static void
1653
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1654
{
1655 1656 1657 1658 1659 1660 1661 1662 1663
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
1664
		}
1665
		evo_kick(push, mast);
1666
	}
1667 1668 1669 1670 1671 1672 1673
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1674 1675 1676

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1677 1678 1679 1680 1681 1682

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
1683 1684
}

1685
static void
1686
nv50_sor_commit(struct drm_encoder *encoder)
1687 1688 1689 1690
{
}

static void
1691
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1692
		  struct drm_display_mode *mode)
1693
{
1694 1695
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1696
	struct drm_device *dev = encoder->dev;
1697
	struct nouveau_drm *drm = nouveau_drm(dev);
1698 1699
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1700
	struct nouveau_connector *nv_connector;
1701
	struct nvbios *bios = &drm->vbios;
1702
	u32 lvds = 0, mask, ctrl;
1703 1704 1705
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1706

1707
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
1708 1709
	nv_encoder->crtc = encoder->crtc;

1710
	switch (nv_encoder->dcb->type) {
1711
	case DCB_OUTPUT_TMDS:
1712 1713
		if (nv_encoder->dcb->sorconf.link & 1) {
			if (mode->clock < 165000)
1714
				proto = 0x1;
1715
			else
1716
				proto = 0x5;
1717
		} else {
1718
			proto = 0x2;
1719 1720
		}

1721
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
1722
		break;
1723
	case DCB_OUTPUT_LVDS:
1724 1725
		proto = 0x0;

1726 1727
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1728
				lvds |= 0x0100;
1729
			if (bios->fp.if_is_24bit)
1730
				lvds |= 0x0200;
1731
		} else {
1732
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1733
				if (((u8 *)nv_connector->edid)[121] == 2)
1734
					lvds |= 0x0100;
1735 1736
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
1737
				lvds |= 0x0100;
1738
			}
1739

1740
			if (lvds & 0x0100) {
1741
				if (bios->fp.strapless_is_24bit & 2)
1742
					lvds |= 0x0200;
1743 1744
			} else {
				if (bios->fp.strapless_is_24bit & 1)
1745
					lvds |= 0x0200;
1746 1747 1748
			}

			if (nv_connector->base.display_info.bpc == 8)
1749
				lvds |= 0x0200;
1750
		}
1751

1752
		nv_call(disp->core, NV50_DISP_SOR_LVDS_SCRIPT + nv_encoder->or, lvds);
1753
		break;
1754
	case DCB_OUTPUT_DP:
1755
		if (nv_connector->base.display_info.bpc == 6) {
1756
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
1757
			depth = 0x2;
1758 1759
		} else
		if (nv_connector->base.display_info.bpc == 8) {
1760
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
1761
			depth = 0x5;
1762 1763 1764
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
1765
		}
1766 1767

		if (nv_encoder->dcb->sorconf.link & 1)
1768
			proto = 0x8;
1769
		else
1770
			proto = 0x9;
1771
		break;
1772 1773 1774 1775
	default:
		BUG_ON(1);
		break;
	}
1776

1777
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
1778

1779 1780 1781
	if (nv50_vers(mast) >= NVD0_DISP_CLASS) {
		u32 *push = evo_wait(mast, 3);
		if (push) {
1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
1796
			evo_kick(push, mast);
1797 1798
		}

1799 1800 1801 1802 1803 1804 1805 1806 1807
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
1808 1809
	}

1810
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
1811 1812 1813
}

static void
1814
nv50_sor_destroy(struct drm_encoder *encoder)
1815 1816 1817 1818 1819
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1820 1821 1822
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
	.mode_fixup = nv50_sor_mode_fixup,
1823
	.prepare = nv50_sor_disconnect,
1824 1825 1826 1827
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
1828 1829
};

1830 1831
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
1832 1833 1834
};

static int
1835
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
1836
{
1837 1838
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
	struct nouveau_i2c *i2c = nouveau_i2c(drm->device);
1839 1840
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
1851 1852 1853 1854 1855 1856

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1857
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
1858 1859 1860 1861 1862
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1863
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
1864
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
1865 1866 1867 1868

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1869

1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	u32 mthd = (nv_encoder->dcb->type << 12) | nv_encoder->or;
	u32 ctrl = (mode == DRM_MODE_DPMS_ON);
	nv_call(disp->core, NV50_DISP_PIOR_PWR + mthd, ctrl);
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
		if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
			if (nv50_vers(mast) < NVD0_DISP_MAST_CLASS) {
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
	struct nouveau_i2c *i2c = nouveau_i2c(drm->device);
	struct nouveau_i2c_port *ddc = NULL;
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTDDC(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTAUX(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2045 2046 2047 2048
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139
struct nv50_fbdma {
	struct list_head head;
	u32 name;
};

static void
nv50_fbdma_fini(struct drm_device *dev, struct nv50_fbdma *fbdma)
{
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
	struct nouveau_object *client = nv_pclass(disp->core, NV_CLIENT_CLASS);
	struct drm_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
		nouveau_object_del(client, sync->base.base.handle, fbdma->name);
	}

	nouveau_object_del(client, mast->base.base.handle, fbdma->name);
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
	struct nouveau_object *client = nv_pclass(disp->core, NV_CLIENT_CLASS);
	struct nouveau_object *object;
	struct nv_dma_class args;
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
		if (fbdma->name == name)
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);
	fbdma->name = name;

	args.flags = NV_DMA_TARGET_VRAM | NV_DMA_ACCESS_RDWR;
	args.start = offset;
	args.limit = offset + length - 1;
	args.conf0 = kind;

	if (nv_device(drm->device)->chipset < 0x80) {
		args.conf0  = NV50_DMA_CONF0_ENABLE;
		args.conf0 |= NV50_DMA_CONF0_PART_256;
	} else
	if (nv_device(drm->device)->chipset < 0xc0) {
		args.conf0 |= NV50_DMA_CONF0_ENABLE;
		args.conf0 |= NV50_DMA_CONF0_PART_256;
	} else
	if (nv_device(drm->device)->chipset < 0xd0) {
		args.conf0 |= NVC0_DMA_CONF0_ENABLE;
	} else {
		args.conf0 |= NVD0_DMA_CONF0_ENABLE;
		args.conf0 |= NVD0_DMA_CONF0_PAGE_LP;
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
		ret = nouveau_object_new(client, sync->base.base.handle,
					 fbdma->name, NV_DMA_IN_MEMORY_CLASS,
					&args, sizeof(args), &object);
		if (ret) {
			printk(KERN_ERR "fail %d %08x %d\n", nv50_head(crtc)->base.index, fbdma->name, ret);
			nv50_fbdma_fini(dev, fbdma);
			return ret;
		}
	}

	ret = nouveau_object_new(client, mast->base.base.handle, fbdma->name,
				 NV_DMA_IN_MEMORY_CLASS, &args, sizeof(args),
				&object);
	if (ret) {
		printk(KERN_ERR "fail %08x %d\n", fbdma->name, ret);
		nv50_fbdma_fini(dev, fbdma);
		return ret;
	}

	return 0;
}

2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2151 2152 2153 2154
	struct nv50_disp *disp = nv50_disp(fb->dev);
	struct nouveau_fb *pfb = nouveau_fb(drm->device);
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2155 2156 2157 2158 2159 2160

	if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
		NV_ERROR(drm, "framebuffer requires contiguous bo\n");
		return -EINVAL;
	}

2161 2162 2163
	if (nv_device(drm->device)->chipset >= 0xc0)
		tile >>= 4; /* yep.. */

2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2176 2177 2178 2179 2180 2181 2182 2183
	if (nv_mclass(disp->core) < NV84_DISP_CLASS) {
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
	if (nv_mclass(disp->core) < NVD0_DISP_CLASS) {
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2184
	} else {
2185 2186
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2187
	}
2188
	nv_fb->r_handle = 0xffff0000 | kind;
2189

2190
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0, pfb->ram->size, kind);
2191 2192
}

2193 2194 2195
/******************************************************************************
 * Init
 *****************************************************************************/
2196

2197
void
2198
nv50_display_fini(struct drm_device *dev)
2199 2200 2201 2202
{
}

int
2203
nv50_display_init(struct drm_device *dev)
2204
{
2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2216
	}
2217

2218 2219 2220 2221
	evo_mthd(push, 0x0088, 1);
	evo_data(push, NvEvoSync);
	evo_kick(push, nv50_mast(dev));
	return 0;
2222 2223 2224
}

void
2225
nv50_display_destroy(struct drm_device *dev)
2226
{
2227
	struct nv50_disp *disp = nv50_disp(dev);
2228 2229 2230 2231 2232
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
		nv50_fbdma_fini(dev, fbdma);
	}
2233

2234
	nv50_dmac_destroy(disp->core, &disp->mast.base);
2235

2236
	nouveau_bo_unmap(disp->sync);
2237 2238
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2239
	nouveau_bo_ref(NULL, &disp->sync);
2240

2241
	nouveau_display(dev)->priv = NULL;
2242 2243 2244 2245
	kfree(disp);
}

int
2246
nv50_display_create(struct drm_device *dev)
2247
{
2248 2249 2250
	struct nouveau_device *device = nouveau_dev(dev);
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2251
	struct drm_connector *connector, *tmp;
2252
	struct nv50_disp *disp;
2253
	struct dcb_output *dcbe;
2254
	int crtcs, ret, i;
2255 2256 2257 2258

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2259
	INIT_LIST_HEAD(&disp->fbdma);
2260 2261

	nouveau_display(dev)->priv = disp;
2262 2263 2264
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2265 2266
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
2267
	disp->core = nouveau_display(dev)->core;
2268

2269 2270 2271 2272 2273
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
			     0, 0x0000, NULL, &disp->sync);
	if (!ret) {
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM);
2274
		if (!ret) {
2275
			ret = nouveau_bo_map(disp->sync);
2276 2277 2278
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2279 2280 2281 2282 2283 2284 2285 2286
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2287
	ret = nv50_dmac_create(disp->core, NV50_DISP_MAST_CLASS, 0,
2288 2289 2290 2291 2292 2293 2294
			      &(struct nv50_display_mast_class) {
					.pushbuf = EVO_PUSH_HANDLE(MAST, 0),
			      }, sizeof(struct nv50_display_mast_class),
			      disp->sync->bo.offset, &disp->mast.base);
	if (ret)
		goto out;

2295
	/* create crtc objects to represent the hw heads */
2296 2297 2298 2299 2300
	if (nv_mclass(disp->core) >= NVD0_DISP_CLASS)
		crtcs = nv_rd32(device, 0x022448);
	else
		crtcs = 2;

2301
	for (i = 0; i < crtcs; i++) {
2302
		ret = nv50_crtc_create(dev, disp->core, i);
2303 2304 2305 2306
		if (ret)
			goto out;
	}

2307 2308 2309 2310 2311 2312
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2329 2330
		}

2331 2332 2333 2334
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2335
			ret = 0;
2336 2337 2338 2339 2340 2341 2342 2343
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2344
		NV_WARN(drm, "%s has no encoders, removing\n",
2345
			connector->name);
2346 2347 2348
		connector->funcs->destroy(connector);
	}

2349 2350
out:
	if (ret)
2351
		nv50_display_destroy(dev);
2352 2353
	return ret;
}