spi-pxa2xx.c 34.7 KB
Newer Older
1 2
/*
 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
3
 * Copyright (C) 2013, Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/device.h>
#include <linux/ioport.h>
#include <linux/errno.h>
25
#include <linux/err.h>
26 27
#include <linux/interrupt.h>
#include <linux/platform_device.h>
28
#include <linux/spi/pxa2xx_spi.h>
29 30 31
#include <linux/spi/spi.h>
#include <linux/workqueue.h>
#include <linux/delay.h>
32
#include <linux/gpio.h>
33
#include <linux/slab.h>
34
#include <linux/clk.h>
35
#include <linux/pm_runtime.h>
36
#include <linux/acpi.h>
37 38 39 40 41

#include <asm/io.h>
#include <asm/irq.h>
#include <asm/delay.h>

42
#include "spi-pxa2xx.h"
43 44

MODULE_AUTHOR("Stephen Street");
W
Will Newton 已提交
45
MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
46
MODULE_LICENSE("GPL");
47
MODULE_ALIAS("platform:pxa2xx-spi");
48 49 50

#define MAX_BUSES 3

51 52
#define TIMOUT_DFLT		1000

53 54 55 56 57 58 59 60
/*
 * for testing SSCR1 changes that require SSP restart, basically
 * everything except the service and interrupt enables, the pxa270 developer
 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
 * list, but the PXA255 dev man says all bits without really meaning the
 * service and interrupt enables
 */
#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
61
				| SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
62 63 64 65
				| SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
				| SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
				| SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
66

67 68 69 70 71
#define LPSS_RX_THRESH_DFLT	64
#define LPSS_TX_LOTHRESH_DFLT	160
#define LPSS_TX_HITHRESH_DFLT	224

/* Offset from drv_data->lpss_base */
72 73
#define GENERAL_REG		0x08
#define GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
74
#define SSP_REG			0x0c
75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
#define SPI_CS_CONTROL		0x18
#define SPI_CS_CONTROL_SW_MODE	BIT(0)
#define SPI_CS_CONTROL_CS_HIGH	BIT(1)

static bool is_lpss_ssp(const struct driver_data *drv_data)
{
	return drv_data->ssp_type == LPSS_SSP;
}

/*
 * Read and write LPSS SSP private registers. Caller must first check that
 * is_lpss_ssp() returns true before these can be called.
 */
static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
{
	WARN_ON(!drv_data->lpss_base);
	return readl(drv_data->lpss_base + offset);
}

static void __lpss_ssp_write_priv(struct driver_data *drv_data,
				  unsigned offset, u32 value)
{
	WARN_ON(!drv_data->lpss_base);
	writel(value, drv_data->lpss_base + offset);
}

/*
 * lpss_ssp_setup - perform LPSS SSP specific setup
 * @drv_data: pointer to the driver private data
 *
 * Perform LPSS SSP specific setup. This function must be called first if
 * one is going to use LPSS SSP private registers.
 */
static void lpss_ssp_setup(struct driver_data *drv_data)
{
	unsigned offset = 0x400;
	u32 value, orig;

	if (!is_lpss_ssp(drv_data))
		return;

	/*
	 * Perform auto-detection of the LPSS SSP private registers. They
	 * can be either at 1k or 2k offset from the base address.
	 */
	orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);

	value = orig | SPI_CS_CONTROL_SW_MODE;
	writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
	value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
	if (value != (orig | SPI_CS_CONTROL_SW_MODE)) {
		offset = 0x800;
		goto detection_done;
	}

	value &= ~SPI_CS_CONTROL_SW_MODE;
	writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
	value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
	if (value != orig) {
		offset = 0x800;
		goto detection_done;
	}

detection_done:
	/* Now set the LPSS base */
	drv_data->lpss_base = drv_data->ioaddr + offset;

	/* Enable software chip select control */
	value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
	__lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
145 146

	/* Enable multiblock DMA transfers */
147
	if (drv_data->master_info->enable_dma) {
148
		__lpss_ssp_write_priv(drv_data, SSP_REG, 1);
149 150 151 152 153

		value = __lpss_ssp_read_priv(drv_data, GENERAL_REG);
		value |= GENERAL_REG_RXTO_HOLDOFF_DISABLE;
		__lpss_ssp_write_priv(drv_data, GENERAL_REG, value);
	}
154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
}

static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
{
	u32 value;

	if (!is_lpss_ssp(drv_data))
		return;

	value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL);
	if (enable)
		value &= ~SPI_CS_CONTROL_CS_HIGH;
	else
		value |= SPI_CS_CONTROL_CS_HIGH;
	__lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
}

171 172 173 174
static void cs_assert(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

175 176 177 178 179
	if (drv_data->ssp_type == CE4100_SSP) {
		write_SSSR(drv_data->cur_chip->frm, drv_data->ioaddr);
		return;
	}

180 181 182 183 184
	if (chip->cs_control) {
		chip->cs_control(PXA2XX_CS_ASSERT);
		return;
	}

185
	if (gpio_is_valid(chip->gpio_cs)) {
186
		gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
187 188 189 190
		return;
	}

	lpss_ssp_cs_control(drv_data, true);
191 192 193 194 195 196
}

static void cs_deassert(struct driver_data *drv_data)
{
	struct chip_data *chip = drv_data->cur_chip;

197 198 199
	if (drv_data->ssp_type == CE4100_SSP)
		return;

200
	if (chip->cs_control) {
201
		chip->cs_control(PXA2XX_CS_DEASSERT);
202 203 204
		return;
	}

205
	if (gpio_is_valid(chip->gpio_cs)) {
206
		gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
207 208 209 210
		return;
	}

	lpss_ssp_cs_control(drv_data, false);
211 212
}

213
int pxa2xx_spi_flush(struct driver_data *drv_data)
214 215 216
{
	unsigned long limit = loops_per_jiffy << 1;

D
David Brownell 已提交
217
	void __iomem *reg = drv_data->ioaddr;
218 219 220 221 222

	do {
		while (read_SSSR(reg) & SSSR_RNE) {
			read_SSDR(reg);
		}
R
Roel Kluin 已提交
223
	} while ((read_SSSR(reg) & SSSR_BSY) && --limit);
224
	write_SSSR_CS(drv_data, SSSR_ROR);
225 226 227 228

	return limit;
}

229
static int null_writer(struct driver_data *drv_data)
230
{
D
David Brownell 已提交
231
	void __iomem *reg = drv_data->ioaddr;
232
	u8 n_bytes = drv_data->n_bytes;
233

234
	if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
235 236 237 238 239 240 241
		|| (drv_data->tx == drv_data->tx_end))
		return 0;

	write_SSDR(0, reg);
	drv_data->tx += n_bytes;

	return 1;
242 243
}

244
static int null_reader(struct driver_data *drv_data)
245
{
D
David Brownell 已提交
246
	void __iomem *reg = drv_data->ioaddr;
247
	u8 n_bytes = drv_data->n_bytes;
248 249

	while ((read_SSSR(reg) & SSSR_RNE)
250
		&& (drv_data->rx < drv_data->rx_end)) {
251 252 253
		read_SSDR(reg);
		drv_data->rx += n_bytes;
	}
254 255

	return drv_data->rx == drv_data->rx_end;
256 257
}

258
static int u8_writer(struct driver_data *drv_data)
259
{
D
David Brownell 已提交
260
	void __iomem *reg = drv_data->ioaddr;
261

262
	if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
263 264 265 266 267 268 269
		|| (drv_data->tx == drv_data->tx_end))
		return 0;

	write_SSDR(*(u8 *)(drv_data->tx), reg);
	++drv_data->tx;

	return 1;
270 271
}

272
static int u8_reader(struct driver_data *drv_data)
273
{
D
David Brownell 已提交
274
	void __iomem *reg = drv_data->ioaddr;
275 276

	while ((read_SSSR(reg) & SSSR_RNE)
277
		&& (drv_data->rx < drv_data->rx_end)) {
278 279 280
		*(u8 *)(drv_data->rx) = read_SSDR(reg);
		++drv_data->rx;
	}
281 282

	return drv_data->rx == drv_data->rx_end;
283 284
}

285
static int u16_writer(struct driver_data *drv_data)
286
{
D
David Brownell 已提交
287
	void __iomem *reg = drv_data->ioaddr;
288

289
	if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
290 291 292 293 294 295 296
		|| (drv_data->tx == drv_data->tx_end))
		return 0;

	write_SSDR(*(u16 *)(drv_data->tx), reg);
	drv_data->tx += 2;

	return 1;
297 298
}

299
static int u16_reader(struct driver_data *drv_data)
300
{
D
David Brownell 已提交
301
	void __iomem *reg = drv_data->ioaddr;
302 303

	while ((read_SSSR(reg) & SSSR_RNE)
304
		&& (drv_data->rx < drv_data->rx_end)) {
305 306 307
		*(u16 *)(drv_data->rx) = read_SSDR(reg);
		drv_data->rx += 2;
	}
308 309

	return drv_data->rx == drv_data->rx_end;
310
}
311 312

static int u32_writer(struct driver_data *drv_data)
313
{
D
David Brownell 已提交
314
	void __iomem *reg = drv_data->ioaddr;
315

316
	if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
317 318 319 320 321 322 323
		|| (drv_data->tx == drv_data->tx_end))
		return 0;

	write_SSDR(*(u32 *)(drv_data->tx), reg);
	drv_data->tx += 4;

	return 1;
324 325
}

326
static int u32_reader(struct driver_data *drv_data)
327
{
D
David Brownell 已提交
328
	void __iomem *reg = drv_data->ioaddr;
329 330

	while ((read_SSSR(reg) & SSSR_RNE)
331
		&& (drv_data->rx < drv_data->rx_end)) {
332 333 334
		*(u32 *)(drv_data->rx) = read_SSDR(reg);
		drv_data->rx += 4;
	}
335 336

	return drv_data->rx == drv_data->rx_end;
337 338
}

339
void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
{
	struct spi_message *msg = drv_data->cur_msg;
	struct spi_transfer *trans = drv_data->cur_transfer;

	/* Move to next transfer */
	if (trans->transfer_list.next != &msg->transfers) {
		drv_data->cur_transfer =
			list_entry(trans->transfer_list.next,
					struct spi_transfer,
					transfer_list);
		return RUNNING_STATE;
	} else
		return DONE_STATE;
}

/* caller already set message->status; dma and pio irqs are blocked */
S
Stephen Street 已提交
356
static void giveback(struct driver_data *drv_data)
357 358
{
	struct spi_transfer* last_transfer;
S
Stephen Street 已提交
359
	struct spi_message *msg;
360

S
Stephen Street 已提交
361 362 363 364 365
	msg = drv_data->cur_msg;
	drv_data->cur_msg = NULL;
	drv_data->cur_transfer = NULL;

	last_transfer = list_entry(msg->transfers.prev,
366 367 368
					struct spi_transfer,
					transfer_list);

N
Ned Forrester 已提交
369 370 371 372 373 374 375
	/* Delay if requested before any change in chip select */
	if (last_transfer->delay_usecs)
		udelay(last_transfer->delay_usecs);

	/* Drop chip select UNLESS cs_change is true or we are returning
	 * a message with an error, or next message is for another chip
	 */
376
	if (!last_transfer->cs_change)
377
		cs_deassert(drv_data);
N
Ned Forrester 已提交
378 379 380 381 382 383 384 385 386 387 388 389 390 391
	else {
		struct spi_message *next_msg;

		/* Holding of cs was hinted, but we need to make sure
		 * the next message is for the same chip.  Don't waste
		 * time with the following tests unless this was hinted.
		 *
		 * We cannot postpone this until pump_messages, because
		 * after calling msg->complete (below) the driver that
		 * sent the current message could be unloaded, which
		 * could invalidate the cs_control() callback...
		 */

		/* get a pointer to the next message, if any */
392
		next_msg = spi_get_next_queued_message(drv_data->master);
N
Ned Forrester 已提交
393 394 395 396 397 398 399

		/* see if the next and current messages point
		 * to the same chip
		 */
		if (next_msg && next_msg->spi != msg->spi)
			next_msg = NULL;
		if (!next_msg || msg->state == ERROR_STATE)
400
			cs_deassert(drv_data);
N
Ned Forrester 已提交
401
	}
402

403
	spi_finalize_current_message(drv_data->master);
404
	drv_data->cur_chip = NULL;
405 406
}

407 408 409 410 411 412 413 414 415 416 417 418
static void reset_sccr1(struct driver_data *drv_data)
{
	void __iomem *reg = drv_data->ioaddr;
	struct chip_data *chip = drv_data->cur_chip;
	u32 sccr1_reg;

	sccr1_reg = read_SSCR1(reg) & ~drv_data->int_cr1;
	sccr1_reg &= ~SSCR1_RFT;
	sccr1_reg |= chip->threshold;
	write_SSCR1(sccr1_reg, reg);
}

419
static void int_error_stop(struct driver_data *drv_data, const char* msg)
420
{
D
David Brownell 已提交
421
	void __iomem *reg = drv_data->ioaddr;
422

423
	/* Stop and reset SSP */
424
	write_SSSR_CS(drv_data, drv_data->clear_sr);
425
	reset_sccr1(drv_data);
426
	if (!pxa25x_ssp_comp(drv_data))
427
		write_SSTO(0, reg);
428
	pxa2xx_spi_flush(drv_data);
429
	write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
430

431
	dev_err(&drv_data->pdev->dev, "%s\n", msg);
432

433 434 435
	drv_data->cur_msg->state = ERROR_STATE;
	tasklet_schedule(&drv_data->pump_transfers);
}
S
Stephen Street 已提交
436

437 438
static void int_transfer_complete(struct driver_data *drv_data)
{
D
David Brownell 已提交
439
	void __iomem *reg = drv_data->ioaddr;
440

441
	/* Stop SSP */
442
	write_SSSR_CS(drv_data, drv_data->clear_sr);
443
	reset_sccr1(drv_data);
444
	if (!pxa25x_ssp_comp(drv_data))
445
		write_SSTO(0, reg);
446

L
Lucas De Marchi 已提交
447
	/* Update total byte transferred return count actual bytes read */
448 449
	drv_data->cur_msg->actual_length += drv_data->len -
				(drv_data->rx_end - drv_data->rx);
450

N
Ned Forrester 已提交
451 452 453
	/* Transfer delays and chip select release are
	 * handled in pump_transfers or giveback
	 */
454

455
	/* Move to next transfer */
456
	drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
457

458 459 460
	/* Schedule transfer tasklet */
	tasklet_schedule(&drv_data->pump_transfers);
}
461

462 463
static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
{
D
David Brownell 已提交
464
	void __iomem *reg = drv_data->ioaddr;
465

466 467
	u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ?
			drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
468

469
	u32 irq_status = read_SSSR(reg) & irq_mask;
470

471 472 473 474
	if (irq_status & SSSR_ROR) {
		int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
		return IRQ_HANDLED;
	}
475

476 477 478 479 480 481 482
	if (irq_status & SSSR_TINT) {
		write_SSSR(SSSR_TINT, reg);
		if (drv_data->read(drv_data)) {
			int_transfer_complete(drv_data);
			return IRQ_HANDLED;
		}
	}
483

484 485 486 487 488 489 490
	/* Drain rx fifo, Fill tx fifo and prevent overruns */
	do {
		if (drv_data->read(drv_data)) {
			int_transfer_complete(drv_data);
			return IRQ_HANDLED;
		}
	} while (drv_data->write(drv_data));
491

492 493 494 495
	if (drv_data->read(drv_data)) {
		int_transfer_complete(drv_data);
		return IRQ_HANDLED;
	}
496

497
	if (drv_data->tx == drv_data->tx_end) {
498 499 500 501 502 503 504 505
		u32 bytes_left;
		u32 sccr1_reg;

		sccr1_reg = read_SSCR1(reg);
		sccr1_reg &= ~SSCR1_TIE;

		/*
		 * PXA25x_SSP has no timeout, set up rx threshould for the
L
Lucas De Marchi 已提交
506
		 * remaining RX bytes.
507
		 */
508
		if (pxa25x_ssp_comp(drv_data)) {
509 510 511 512 513 514 515 516 517

			sccr1_reg &= ~SSCR1_RFT;

			bytes_left = drv_data->rx_end - drv_data->rx;
			switch (drv_data->n_bytes) {
			case 4:
				bytes_left >>= 1;
			case 2:
				bytes_left >>= 1;
518
			}
519 520 521 522 523

			if (bytes_left > RX_THRESH_DFLT)
				bytes_left = RX_THRESH_DFLT;

			sccr1_reg |= SSCR1_RxTresh(bytes_left);
524
		}
525
		write_SSCR1(sccr1_reg, reg);
526 527
	}

S
Stephen Street 已提交
528 529
	/* We did something */
	return IRQ_HANDLED;
530 531
}

532
static irqreturn_t ssp_int(int irq, void *dev_id)
533
{
534
	struct driver_data *drv_data = dev_id;
D
David Brownell 已提交
535
	void __iomem *reg = drv_data->ioaddr;
536
	u32 sccr1_reg;
537 538 539
	u32 mask = drv_data->mask_sr;
	u32 status;

540 541 542 543 544 545 546 547 548
	/*
	 * The IRQ might be shared with other peripherals so we must first
	 * check that are we RPM suspended or not. If we are we assume that
	 * the IRQ was not for us (we shouldn't be RPM suspended when the
	 * interrupt is enabled).
	 */
	if (pm_runtime_suspended(&drv_data->pdev->dev))
		return IRQ_NONE;

549 550 551 552 553 554
	/*
	 * If the device is not yet in RPM suspended state and we get an
	 * interrupt that is meant for another device, check if status bits
	 * are all set to one. That means that the device is already
	 * powered off.
	 */
555
	status = read_SSSR(reg);
556 557 558 559
	if (status == ~0)
		return IRQ_NONE;

	sccr1_reg = read_SSCR1(reg);
560 561 562 563 564 565 566

	/* Ignore possible writes if we don't need to write */
	if (!(sccr1_reg & SSCR1_TIE))
		mask &= ~SSSR_TFS;

	if (!(status & mask))
		return IRQ_NONE;
567 568

	if (!drv_data->cur_msg) {
S
Stephen Street 已提交
569 570 571

		write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
		write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
572
		if (!pxa25x_ssp_comp(drv_data))
S
Stephen Street 已提交
573
			write_SSTO(0, reg);
574
		write_SSSR_CS(drv_data, drv_data->clear_sr);
S
Stephen Street 已提交
575

576
		dev_err(&drv_data->pdev->dev, "bad message state "
577
			"in interrupt handler\n");
S
Stephen Street 已提交
578

579 580 581 582 583 584 585
		/* Never fail */
		return IRQ_HANDLED;
	}

	return drv_data->transfer_handler(drv_data);
}

586
static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
587
{
588 589 590 591
	unsigned long ssp_clk = drv_data->max_clk_rate;
	const struct ssp_device *ssp = drv_data->ssp;

	rate = min_t(int, ssp_clk, rate);
592

593
	if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
594 595 596 597 598
		return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8;
	else
		return ((ssp_clk / rate - 1) & 0xfff) << 8;
}

599 600 601 602 603 604 605
static void pump_transfers(unsigned long data)
{
	struct driver_data *drv_data = (struct driver_data *)data;
	struct spi_message *message = NULL;
	struct spi_transfer *transfer = NULL;
	struct spi_transfer *previous = NULL;
	struct chip_data *chip = NULL;
D
David Brownell 已提交
606
	void __iomem *reg = drv_data->ioaddr;
607 608 609 610
	u32 clk_div = 0;
	u8 bits = 0;
	u32 speed = 0;
	u32 cr0;
611 612 613
	u32 cr1;
	u32 dma_thresh = drv_data->cur_chip->dma_threshold;
	u32 dma_burst = drv_data->cur_chip->dma_burst_size;
614 615 616 617 618 619 620 621 622

	/* Get current state information */
	message = drv_data->cur_msg;
	transfer = drv_data->cur_transfer;
	chip = drv_data->cur_chip;

	/* Handle for abort */
	if (message->state == ERROR_STATE) {
		message->status = -EIO;
S
Stephen Street 已提交
623
		giveback(drv_data);
624 625 626 627 628 629
		return;
	}

	/* Handle end of message */
	if (message->state == DONE_STATE) {
		message->status = 0;
S
Stephen Street 已提交
630
		giveback(drv_data);
631 632 633
		return;
	}

N
Ned Forrester 已提交
634
	/* Delay if requested at end of transfer before CS change */
635 636 637 638 639 640
	if (message->state == RUNNING_STATE) {
		previous = list_entry(transfer->transfer_list.prev,
					struct spi_transfer,
					transfer_list);
		if (previous->delay_usecs)
			udelay(previous->delay_usecs);
N
Ned Forrester 已提交
641 642 643

		/* Drop chip select only if cs_change is requested */
		if (previous->cs_change)
644
			cs_deassert(drv_data);
645 646
	}

647 648
	/* Check if we can DMA this transfer */
	if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
N
Ned Forrester 已提交
649 650 651 652 653 654

		/* reject already-mapped transfers; PIO won't always work */
		if (message->is_dma_mapped
				|| transfer->rx_dma || transfer->tx_dma) {
			dev_err(&drv_data->pdev->dev,
				"pump_transfers: mapped transfer length "
M
Mike Rapoport 已提交
655
				"of %u is greater than %d\n",
N
Ned Forrester 已提交
656 657 658 659 660 661 662 663 664 665 666 667
				transfer->len, MAX_DMA_LEN);
			message->status = -EINVAL;
			giveback(drv_data);
			return;
		}

		/* warn ... we force this to PIO mode */
		if (printk_ratelimit())
			dev_warn(&message->spi->dev, "pump_transfers: "
				"DMA disabled for transfer length %ld "
				"greater than %d\n",
				(long)drv_data->len, MAX_DMA_LEN);
668 669
	}

670
	/* Setup the transfer state based on the type of transfer */
671
	if (pxa2xx_spi_flush(drv_data) == 0) {
672 673
		dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
		message->status = -EIO;
S
Stephen Street 已提交
674
		giveback(drv_data);
675 676
		return;
	}
677
	drv_data->n_bytes = chip->n_bytes;
678 679 680 681 682 683
	drv_data->tx = (void *)transfer->tx_buf;
	drv_data->tx_end = drv_data->tx + transfer->len;
	drv_data->rx = transfer->rx_buf;
	drv_data->rx_end = drv_data->rx + transfer->len;
	drv_data->rx_dma = transfer->rx_dma;
	drv_data->tx_dma = transfer->tx_dma;
684
	drv_data->len = transfer->len;
685 686
	drv_data->write = drv_data->tx ? chip->write : null_writer;
	drv_data->read = drv_data->rx ? chip->read : null_reader;
687 688

	/* Change speed and bit per word on a per transfer */
689
	cr0 = chip->cr0;
690 691 692 693 694 695 696 697 698 699 700
	if (transfer->speed_hz || transfer->bits_per_word) {

		bits = chip->bits_per_word;
		speed = chip->speed_hz;

		if (transfer->speed_hz)
			speed = transfer->speed_hz;

		if (transfer->bits_per_word)
			bits = transfer->bits_per_word;

701
		clk_div = ssp_get_clk_div(drv_data, speed);
702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721

		if (bits <= 8) {
			drv_data->n_bytes = 1;
			drv_data->read = drv_data->read != null_reader ?
						u8_reader : null_reader;
			drv_data->write = drv_data->write != null_writer ?
						u8_writer : null_writer;
		} else if (bits <= 16) {
			drv_data->n_bytes = 2;
			drv_data->read = drv_data->read != null_reader ?
						u16_reader : null_reader;
			drv_data->write = drv_data->write != null_writer ?
						u16_writer : null_writer;
		} else if (bits <= 32) {
			drv_data->n_bytes = 4;
			drv_data->read = drv_data->read != null_reader ?
						u32_reader : null_reader;
			drv_data->write = drv_data->write != null_writer ?
						u32_writer : null_writer;
		}
722 723 724
		/* if bits/word is changed in dma mode, then must check the
		 * thresholds and burst also */
		if (chip->enable_dma) {
725 726
			if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
							message->spi,
727 728 729 730
							bits, &dma_burst,
							&dma_thresh))
				if (printk_ratelimit())
					dev_warn(&message->spi->dev,
N
Ned Forrester 已提交
731
						"pump_transfers: "
732 733 734
						"DMA burst size reduced to "
						"match bits_per_word\n");
		}
735 736 737

		cr0 = clk_div
			| SSCR0_Motorola
S
Stephen Street 已提交
738
			| SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
739 740 741 742
			| SSCR0_SSE
			| (bits > 16 ? SSCR0_EDSS : 0);
	}

743 744
	message->state = RUNNING_STATE;

N
Ned Forrester 已提交
745
	drv_data->dma_mapped = 0;
746 747
	if (pxa2xx_spi_dma_is_possible(drv_data->len))
		drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
N
Ned Forrester 已提交
748
	if (drv_data->dma_mapped) {
749 750

		/* Ensure we have the correct interrupt handler */
751 752 753
		drv_data->transfer_handler = pxa2xx_spi_dma_transfer;

		pxa2xx_spi_dma_prepare(drv_data, dma_burst);
754

755 756
		/* Clear status and start DMA engine */
		cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
757
		write_SSSR(drv_data->clear_sr, reg);
758 759

		pxa2xx_spi_dma_start(drv_data);
760 761 762 763
	} else {
		/* Ensure we have the correct interrupt handler	*/
		drv_data->transfer_handler = interrupt_transfer;

764 765
		/* Clear status  */
		cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
766
		write_SSSR_CS(drv_data, drv_data->clear_sr);
767 768
	}

769 770 771 772 773 774 775
	if (is_lpss_ssp(drv_data)) {
		if ((read_SSIRF(reg) & 0xff) != chip->lpss_rx_threshold)
			write_SSIRF(chip->lpss_rx_threshold, reg);
		if ((read_SSITF(reg) & 0xffff) != chip->lpss_tx_threshold)
			write_SSITF(chip->lpss_tx_threshold, reg);
	}

776 777 778 779 780
	/* see if we need to reload the config registers */
	if ((read_SSCR0(reg) != cr0)
		|| (read_SSCR1(reg) & SSCR1_CHANGE_MASK) !=
			(cr1 & SSCR1_CHANGE_MASK)) {

781
		/* stop the SSP, and update the other bits */
782
		write_SSCR0(cr0 & ~SSCR0_SSE, reg);
783
		if (!pxa25x_ssp_comp(drv_data))
784
			write_SSTO(chip->timeout, reg);
785 786 787
		/* first set CR1 without interrupt and service enables */
		write_SSCR1(cr1 & SSCR1_CHANGE_MASK, reg);
		/* restart the SSP */
788
		write_SSCR0(cr0, reg);
789

790
	} else {
791
		if (!pxa25x_ssp_comp(drv_data))
792
			write_SSTO(chip->timeout, reg);
793
	}
794

795
	cs_assert(drv_data);
796 797 798 799

	/* after chip select, release the data by enabling service
	 * requests and interrupts, without changing any mode bits */
	write_SSCR1(cr1, reg);
800 801
}

802 803
static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
					   struct spi_message *msg)
804
{
805
	struct driver_data *drv_data = spi_master_get_devdata(master);
806

807
	drv_data->cur_msg = msg;
808 809 810 811 812 813
	/* Initial message state*/
	drv_data->cur_msg->state = START_STATE;
	drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
						struct spi_transfer,
						transfer_list);

814 815
	/* prepare to setup the SSP, in pump_transfers, using the per
	 * chip configuration */
816 817 818 819 820 821 822
	drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);

	/* Mark as busy and launch transfers */
	tasklet_schedule(&drv_data->pump_transfers);
	return 0;
}

823 824 825 826 827 828 829 830 831 832 833
static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
{
	struct driver_data *drv_data = spi_master_get_devdata(master);

	/* Disable the SSP now */
	write_SSCR0(read_SSCR0(drv_data->ioaddr) & ~SSCR0_SSE,
		    drv_data->ioaddr);

	return 0;
}

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871
static int setup_cs(struct spi_device *spi, struct chip_data *chip,
		    struct pxa2xx_spi_chip *chip_info)
{
	int err = 0;

	if (chip == NULL || chip_info == NULL)
		return 0;

	/* NOTE: setup() can be called multiple times, possibly with
	 * different chip_info, release previously requested GPIO
	 */
	if (gpio_is_valid(chip->gpio_cs))
		gpio_free(chip->gpio_cs);

	/* If (*cs_control) is provided, ignore GPIO chip select */
	if (chip_info->cs_control) {
		chip->cs_control = chip_info->cs_control;
		return 0;
	}

	if (gpio_is_valid(chip_info->gpio_cs)) {
		err = gpio_request(chip_info->gpio_cs, "SPI_CS");
		if (err) {
			dev_err(&spi->dev, "failed to request chip select "
					"GPIO%d\n", chip_info->gpio_cs);
			return err;
		}

		chip->gpio_cs = chip_info->gpio_cs;
		chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;

		err = gpio_direction_output(chip->gpio_cs,
					!chip->gpio_cs_inverted);
	}

	return err;
}

872 873 874 875 876 877
static int setup(struct spi_device *spi)
{
	struct pxa2xx_spi_chip *chip_info = NULL;
	struct chip_data *chip;
	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
	unsigned int clk_div;
878 879 880 881 882 883 884 885 886 887 888
	uint tx_thres, tx_hi_thres, rx_thres;

	if (is_lpss_ssp(drv_data)) {
		tx_thres = LPSS_TX_LOTHRESH_DFLT;
		tx_hi_thres = LPSS_TX_HITHRESH_DFLT;
		rx_thres = LPSS_RX_THRESH_DFLT;
	} else {
		tx_thres = TX_THRESH_DFLT;
		tx_hi_thres = 0;
		rx_thres = RX_THRESH_DFLT;
	}
889

890
	/* Only alloc on first setup */
891
	chip = spi_get_ctldata(spi);
892
	if (!chip) {
893
		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
894 895 896
		if (!chip) {
			dev_err(&spi->dev,
				"failed setup: can't allocate chip data\n");
897
			return -ENOMEM;
898
		}
899

900 901 902 903 904 905 906 907 908 909 910
		if (drv_data->ssp_type == CE4100_SSP) {
			if (spi->chip_select > 4) {
				dev_err(&spi->dev, "failed setup: "
				"cs number must not be > 4.\n");
				kfree(chip);
				return -EINVAL;
			}

			chip->frm = spi->chip_select;
		} else
			chip->gpio_cs = -1;
911
		chip->enable_dma = 0;
912
		chip->timeout = TIMOUT_DFLT;
913 914
	}

915 916 917 918
	/* protocol drivers may change the chip settings, so...
	 * if chip_info exists, use it */
	chip_info = spi->controller_data;

919
	/* chip_info isn't always needed */
920
	chip->cr1 = 0;
921
	if (chip_info) {
922 923 924 925
		if (chip_info->timeout)
			chip->timeout = chip_info->timeout;
		if (chip_info->tx_threshold)
			tx_thres = chip_info->tx_threshold;
926 927
		if (chip_info->tx_hi_threshold)
			tx_hi_thres = chip_info->tx_hi_threshold;
928 929 930
		if (chip_info->rx_threshold)
			rx_thres = chip_info->rx_threshold;
		chip->enable_dma = drv_data->master_info->enable_dma;
931 932 933
		chip->dma_threshold = 0;
		if (chip_info->enable_loopback)
			chip->cr1 = SSCR1_LBM;
934 935 936 937 938 939 940
	} else if (ACPI_HANDLE(&spi->dev)) {
		/*
		 * Slave devices enumerated from ACPI namespace don't
		 * usually have chip_info but we still might want to use
		 * DMA with them.
		 */
		chip->enable_dma = drv_data->master_info->enable_dma;
941 942
	}

943 944 945
	chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
			(SSCR1_TxTresh(tx_thres) & SSCR1_TFT);

946 947 948 949
	chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
	chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
				| SSITF_TxHiThresh(tx_hi_thres);

950 951 952 953 954
	/* set dma burst and threshold outside of chip_info path so that if
	 * chip_info goes away after setting chip->enable_dma, the
	 * burst and threshold can still respond to changes in bits_per_word */
	if (chip->enable_dma) {
		/* set up legal burst and threshold for dma */
955 956
		if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
						spi->bits_per_word,
957 958 959 960 961 962 963
						&chip->dma_burst_size,
						&chip->dma_threshold)) {
			dev_warn(&spi->dev, "in setup: DMA burst size reduced "
					"to match bits_per_word\n");
		}
	}

964
	clk_div = ssp_get_clk_div(drv_data, spi->max_speed_hz);
965
	chip->speed_hz = spi->max_speed_hz;
966 967 968

	chip->cr0 = clk_div
			| SSCR0_Motorola
S
Stephen Street 已提交
969 970
			| SSCR0_DataSize(spi->bits_per_word > 16 ?
				spi->bits_per_word - 16 : spi->bits_per_word)
971 972
			| SSCR0_SSE
			| (spi->bits_per_word > 16 ? SSCR0_EDSS : 0);
973 974 975
	chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
	chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
			| (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
976

977 978 979
	if (spi->mode & SPI_LOOP)
		chip->cr1 |= SSCR1_LBM;

980
	/* NOTE:  PXA25x_SSP _could_ use external clocking ... */
981
	if (!pxa25x_ssp_comp(drv_data))
982
		dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
983
			drv_data->max_clk_rate
984 985
				/ (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
			chip->enable_dma ? "DMA" : "PIO");
986
	else
987
		dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
988
			drv_data->max_clk_rate / 2
989 990
				/ (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
			chip->enable_dma ? "DMA" : "PIO");
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005

	if (spi->bits_per_word <= 8) {
		chip->n_bytes = 1;
		chip->read = u8_reader;
		chip->write = u8_writer;
	} else if (spi->bits_per_word <= 16) {
		chip->n_bytes = 2;
		chip->read = u16_reader;
		chip->write = u16_writer;
	} else if (spi->bits_per_word <= 32) {
		chip->cr0 |= SSCR0_EDSS;
		chip->n_bytes = 4;
		chip->read = u32_reader;
		chip->write = u32_writer;
	}
1006
	chip->bits_per_word = spi->bits_per_word;
1007 1008 1009

	spi_set_ctldata(spi, chip);

1010 1011 1012
	if (drv_data->ssp_type == CE4100_SSP)
		return 0;

1013
	return setup_cs(spi, chip, chip_info);
1014 1015
}

1016
static void cleanup(struct spi_device *spi)
1017
{
1018
	struct chip_data *chip = spi_get_ctldata(spi);
1019
	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1020

1021 1022 1023
	if (!chip)
		return;

1024
	if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
1025 1026
		gpio_free(chip->gpio_cs);

1027 1028 1029
	kfree(chip);
}

1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
#ifdef CONFIG_ACPI
static struct pxa2xx_spi_master *
pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
{
	struct pxa2xx_spi_master *pdata;
	struct acpi_device *adev;
	struct ssp_device *ssp;
	struct resource *res;
	int devid;

	if (!ACPI_HANDLE(&pdev->dev) ||
	    acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
		return NULL;

1044
	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	if (!pdata) {
		dev_err(&pdev->dev,
			"failed to allocate memory for platform data\n");
		return NULL;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res)
		return NULL;

	ssp = &pdata->ssp;

	ssp->phys_base = res->start;
1058 1059
	ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(ssp->mmio_base))
1060
		return NULL;
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071

	ssp->clk = devm_clk_get(&pdev->dev, NULL);
	ssp->irq = platform_get_irq(pdev, 0);
	ssp->type = LPSS_SSP;
	ssp->pdev = pdev;

	ssp->port_id = -1;
	if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid))
		ssp->port_id = devid;

	pdata->num_chipselect = 1;
1072
	pdata->enable_dma = true;
1073 1074 1075 1076 1077 1078 1079

	return pdata;
}

static struct acpi_device_id pxa2xx_spi_acpi_match[] = {
	{ "INT33C0", 0 },
	{ "INT33C1", 0 },
1080
	{ "80860F0E", 0 },
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
	{ },
};
MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
#else
static inline struct pxa2xx_spi_master *
pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
{
	return NULL;
}
#endif

1092
static int pxa2xx_spi_probe(struct platform_device *pdev)
1093 1094 1095 1096
{
	struct device *dev = &pdev->dev;
	struct pxa2xx_spi_master *platform_info;
	struct spi_master *master;
G
Guennadi Liakhovetski 已提交
1097
	struct driver_data *drv_data;
1098
	struct ssp_device *ssp;
G
Guennadi Liakhovetski 已提交
1099
	int status;
1100

1101 1102
	platform_info = dev_get_platdata(dev);
	if (!platform_info) {
1103 1104 1105 1106 1107
		platform_info = pxa2xx_spi_acpi_get_pdata(pdev);
		if (!platform_info) {
			dev_err(&pdev->dev, "missing platform data\n");
			return -ENODEV;
		}
1108
	}
1109

H
Haojian Zhuang 已提交
1110
	ssp = pxa_ssp_request(pdev->id, pdev->name);
1111 1112 1113 1114 1115
	if (!ssp)
		ssp = &platform_info->ssp;

	if (!ssp->mmio_base) {
		dev_err(&pdev->dev, "failed to get ssp\n");
1116 1117 1118 1119 1120 1121
		return -ENODEV;
	}

	/* Allocate master with space for drv_data and null dma buffer */
	master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
	if (!master) {
G
Guennadi Liakhovetski 已提交
1122
		dev_err(&pdev->dev, "cannot alloc spi_master\n");
H
Haojian Zhuang 已提交
1123
		pxa_ssp_free(ssp);
1124 1125 1126 1127 1128 1129
		return -ENOMEM;
	}
	drv_data = spi_master_get_devdata(master);
	drv_data->master = master;
	drv_data->master_info = platform_info;
	drv_data->pdev = pdev;
1130
	drv_data->ssp = ssp;
1131

1132 1133
	master->dev.parent = &pdev->dev;
	master->dev.of_node = pdev->dev.of_node;
1134
	/* the spi->mode bits understood by this driver: */
1135
	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
1136

1137
	master->bus_num = ssp->port_id;
1138
	master->num_chipselect = platform_info->num_chipselect;
1139
	master->dma_alignment = DMA_ALIGNMENT;
1140 1141
	master->cleanup = cleanup;
	master->setup = setup;
1142
	master->transfer_one_message = pxa2xx_spi_transfer_one_message;
1143
	master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
1144
	master->auto_runtime_pm = true;
1145

1146
	drv_data->ssp_type = ssp->type;
1147
	drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
1148

1149 1150
	drv_data->ioaddr = ssp->mmio_base;
	drv_data->ssdr_physical = ssp->phys_base + SSDR;
1151
	if (pxa25x_ssp_comp(drv_data)) {
1152
		master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1153 1154 1155 1156 1157
		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
		drv_data->dma_cr1 = 0;
		drv_data->clear_sr = SSSR_ROR;
		drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
	} else {
1158
		master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1159
		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
1160
		drv_data->dma_cr1 = DEFAULT_DMA_CR1;
1161 1162 1163 1164
		drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
		drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
	}

1165 1166
	status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
			drv_data);
1167
	if (status < 0) {
G
Guennadi Liakhovetski 已提交
1168
		dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
1169 1170 1171 1172 1173 1174 1175
		goto out_error_master_alloc;
	}

	/* Setup DMA if requested */
	drv_data->tx_channel = -1;
	drv_data->rx_channel = -1;
	if (platform_info->enable_dma) {
1176 1177
		status = pxa2xx_spi_dma_setup(drv_data);
		if (status) {
1178
			dev_dbg(dev, "no DMA channels available, using PIO\n");
1179
			platform_info->enable_dma = false;
1180 1181 1182 1183
		}
	}

	/* Enable SOC clock */
1184 1185 1186
	clk_prepare_enable(ssp->clk);

	drv_data->max_clk_rate = clk_get_rate(ssp->clk);
1187 1188 1189

	/* Load default SSP configuration */
	write_SSCR0(0, drv_data->ioaddr);
1190 1191 1192
	write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) |
				SSCR1_TxTresh(TX_THRESH_DFLT),
				drv_data->ioaddr);
1193
	write_SSCR0(SSCR0_SCR(2)
1194 1195 1196
			| SSCR0_Motorola
			| SSCR0_DataSize(8),
			drv_data->ioaddr);
1197
	if (!pxa25x_ssp_comp(drv_data))
1198 1199 1200
		write_SSTO(0, drv_data->ioaddr);
	write_SSPSP(0, drv_data->ioaddr);

1201 1202
	lpss_ssp_setup(drv_data);

1203 1204
	tasklet_init(&drv_data->pump_transfers, pump_transfers,
		     (unsigned long)drv_data);
1205 1206 1207 1208 1209 1210

	/* Register with the SPI framework */
	platform_set_drvdata(pdev, drv_data);
	status = spi_register_master(master);
	if (status != 0) {
		dev_err(&pdev->dev, "problem registering spi master\n");
1211
		goto out_error_clock_enabled;
1212 1213
	}

1214 1215 1216 1217 1218
	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_enable(&pdev->dev);

1219 1220 1221
	return status;

out_error_clock_enabled:
1222
	clk_disable_unprepare(ssp->clk);
1223
	pxa2xx_spi_dma_release(drv_data);
1224
	free_irq(ssp->irq, drv_data);
1225 1226 1227

out_error_master_alloc:
	spi_master_put(master);
H
Haojian Zhuang 已提交
1228
	pxa_ssp_free(ssp);
1229 1230 1231 1232 1233 1234
	return status;
}

static int pxa2xx_spi_remove(struct platform_device *pdev)
{
	struct driver_data *drv_data = platform_get_drvdata(pdev);
1235
	struct ssp_device *ssp;
1236 1237 1238

	if (!drv_data)
		return 0;
1239
	ssp = drv_data->ssp;
1240

1241 1242
	pm_runtime_get_sync(&pdev->dev);

1243 1244
	/* Disable the SSP at the peripheral and SOC level */
	write_SSCR0(0, drv_data->ioaddr);
1245
	clk_disable_unprepare(ssp->clk);
1246 1247

	/* Release DMA */
1248 1249
	if (drv_data->master_info->enable_dma)
		pxa2xx_spi_dma_release(drv_data);
1250

1251 1252 1253
	pm_runtime_put_noidle(&pdev->dev);
	pm_runtime_disable(&pdev->dev);

1254
	/* Release IRQ */
1255 1256 1257
	free_irq(ssp->irq, drv_data);

	/* Release SSP */
H
Haojian Zhuang 已提交
1258
	pxa_ssp_free(ssp);
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274

	/* Disconnect from the SPI framework */
	spi_unregister_master(drv_data->master);

	return 0;
}

static void pxa2xx_spi_shutdown(struct platform_device *pdev)
{
	int status = 0;

	if ((status = pxa2xx_spi_remove(pdev)) != 0)
		dev_err(&pdev->dev, "shutdown failed with %d\n", status);
}

#ifdef CONFIG_PM
1275
static int pxa2xx_spi_suspend(struct device *dev)
1276
{
1277
	struct driver_data *drv_data = dev_get_drvdata(dev);
1278
	struct ssp_device *ssp = drv_data->ssp;
1279 1280
	int status = 0;

1281
	status = spi_master_suspend(drv_data->master);
1282 1283 1284
	if (status != 0)
		return status;
	write_SSCR0(0, drv_data->ioaddr);
1285
	clk_disable_unprepare(ssp->clk);
1286 1287 1288 1289

	return 0;
}

1290
static int pxa2xx_spi_resume(struct device *dev)
1291
{
1292
	struct driver_data *drv_data = dev_get_drvdata(dev);
1293
	struct ssp_device *ssp = drv_data->ssp;
1294 1295
	int status = 0;

1296
	pxa2xx_spi_dma_resume(drv_data);
1297

1298
	/* Enable the SSP clock */
1299
	clk_prepare_enable(ssp->clk);
1300 1301

	/* Start the queue running */
1302
	status = spi_master_resume(drv_data->master);
1303
	if (status != 0) {
1304
		dev_err(dev, "problem starting queue (%d)\n", status);
1305 1306 1307 1308 1309
		return status;
	}

	return 0;
}
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
#endif

#ifdef CONFIG_PM_RUNTIME
static int pxa2xx_spi_runtime_suspend(struct device *dev)
{
	struct driver_data *drv_data = dev_get_drvdata(dev);

	clk_disable_unprepare(drv_data->ssp->clk);
	return 0;
}

static int pxa2xx_spi_runtime_resume(struct device *dev)
{
	struct driver_data *drv_data = dev_get_drvdata(dev);

	clk_prepare_enable(drv_data->ssp->clk);
	return 0;
}
#endif
1329

1330
static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
1331 1332 1333
	SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
	SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
			   pxa2xx_spi_runtime_resume, NULL)
1334
};
1335 1336 1337

static struct platform_driver driver = {
	.driver = {
1338 1339 1340
		.name	= "pxa2xx-spi",
		.owner	= THIS_MODULE,
		.pm	= &pxa2xx_spi_pm_ops,
1341
		.acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
1342
	},
1343
	.probe = pxa2xx_spi_probe,
1344
	.remove = pxa2xx_spi_remove,
1345 1346 1347 1348 1349
	.shutdown = pxa2xx_spi_shutdown,
};

static int __init pxa2xx_spi_init(void)
{
1350
	return platform_driver_register(&driver);
1351
}
A
Antonio Ospite 已提交
1352
subsys_initcall(pxa2xx_spi_init);
1353 1354 1355 1356 1357 1358

static void __exit pxa2xx_spi_exit(void)
{
	platform_driver_unregister(&driver);
}
module_exit(pxa2xx_spi_exit);