sdio.c 117.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Copyright (c) 2010 Broadcom Corporation
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/types.h>
18
#include <linux/atomic.h>
19 20 21 22 23 24
#include <linux/kernel.h>
#include <linux/kthread.h>
#include <linux/printk.h>
#include <linux/pci_ids.h>
#include <linux/netdevice.h>
#include <linux/interrupt.h>
25
#include <linux/sched/signal.h>
26
#include <linux/mmc/sdio.h>
27
#include <linux/mmc/sdio_ids.h>
28 29 30 31
#include <linux/mmc/sdio_func.h>
#include <linux/mmc/card.h>
#include <linux/semaphore.h>
#include <linux/firmware.h>
32
#include <linux/module.h>
33
#include <linux/bcma/bcma.h>
34
#include <linux/debugfs.h>
35
#include <linux/vmalloc.h>
36 37 38 39 40 41
#include <asm/unaligned.h>
#include <defs.h>
#include <brcmu_wifi.h>
#include <brcmu_utils.h>
#include <brcm_hw_ids.h>
#include <soc.h>
42
#include "sdio.h"
43
#include "chip.h"
44
#include "firmware.h"
45 46
#include "core.h"
#include "common.h"
47
#include "bcdc.h"
48

49 50
#define DCMD_RESP_TIMEOUT	msecs_to_jiffies(2500)
#define CTL_DONE_TIMEOUT	msecs_to_jiffies(2500)
51

J
Joe Perches 已提交
52
#ifdef DEBUG
53 54 55 56 57

#define BRCMF_TRAP_INFO_SIZE	80

#define CBUF_LEN	(128)

58 59 60
/* Device console log buffer state */
#define CONSOLE_BUFFER_MAX	2024

61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
struct rte_log_le {
	__le32 buf;		/* Can't be pointer on (64-bit) hosts */
	__le32 buf_size;
	__le32 idx;
	char *_buf_compat;	/* Redundant pointer for backward compat. */
};

struct rte_console {
	/* Virtual UART
	 * When there is no UART (e.g. Quickturn),
	 * the host should write a complete
	 * input line directly into cbuf and then write
	 * the length into vcons_in.
	 * This may also be used when there is a real UART
	 * (at risk of conflicting with
	 * the real UART).  vcons_out is currently unused.
	 */
	uint vcons_in;
	uint vcons_out;

	/* Output (logging) buffer
	 * Console output is written to a ring buffer log_buf at index log_idx.
	 * The host may read the output when it sees log_idx advance.
	 * Output will be lost if the output wraps around faster than the host
	 * polls.
	 */
	struct rte_log_le log_le;

	/* Console input line buffer
	 * Characters are read one at a time into cbuf
	 * until <CR> is received, then
	 * the buffer is processed as a command line.
	 * Also used for virtual UART.
	 */
	uint cbuf_idx;
	char cbuf[CBUF_LEN];
};

J
Joe Perches 已提交
99
#endif				/* DEBUG */
100 101
#include <chipcommon.h>

102
#include "bus.h"
103
#include "debug.h"
104
#include "tracepoint.h"
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127

#define TXQLEN		2048	/* bulk tx queue length */
#define TXHI		(TXQLEN - 256)	/* turn on flow control above TXHI */
#define TXLOW		(TXHI - 256)	/* turn off flow control below TXLOW */
#define PRIOMASK	7

#define TXRETRIES	2	/* # of retries for tx frames */

#define BRCMF_RXBOUND	50	/* Default for max rx frames in
				 one scheduling */

#define BRCMF_TXBOUND	20	/* Default for max tx frames in
				 one scheduling */

#define BRCMF_TXMINMAX	1	/* Max tx frames if rx still pending */

#define MEMBLOCK	2048	/* Block size used for downloading
				 of dongle image */
#define MAX_DATA_BUF	(32 * 1024)	/* Must be large enough to hold
				 biggest possible glom */

#define BRCMF_FIRSTREAD	(1 << 6)

128
#define BRCMF_CONSOLE	10	/* watchdog interval to poll console */
129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161

/* SBSDIO_DEVICE_CTL */

/* 1: device will assert busy signal when receiving CMD53 */
#define SBSDIO_DEVCTL_SETBUSY		0x01
/* 1: assertion of sdio interrupt is synchronous to the sdio clock */
#define SBSDIO_DEVCTL_SPI_INTR_SYNC	0x02
/* 1: mask all interrupts to host except the chipActive (rev 8) */
#define SBSDIO_DEVCTL_CA_INT_ONLY	0x04
/* 1: isolate internal sdio signals, put external pads in tri-state; requires
 * sdio bus power cycle to clear (rev 9) */
#define SBSDIO_DEVCTL_PADS_ISO		0x08
/* Force SD->SB reset mapping (rev 11) */
#define SBSDIO_DEVCTL_SB_RST_CTL	0x30
/*   Determined by CoreControl bit */
#define SBSDIO_DEVCTL_RST_CORECTL	0x00
/*   Force backplane reset */
#define SBSDIO_DEVCTL_RST_BPRESET	0x10
/*   Force no backplane reset */
#define SBSDIO_DEVCTL_RST_NOBPRESET	0x20

/* direct(mapped) cis space */

/* MAPPED common CIS address */
#define SBSDIO_CIS_BASE_COMMON		0x1000
/* maximum bytes in one CIS */
#define SBSDIO_CIS_SIZE_LIMIT		0x200
/* cis offset addr is < 17 bits */
#define SBSDIO_CIS_OFT_ADDR_MASK	0x1FFFF

/* manfid tuple length, include tuple, link bytes */
#define SBSDIO_CIS_MANFID_TUPLE_LEN	6

I
Ian Molton 已提交
162 163
#define SD_REG(field) \
		(offsetof(struct sdpcmd_regs, field))
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181

/* SDIO function 1 register CHIPCLKCSR */
/* Force ALP request to backplane */
#define SBSDIO_FORCE_ALP		0x01
/* Force HT request to backplane */
#define SBSDIO_FORCE_HT			0x02
/* Force ILP request to backplane */
#define SBSDIO_FORCE_ILP		0x04
/* Make ALP ready (power up xtal) */
#define SBSDIO_ALP_AVAIL_REQ		0x08
/* Make HT ready (power up PLL) */
#define SBSDIO_HT_AVAIL_REQ		0x10
/* Squelch clock requests from HW */
#define SBSDIO_FORCE_HW_CLKREQ_OFF	0x20
/* Status: ALP is ready */
#define SBSDIO_ALP_AVAIL		0x40
/* Status: HT is ready */
#define SBSDIO_HT_AVAIL			0x80
182
#define SBSDIO_CSR_MASK			0x1F
183 184 185 186 187 188 189
#define SBSDIO_AVBITS		(SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
#define SBSDIO_ALPAV(regval)	((regval) & SBSDIO_AVBITS)
#define SBSDIO_HTAV(regval)	(((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
#define SBSDIO_ALPONLY(regval)	(SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
#define SBSDIO_CLKAV(regval, alponly) \
	(SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
/* intstatus */
#define I_SMB_SW0	(1 << 0)	/* To SB Mail S/W interrupt 0 */
#define I_SMB_SW1	(1 << 1)	/* To SB Mail S/W interrupt 1 */
#define I_SMB_SW2	(1 << 2)	/* To SB Mail S/W interrupt 2 */
#define I_SMB_SW3	(1 << 3)	/* To SB Mail S/W interrupt 3 */
#define I_SMB_SW_MASK	0x0000000f	/* To SB Mail S/W interrupts mask */
#define I_SMB_SW_SHIFT	0	/* To SB Mail S/W interrupts shift */
#define I_HMB_SW0	(1 << 4)	/* To Host Mail S/W interrupt 0 */
#define I_HMB_SW1	(1 << 5)	/* To Host Mail S/W interrupt 1 */
#define I_HMB_SW2	(1 << 6)	/* To Host Mail S/W interrupt 2 */
#define I_HMB_SW3	(1 << 7)	/* To Host Mail S/W interrupt 3 */
#define I_HMB_SW_MASK	0x000000f0	/* To Host Mail S/W interrupts mask */
#define I_HMB_SW_SHIFT	4	/* To Host Mail S/W interrupts shift */
#define I_WR_OOSYNC	(1 << 8)	/* Write Frame Out Of Sync */
#define I_RD_OOSYNC	(1 << 9)	/* Read Frame Out Of Sync */
#define	I_PC		(1 << 10)	/* descriptor error */
#define	I_PD		(1 << 11)	/* data error */
#define	I_DE		(1 << 12)	/* Descriptor protocol Error */
#define	I_RU		(1 << 13)	/* Receive descriptor Underflow */
#define	I_RO		(1 << 14)	/* Receive fifo Overflow */
#define	I_XU		(1 << 15)	/* Transmit fifo Underflow */
#define	I_RI		(1 << 16)	/* Receive Interrupt */
#define I_BUSPWR	(1 << 17)	/* SDIO Bus Power Change (rev 9) */
#define I_XMTDATA_AVAIL (1 << 23)	/* bits in fifo */
#define	I_XI		(1 << 24)	/* Transmit Interrupt */
#define I_RF_TERM	(1 << 25)	/* Read Frame Terminate */
#define I_WF_TERM	(1 << 26)	/* Write Frame Terminate */
#define I_PCMCIA_XU	(1 << 27)	/* PCMCIA Transmit FIFO Underflow */
#define I_SBINT		(1 << 28)	/* sbintstatus Interrupt */
#define I_CHIPACTIVE	(1 << 29)	/* chip from doze to active state */
#define I_SRESET	(1 << 30)	/* CCCR RES interrupt */
#define I_IOE2		(1U << 31)	/* CCCR IOE2 Bit Changed */
#define	I_ERRORS	(I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
#define I_DMA		(I_RI | I_XI | I_ERRORS)

/* corecontrol */
#define CC_CISRDY		(1 << 0)	/* CIS Ready */
#define CC_BPRESEN		(1 << 1)	/* CCCR RES signal */
#define CC_F2RDY		(1 << 2)	/* set CCCR IOR2 bit */
#define CC_CLRPADSISO		(1 << 3)	/* clear SDIO pads isolation */
#define CC_XMTDATAAVAIL_MODE	(1 << 4)
#define CC_XMTDATAAVAIL_CTRL	(1 << 5)

/* SDA_FRAMECTRL */
#define SFC_RF_TERM	(1 << 0)	/* Read Frame Terminate */
#define SFC_WF_TERM	(1 << 1)	/* Write Frame Terminate */
#define SFC_CRC4WOOS	(1 << 2)	/* CRC error for write out of sync */
#define SFC_ABORTALL	(1 << 3)	/* Abort all in-progress frames */

/*
 * Software allocation of To SB Mailbox resources
 */

/* tosbmailbox bits corresponding to intstatus bits */
#define SMB_NAK		(1 << 0)	/* Frame NAK */
#define SMB_INT_ACK	(1 << 1)	/* Host Interrupt ACK */
#define SMB_USE_OOB	(1 << 2)	/* Use OOB Wakeup */
#define SMB_DEV_INT	(1 << 3)	/* Miscellaneous Interrupt */

/* tosbmailboxdata */
#define SMB_DATA_VERSION_SHIFT	16	/* host protocol version */

/*
 * Software allocation of To Host Mailbox resources
 */

/* intstatus bits */
#define I_HMB_FC_STATE	I_HMB_SW0	/* Flow Control State */
#define I_HMB_FC_CHANGE	I_HMB_SW1	/* Flow Control State Changed */
#define I_HMB_FRAME_IND	I_HMB_SW2	/* Frame Indication */
#define I_HMB_HOST_INT	I_HMB_SW3	/* Miscellaneous Interrupt */

/* tohostmailboxdata */
263 264 265 266 267
#define HMB_DATA_NAKHANDLED	0x0001	/* retransmit NAK'd frame */
#define HMB_DATA_DEVREADY	0x0002	/* talk to host after enable */
#define HMB_DATA_FC		0x0004	/* per prio flowcontrol update flag */
#define HMB_DATA_FWREADY	0x0008	/* fw ready for protocol activity */
#define HMB_DATA_FWHALT		0x0010	/* firmware halted */
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285

#define HMB_DATA_FCDATA_MASK	0xff000000
#define HMB_DATA_FCDATA_SHIFT	24

#define HMB_DATA_VERSION_MASK	0x00ff0000
#define HMB_DATA_VERSION_SHIFT	16

/*
 * Software-defined protocol header
 */

/* Current protocol version */
#define SDPCM_PROT_VERSION	4

/*
 * Shared structure between dongle and the host.
 * The structure contains pointers to trap or assert information.
 */
286
#define SDPCM_SHARED_VERSION       0x0003
287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
#define SDPCM_SHARED_VERSION_MASK  0x00FF
#define SDPCM_SHARED_ASSERT_BUILT  0x0100
#define SDPCM_SHARED_ASSERT        0x0200
#define SDPCM_SHARED_TRAP          0x0400

/* Space for header read, limit for data packets */
#define MAX_HDR_READ	(1 << 6)
#define MAX_RX_DATASZ	2048

/* Bump up limit on waiting for HT to account for first startup;
 * if the image is doing a CRC calculation before programming the PMU
 * for HT availability, it could take a couple hundred ms more, so
 * max out at a 1 second (1000000us).
 */
#undef PMU_MAX_TRANSITION_DLY
#define PMU_MAX_TRANSITION_DLY 1000000

/* Value for ChipClockCSR during initial setup */
#define BRCMF_INIT_CLKCTL1	(SBSDIO_FORCE_HW_CLKREQ_OFF |	\
					SBSDIO_ALP_AVAIL_REQ)

/* Flags for SDH calls */
#define F2SYNC	(SDIO_REQ_4BYTE | SDIO_REQ_FIXED)

311 312 313 314 315
#define BRCMF_IDLE_ACTIVE	0	/* Do not request any SD clock change
					 * when idle
					 */
#define BRCMF_IDLE_INTERVAL	1

316 317
#define KSO_WAIT_US 50
#define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
318
#define BRCMF_SDIO_MAX_ACCESS_ERRORS	5
319

320 321 322 323 324 325 326 327 328
/*
 * Conversion of 802.1D priority to precedence level
 */
static uint prio2prec(u32 prio)
{
	return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
	       (prio^2) : prio;
}

J
Joe Perches 已提交
329
#ifdef DEBUG
330 331 332 333 334 335 336 337 338
/* Device console log buffer state */
struct brcmf_console {
	uint count;		/* Poll interval msec counter */
	uint log_addr;		/* Log struct address (fixed) */
	struct rte_log_le log_le;	/* Log struct (host copy) */
	uint bufsize;		/* Size of log buffer */
	u8 *buf;		/* Log buffer (host copy) */
	uint last;		/* Last buffer read index */
};
339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361

struct brcmf_trap_info {
	__le32		type;
	__le32		epc;
	__le32		cpsr;
	__le32		spsr;
	__le32		r0;	/* a1 */
	__le32		r1;	/* a2 */
	__le32		r2;	/* a3 */
	__le32		r3;	/* a4 */
	__le32		r4;	/* v1 */
	__le32		r5;	/* v2 */
	__le32		r6;	/* v3 */
	__le32		r7;	/* v4 */
	__le32		r8;	/* v5 */
	__le32		r9;	/* sb/v6 */
	__le32		r10;	/* sl/v7 */
	__le32		r11;	/* fp/v8 */
	__le32		r12;	/* ip */
	__le32		r13;	/* sp */
	__le32		r14;	/* lr */
	__le32		pc;	/* r15 */
};
J
Joe Perches 已提交
362
#endif				/* DEBUG */
363 364 365 366 367 368 369 370 371 372

struct sdpcm_shared {
	u32 flags;
	u32 trap_addr;
	u32 assert_exp_addr;
	u32 assert_file_addr;
	u32 assert_line;
	u32 console_addr;	/* Address of struct rte_console */
	u32 msgtrace_addr;
	u8 tag[32];
373
	u32 brpt_addr;
374 375 376 377 378 379 380 381 382 383 384
};

struct sdpcm_shared_le {
	__le32 flags;
	__le32 trap_addr;
	__le32 assert_exp_addr;
	__le32 assert_file_addr;
	__le32 assert_line;
	__le32 console_addr;	/* Address of struct rte_console */
	__le32 msgtrace_addr;
	u8 tag[32];
385
	__le32 brpt_addr;
386 387
};

388 389
/* dongle SDIO bus specific header info */
struct brcmf_sdio_hdrinfo {
390 391 392 393 394 395
	u8 seq_num;
	u8 channel;
	u16 len;
	u16 len_left;
	u16 len_nxtfrm;
	u8 dat_offset;
396 397
	bool lastfrm;
	u16 tail_pad;
398
};
399

400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
/*
 * hold counter variables
 */
struct brcmf_sdio_count {
	uint intrcount;		/* Count of device interrupt callbacks */
	uint lastintrs;		/* Count as of last watchdog timer */
	uint pollcnt;		/* Count of active polls */
	uint regfails;		/* Count of R_REG failures */
	uint tx_sderrs;		/* Count of tx attempts with sd errors */
	uint fcqueued;		/* Tx packets that got queued */
	uint rxrtx;		/* Count of rtx requests (NAK to dongle) */
	uint rx_toolong;	/* Receive frames too long to receive */
	uint rxc_errors;	/* SDIO errors when reading control frames */
	uint rx_hdrfail;	/* SDIO errors on header reads */
	uint rx_badhdr;		/* Bad received headers (roosync?) */
	uint rx_badseq;		/* Mismatched rx sequence number */
	uint fc_rcvd;		/* Number of flow-control events received */
	uint fc_xoff;		/* Number which turned on flow-control */
	uint fc_xon;		/* Number which turned off flow-control */
	uint rxglomfail;	/* Failed deglom attempts */
	uint rxglomframes;	/* Number of glom frames (superframes) */
	uint rxglompkts;	/* Number of packets from glom frames */
	uint f2rxhdrs;		/* Number of header reads */
	uint f2rxdata;		/* Number of frame data reads */
	uint f2txdata;		/* Number of f2 frame writes */
	uint f1regdata;		/* Number of f1 register accesses */
	uint tickcnt;		/* Number of watchdog been schedule */
	ulong tx_ctlerrs;	/* Err of sending ctrl frames */
	ulong tx_ctlpkts;	/* Ctrl frames sent to dongle */
	ulong rx_ctlerrs;	/* Err of processing rx ctrl frames */
	ulong rx_ctlpkts;	/* Ctrl frames processed from dongle */
	ulong rx_readahead_cnt;	/* packets where header read-ahead was used */
};

434 435
/* misc chip info needed by some of the routines */
/* Private data for SDIO bus interaction */
436
struct brcmf_sdio {
437
	struct brcmf_sdio_dev *sdiodev;	/* sdio device handler */
438
	struct brcmf_chip *ci;	/* Chip info struct */
439
	struct brcmf_core *sdio_core; /* sdio core info struct */
440 441

	u32 hostintmask;	/* Copy of Host Interrupt Mask */
442 443
	atomic_t intstatus;	/* Intstatus bits (events) pending */
	atomic_t fcstate;	/* State of dongle flow-control */
444 445 446 447 448 449 450 451 452

	uint blocksize;		/* Block size of SDIO transfers */
	uint roundup;		/* Max roundup limit */

	struct pktq txq;	/* Queue length used for flow-control */
	u8 flowcontrol;	/* per prio flow control bitmask */
	u8 tx_seq;		/* Transmit sequence number (next) */
	u8 tx_max;		/* Maximum transmit sequence allowed */

453
	u8 *hdrbuf;		/* buffer for handling rx frame */
454 455
	u8 *rxhdr;		/* Header of current rx frame (in hdrbuf) */
	u8 rx_seq;		/* Receive sequence number (expected) */
456
	struct brcmf_sdio_hdrinfo cur_read;
457
				/* info of current read frame */
458
	bool rxskip;		/* Skip receive (awaiting NAK ACK) */
459
	bool rxpending;		/* Data frame pending in dongle */
460 461 462 463 464 465

	uint rxbound;		/* Rx frames to read before resched */
	uint txbound;		/* Tx frames to send before resched */
	uint txminmax;

	struct sk_buff *glomd;	/* Packet containing glomming descriptor */
466
	struct sk_buff_head glom; /* Packet list for glommed superframe */
467 468 469 470

	u8 *rxbuf;		/* Buffer for receiving control packets */
	uint rxblen;		/* Allocated length of rxbuf */
	u8 *rxctl;		/* Aligned pointer into rxbuf */
471
	u8 *rxctl_orig;		/* pointer for freeing rxctl */
472
	uint rxlen;		/* Length of valid data in buffer */
473
	spinlock_t rxctl_lock;	/* protection lock for ctrl frame resources */
474 475 476 477 478

	u8 sdpcm_ver;	/* Bus protocol reported by dongle */

	bool intr;		/* Use interrupts */
	bool poll;		/* Use polling */
479
	atomic_t ipend;		/* Device interrupt is pending */
480 481 482 483
	uint spurious;		/* Count of spurious interrupts */
	uint pollrate;		/* Ticks between device polls */
	uint polltick;		/* Tick counter */

J
Joe Perches 已提交
484
#ifdef DEBUG
485 486 487
	uint console_interval;
	struct brcmf_console console;	/* Console output polling support */
	uint console_addr;	/* Console address from shared struct */
J
Joe Perches 已提交
488
#endif				/* DEBUG */
489 490 491

	uint clkstate;		/* State of sd and backplane clock(s) */
	s32 idletime;		/* Control for activity timeout */
492 493
	s32 idlecount;		/* Activity timeout counter */
	s32 idleclock;		/* How to set bus driver when idle */
494 495 496 497 498
	bool rxflow_mode;	/* Rx flow control mode */
	bool rxflow;		/* Is rx flow control on */
	bool alp_only;		/* Don't use HT clock (ALP only) */

	u8 *ctrl_frame_buf;
499
	u16 ctrl_frame_len;
500
	bool ctrl_frame_stat;
501
	int ctrl_frame_err;
502

503
	spinlock_t txq_lock;		/* protect bus->txq */
504 505 506 507 508 509
	wait_queue_head_t ctrl_wait;
	wait_queue_head_t dcmd_resp_wait;

	struct timer_list timer;
	struct completion watchdog_wait;
	struct task_struct *watchdog_tsk;
510
	bool wd_active;
511

512 513
	struct workqueue_struct *brcmf_wq;
	struct work_struct datawork;
514 515
	bool dpc_triggered;
	bool dpc_running;
516

517
	bool txoff;		/* Transmit flow-controlled */
518
	struct brcmf_sdio_count sdcnt;
519
	bool sr_enabled; /* SaveRestore enabled */
520
	bool sleeping;
521 522

	u8 tx_hdrlen;		/* sdio bus header length for tx packet */
523
	bool txglom;		/* host tx glomming enable flag */
524 525
	u16 head_align;		/* buffer pointer alignment */
	u16 sgentry_align;	/* scatter-gather buffer alignment */
526 527 528 529 530
};

/* clkstate */
#define CLK_NONE	0
#define CLK_SDONLY	1
531
#define CLK_PENDING	2
532 533
#define CLK_AVAIL	3

J
Joe Perches 已提交
534
#ifdef DEBUG
535
static int qcount[NUMPRIO];
J
Joe Perches 已提交
536
#endif				/* DEBUG */
537

538
#define DEFAULT_SDIO_DRIVE_STRENGTH	6	/* in milliamps */
539 540 541 542 543 544

#define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)

/* Limit on rounding up frames */
static const uint max_roundup = 512;

545 546 547
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
#define ALIGNMENT  8
#else
548
#define ALIGNMENT  4
549
#endif
550

551 552 553 554 555 556
enum brcmf_sdio_frmtype {
	BRCMF_SDIO_FT_NORMAL,
	BRCMF_SDIO_FT_SUPER,
	BRCMF_SDIO_FT_SUB,
};

557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
#define SDIOD_DRVSTR_KEY(chip, pmu)     (((chip) << 16) | (pmu))

/* SDIO Pad drive strength to select value mappings */
struct sdiod_drive_str {
	u8 strength;	/* Pad Drive Strength in mA */
	u8 sel;		/* Chip-specific select value */
};

/* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
	{32, 0x6},
	{26, 0x7},
	{22, 0x4},
	{16, 0x5},
	{12, 0x2},
	{8, 0x3},
	{4, 0x0},
	{0, 0x1}
};

/* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
	{6, 0x7},
	{5, 0x6},
	{4, 0x5},
	{3, 0x4},
	{2, 0x2},
	{1, 0x1},
	{0, 0x0}
};

/* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
	{3, 0x3},
	{2, 0x2},
	{1, 0x1},
	{0, 0x0} };

/* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
	{16, 0x7},
	{12, 0x5},
	{8,  0x3},
	{4,  0x1}
};

603 604 605 606 607 608 609 610 611 612 613 614 615 616
BRCMF_FW_NVRAM_DEF(43143, "brcmfmac43143-sdio.bin", "brcmfmac43143-sdio.txt");
BRCMF_FW_NVRAM_DEF(43241B0, "brcmfmac43241b0-sdio.bin",
		   "brcmfmac43241b0-sdio.txt");
BRCMF_FW_NVRAM_DEF(43241B4, "brcmfmac43241b4-sdio.bin",
		   "brcmfmac43241b4-sdio.txt");
BRCMF_FW_NVRAM_DEF(43241B5, "brcmfmac43241b5-sdio.bin",
		   "brcmfmac43241b5-sdio.txt");
BRCMF_FW_NVRAM_DEF(4329, "brcmfmac4329-sdio.bin", "brcmfmac4329-sdio.txt");
BRCMF_FW_NVRAM_DEF(4330, "brcmfmac4330-sdio.bin", "brcmfmac4330-sdio.txt");
BRCMF_FW_NVRAM_DEF(4334, "brcmfmac4334-sdio.bin", "brcmfmac4334-sdio.txt");
BRCMF_FW_NVRAM_DEF(43340, "brcmfmac43340-sdio.bin", "brcmfmac43340-sdio.txt");
BRCMF_FW_NVRAM_DEF(4335, "brcmfmac4335-sdio.bin", "brcmfmac4335-sdio.txt");
BRCMF_FW_NVRAM_DEF(43362, "brcmfmac43362-sdio.bin", "brcmfmac43362-sdio.txt");
BRCMF_FW_NVRAM_DEF(4339, "brcmfmac4339-sdio.bin", "brcmfmac4339-sdio.txt");
617 618 619
BRCMF_FW_NVRAM_DEF(43430A0, "brcmfmac43430a0-sdio.bin", "brcmfmac43430a0-sdio.txt");
/* Note the names are not postfixed with a1 for backward compatibility */
BRCMF_FW_NVRAM_DEF(43430A1, "brcmfmac43430-sdio.bin", "brcmfmac43430-sdio.txt");
620 621
BRCMF_FW_NVRAM_DEF(43455, "brcmfmac43455-sdio.bin", "brcmfmac43455-sdio.txt");
BRCMF_FW_NVRAM_DEF(4354, "brcmfmac4354-sdio.bin", "brcmfmac4354-sdio.txt");
622
BRCMF_FW_NVRAM_DEF(4356, "brcmfmac4356-sdio.bin", "brcmfmac4356-sdio.txt");
623
BRCMF_FW_NVRAM_DEF(4373, "brcmfmac4373-sdio.bin", "brcmfmac4373-sdio.txt");
624 625 626 627 628 629 630 631 632 633

static struct brcmf_firmware_mapping brcmf_sdio_fwnames[] = {
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43143_CHIP_ID, 0xFFFFFFFF, 43143),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0x0000001F, 43241B0),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0x00000020, 43241B4),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0xFFFFFFC0, 43241B5),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4329_CHIP_ID, 0xFFFFFFFF, 4329),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4330_CHIP_ID, 0xFFFFFFFF, 4330),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4334_CHIP_ID, 0xFFFFFFFF, 4334),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43340_CHIP_ID, 0xFFFFFFFF, 43340),
634
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43341_CHIP_ID, 0xFFFFFFFF, 43340),
635 636 637
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4335_CHIP_ID, 0xFFFFFFFF, 4335),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43362_CHIP_ID, 0xFFFFFFFE, 43362),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4339_CHIP_ID, 0xFFFFFFFF, 4339),
638 639
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43430_CHIP_ID, 0x00000001, 43430A0),
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43430_CHIP_ID, 0xFFFFFFFE, 43430A1),
640
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4345_CHIP_ID, 0xFFFFFFC0, 43455),
641
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4354_CHIP_ID, 0xFFFFFFFF, 4354),
642 643
	BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4356_CHIP_ID, 0xFFFFFFFF, 4356),
	BRCMF_FW_NVRAM_ENTRY(CY_CC_4373_CHIP_ID, 0xFFFFFFFF, 4373)
644 645
};

646 647 648 649 650 651 652 653 654 655 656
static void pkt_align(struct sk_buff *p, int len, int align)
{
	uint datalign;
	datalign = (unsigned long)(p->data);
	datalign = roundup(datalign, (align)) - datalign;
	if (datalign)
		skb_pull(p, datalign);
	__skb_trim(p, len);
}

/* To check if there's window offered */
657
static bool data_ok(struct brcmf_sdio *bus)
658 659 660 661 662 663 664 665 666
{
	return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
	       ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
}

/*
 * Reads a register in the SDIO hardware block. This block occupies a series of
 * adresses on the 32 bit backplane bus.
 */
667
static int r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
668
{
669
	struct brcmf_core *core = bus->sdio_core;
670
	int ret;
671

672
	*regvar = brcmf_sdiod_readl(bus->sdiodev, core->base + offset, &ret);
673 674

	return ret;
675 676
}

677
static int w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
678
{
679
	struct brcmf_core *core = bus->sdio_core;
680
	int ret;
681

682
	brcmf_sdiod_writel(bus->sdiodev, core->base + reg_offset, regval, &ret);
683 684

	return ret;
685 686
}

687
static int
688
brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
689 690 691
{
	u8 wr_val = 0, rd_val, cmp_val, bmask;
	int err = 0;
692
	int err_cnt = 0;
693 694
	int try_cnt = 0;

695
	brcmf_dbg(TRACE, "Enter: on=%d\n", on);
696 697 698

	wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
	/* 1st KSO write goes to AOS wake up core if device is asleep  */
699
	brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, wr_val, &err);
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724

	if (on) {
		/* device WAKEUP through KSO:
		 * write bit 0 & read back until
		 * both bits 0 (kso bit) & 1 (dev on status) are set
		 */
		cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
			  SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
		bmask = cmp_val;
		usleep_range(2000, 3000);
	} else {
		/* Put device to sleep, turn off KSO */
		cmp_val = 0;
		/* only check for bit0, bit1(dev on status) may not
		 * get cleared right away
		 */
		bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
	}

	do {
		/* reliable KSO bit set/clr:
		 * the sdiod sleep write access is synced to PMU 32khz clk
		 * just one write attempt may fail,
		 * read it back until it matches written value
		 */
725
		rd_val = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
726
					   &err);
727 728 729 730 731 732 733
		if (!err) {
			if ((rd_val & bmask) == cmp_val)
				break;
			err_cnt = 0;
		}
		/* bail out upon subsequent access errors */
		if (err && (err_cnt++ > BRCMF_SDIO_MAX_ACCESS_ERRORS))
734
			break;
735

736
		udelay(KSO_WAIT_US);
737 738 739
		brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, wr_val,
				   &err);

740 741
	} while (try_cnt++ < MAX_KSO_ATTEMPTS);

742 743 744 745 746 747 748
	if (try_cnt > 2)
		brcmf_dbg(SDIO, "try_cnt=%d rd_val=0x%x err=%d\n", try_cnt,
			  rd_val, err);

	if (try_cnt > MAX_KSO_ATTEMPTS)
		brcmf_err("max tries: rd_val=0x%x err=%d\n", rd_val, err);

749 750 751
	return err;
}

752 753 754
#define HOSTINTMASK		(I_HMB_SW_MASK | I_CHIPACTIVE)

/* Turn backplane clock on or off */
755
static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
756 757 758 759 760
{
	int err;
	u8 clkctl, clkreq, devctl;
	unsigned long timeout;

761
	brcmf_dbg(SDIO, "Enter\n");
762 763 764

	clkctl = 0;

765 766 767 768 769
	if (bus->sr_enabled) {
		bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
		return 0;
	}

770 771 772 773 774
	if (on) {
		/* Request HT Avail */
		clkreq =
		    bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;

775 776
		brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				   clkreq, &err);
777
		if (err) {
778
			brcmf_err("HT Avail request error: %d\n", err);
779 780 781 782
			return -EBADE;
		}

		/* Check current status */
783
		clkctl = brcmf_sdiod_readb(bus->sdiodev,
784
					   SBSDIO_FUNC1_CHIPCLKCSR, &err);
785
		if (err) {
786
			brcmf_err("HT Avail read error: %d\n", err);
787 788 789 790 791 792
			return -EBADE;
		}

		/* Go to pending and await interrupt if appropriate */
		if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
			/* Allow only clock-available interrupt */
793
			devctl = brcmf_sdiod_readb(bus->sdiodev,
794
						   SBSDIO_DEVICE_CTL, &err);
795
			if (err) {
796
				brcmf_err("Devctl error setting CA: %d\n", err);
797 798 799 800
				return -EBADE;
			}

			devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
801 802
			brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					   devctl, &err);
803
			brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
804 805 806 807 808
			bus->clkstate = CLK_PENDING;

			return 0;
		} else if (bus->clkstate == CLK_PENDING) {
			/* Cancel CA-only interrupt filter */
809
			devctl = brcmf_sdiod_readb(bus->sdiodev,
810
						   SBSDIO_DEVICE_CTL, &err);
811
			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
812 813
			brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					   devctl, &err);
814 815 816 817 818 819
		}

		/* Otherwise, wait here (polling) for HT Avail */
		timeout = jiffies +
			  msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
		while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
820
			clkctl = brcmf_sdiod_readb(bus->sdiodev,
821 822
						   SBSDIO_FUNC1_CHIPCLKCSR,
						   &err);
823 824 825 826 827 828
			if (time_after(jiffies, timeout))
				break;
			else
				usleep_range(5000, 10000);
		}
		if (err) {
829
			brcmf_err("HT Avail request error: %d\n", err);
830 831 832
			return -EBADE;
		}
		if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
833
			brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
834 835 836 837 838 839
				  PMU_MAX_TRANSITION_DLY, clkctl);
			return -EBADE;
		}

		/* Mark clock available */
		bus->clkstate = CLK_AVAIL;
840
		brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
841

J
Joe Perches 已提交
842
#if defined(DEBUG)
843
		if (!bus->alp_only) {
844
			if (SBSDIO_ALPONLY(clkctl))
845
				brcmf_err("HT Clock should be on\n");
846
		}
J
Joe Perches 已提交
847
#endif				/* defined (DEBUG) */
848 849 850 851 852 853

	} else {
		clkreq = 0;

		if (bus->clkstate == CLK_PENDING) {
			/* Cancel CA-only interrupt filter */
854
			devctl = brcmf_sdiod_readb(bus->sdiodev,
855
						   SBSDIO_DEVICE_CTL, &err);
856
			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
857 858
			brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					   devctl, &err);
859 860 861
		}

		bus->clkstate = CLK_SDONLY;
862 863
		brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				   clkreq, &err);
864
		brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
865
		if (err) {
866
			brcmf_err("Failed access turning clock off: %d\n",
867 868 869 870 871 872 873 874
				  err);
			return -EBADE;
		}
	}
	return 0;
}

/* Change idle/active SD state */
875
static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
876
{
877
	brcmf_dbg(SDIO, "Enter\n");
878 879 880 881 882 883 884 885 886 887

	if (on)
		bus->clkstate = CLK_SDONLY;
	else
		bus->clkstate = CLK_NONE;

	return 0;
}

/* Transition SD and backplane clock readiness */
888
static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
889
{
J
Joe Perches 已提交
890
#ifdef DEBUG
891
	uint oldstate = bus->clkstate;
J
Joe Perches 已提交
892
#endif				/* DEBUG */
893

894
	brcmf_dbg(SDIO, "Enter\n");
895 896

	/* Early exit if we're already there */
897
	if (bus->clkstate == target)
898 899 900 901 902 903
		return 0;

	switch (target) {
	case CLK_AVAIL:
		/* Make sure SD clock is available */
		if (bus->clkstate == CLK_NONE)
904
			brcmf_sdio_sdclk(bus, true);
905
		/* Now request HT Avail on the backplane */
906
		brcmf_sdio_htclk(bus, true, pendok);
907 908 909 910 911
		break;

	case CLK_SDONLY:
		/* Remove HT request, or bring up SD clock */
		if (bus->clkstate == CLK_NONE)
912
			brcmf_sdio_sdclk(bus, true);
913
		else if (bus->clkstate == CLK_AVAIL)
914
			brcmf_sdio_htclk(bus, false, false);
915
		else
916
			brcmf_err("request for %d -> %d\n",
917 918 919 920 921 922
				  bus->clkstate, target);
		break;

	case CLK_NONE:
		/* Make sure to remove HT request */
		if (bus->clkstate == CLK_AVAIL)
923
			brcmf_sdio_htclk(bus, false, false);
924
		/* Now remove the SD clock */
925
		brcmf_sdio_sdclk(bus, false);
926 927
		break;
	}
J
Joe Perches 已提交
928
#ifdef DEBUG
929
	brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
J
Joe Perches 已提交
930
#endif				/* DEBUG */
931 932 933 934

	return 0;
}

935
static int
936
brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
937 938
{
	int err = 0;
939
	u8 clkcsr;
940 941

	brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
942
		  (sleep ? "SLEEP" : "WAKE"),
943
		  (bus->sleeping ? "SLEEP" : "WAKE"));
944 945 946 947

	/* If SR is enabled control bus state with KSO */
	if (bus->sr_enabled) {
		/* Done if we're already in the requested state */
948
		if (sleep == bus->sleeping)
949 950 951 952
			goto end;

		/* Going to sleep */
		if (sleep) {
953
			clkcsr = brcmf_sdiod_readb(bus->sdiodev,
954 955 956 957
						   SBSDIO_FUNC1_CHIPCLKCSR,
						   &err);
			if ((clkcsr & SBSDIO_CSR_MASK) == 0) {
				brcmf_dbg(SDIO, "no clock, set ALP\n");
958 959 960
				brcmf_sdiod_writeb(bus->sdiodev,
						   SBSDIO_FUNC1_CHIPCLKCSR,
						   SBSDIO_ALP_AVAIL_REQ, &err);
961
			}
962
			err = brcmf_sdio_kso_control(bus, false);
963
		} else {
964
			err = brcmf_sdio_kso_control(bus, true);
965
		}
966
		if (err) {
967 968
			brcmf_err("error while changing bus sleep state %d\n",
				  err);
969
			goto done;
970 971 972 973 974 975 976
		}
	}

end:
	/* control clocks */
	if (sleep) {
		if (!bus->sr_enabled)
977
			brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
978
	} else {
979
		brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
980
		brcmf_sdio_wd_timer(bus, true);
981
	}
982
	bus->sleeping = sleep;
983 984
	brcmf_dbg(SDIO, "new state %s\n",
		  (sleep ? "SLEEP" : "WAKE"));
985 986
done:
	brcmf_dbg(SDIO, "Exit: err=%d\n", err);
987 988 989 990
	return err;

}

991 992 993 994 995 996 997 998 999
#ifdef DEBUG
static inline bool brcmf_sdio_valid_shared_address(u32 addr)
{
	return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
}

static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
				 struct sdpcm_shared *sh)
{
1000
	u32 addr = 0;
1001 1002 1003 1004 1005
	int rv;
	u32 shaddr = 0;
	struct sdpcm_shared_le sh_le;
	__le32 addr_le;

1006 1007
	sdio_claim_host(bus->sdiodev->func[1]);
	brcmf_sdio_bus_sleep(bus, false, false);
1008 1009 1010 1011 1012

	/*
	 * Read last word in socram to determine
	 * address of sdpcm_shared structure
	 */
1013 1014 1015 1016 1017
	shaddr = bus->ci->rambase + bus->ci->ramsize - 4;
	if (!bus->ci->rambase && brcmf_chip_sr_capable(bus->ci))
		shaddr -= bus->ci->srsize;
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr,
			       (u8 *)&addr_le, 4);
1018
	if (rv < 0)
1019
		goto fail;
1020 1021 1022 1023 1024

	/*
	 * Check if addr is valid.
	 * NVRAM length at the end of memory should have been overwritten.
	 */
1025
	addr = le32_to_cpu(addr_le);
1026
	if (!brcmf_sdio_valid_shared_address(addr)) {
1027 1028 1029
		brcmf_err("invalid sdpcm_shared address 0x%08X\n", addr);
		rv = -EINVAL;
		goto fail;
1030 1031
	}

1032 1033
	brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);

1034 1035 1036 1037
	/* Read hndrte_shared structure */
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
			       sizeof(struct sdpcm_shared_le));
	if (rv < 0)
1038 1039 1040
		goto fail;

	sdio_release_host(bus->sdiodev->func[1]);
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057

	/* Endianness */
	sh->flags = le32_to_cpu(sh_le.flags);
	sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
	sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
	sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
	sh->assert_line = le32_to_cpu(sh_le.assert_line);
	sh->console_addr = le32_to_cpu(sh_le.console_addr);
	sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);

	if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
		brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
			  SDPCM_SHARED_VERSION,
			  sh->flags & SDPCM_SHARED_VERSION_MASK);
		return -EPROTO;
	}
	return 0;
1058 1059 1060 1061 1062 1063

fail:
	brcmf_err("unable to obtain sdpcm_shared info: rv=%d (addr=0x%x)\n",
		  rv, addr);
	sdio_release_host(bus->sdiodev->func[1]);
	return rv;
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
}

static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
{
	struct sdpcm_shared sh;

	if (brcmf_sdio_readshared(bus, &sh) == 0)
		bus->console_addr = sh.console_addr;
}
#else
static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
{
}
#endif /* DEBUG */

1079
static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
1080 1081 1082 1083
{
	u32 intstatus = 0;
	u32 hmb_data;
	u8 fcbits;
1084
	int ret;
1085

1086
	brcmf_dbg(SDIO, "Enter\n");
1087 1088

	/* Read mailbox data and ack that we did so */
I
Ian Molton 已提交
1089
	ret = r_sdreg32(bus, &hmb_data,	SD_REG(tohostmailboxdata));
1090

1091
	if (ret == 0)
I
Ian Molton 已提交
1092
		w_sdreg32(bus, SMB_INT_ACK, SD_REG(tosbmailbox));
1093
	bus->sdcnt.f1regdata += 2;
1094

1095 1096 1097 1098
	/* dongle indicates the firmware has halted/crashed */
	if (hmb_data & HMB_DATA_FWHALT)
		brcmf_err("mailbox indicates firmware halted\n");

1099 1100
	/* Dongle recomposed rx frames, accept them again */
	if (hmb_data & HMB_DATA_NAKHANDLED) {
1101
		brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
1102 1103
			  bus->rx_seq);
		if (!bus->rxskip)
1104
			brcmf_err("unexpected NAKHANDLED!\n");
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117

		bus->rxskip = false;
		intstatus |= I_HMB_FRAME_IND;
	}

	/*
	 * DEVREADY does not occur with gSPI.
	 */
	if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
		bus->sdpcm_ver =
		    (hmb_data & HMB_DATA_VERSION_MASK) >>
		    HMB_DATA_VERSION_SHIFT;
		if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
1118
			brcmf_err("Version mismatch, dongle reports %d, "
1119 1120 1121
				  "expecting %d\n",
				  bus->sdpcm_ver, SDPCM_PROT_VERSION);
		else
1122
			brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
1123
				  bus->sdpcm_ver);
1124 1125 1126 1127 1128 1129

		/*
		 * Retrieve console state address now that firmware should have
		 * updated it.
		 */
		brcmf_sdio_get_console_addr(bus);
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
	}

	/*
	 * Flow Control has been moved into the RX headers and this out of band
	 * method isn't used any more.
	 * remaining backward compatible with older dongles.
	 */
	if (hmb_data & HMB_DATA_FC) {
		fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
							HMB_DATA_FCDATA_SHIFT;

		if (fcbits & ~bus->flowcontrol)
1142
			bus->sdcnt.fc_xoff++;
1143 1144

		if (bus->flowcontrol & ~fcbits)
1145
			bus->sdcnt.fc_xon++;
1146

1147
		bus->sdcnt.fc_rcvd++;
1148 1149 1150 1151 1152 1153 1154 1155
		bus->flowcontrol = fcbits;
	}

	/* Shouldn't be any others */
	if (hmb_data & ~(HMB_DATA_DEVREADY |
			 HMB_DATA_NAKHANDLED |
			 HMB_DATA_FC |
			 HMB_DATA_FWREADY |
1156
			 HMB_DATA_FWHALT |
1157
			 HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
1158
		brcmf_err("Unknown mailbox data content: 0x%02x\n",
1159 1160 1161 1162 1163
			  hmb_data);

	return intstatus;
}

1164
static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
1165 1166 1167 1168 1169 1170
{
	uint retries = 0;
	u16 lastrbc;
	u8 hi, lo;
	int err;

1171
	brcmf_err("%sterminate frame%s\n",
1172 1173 1174 1175
		  abort ? "abort command, " : "",
		  rtx ? ", send NAK" : "");

	if (abort)
1176
		brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
1177

1178 1179
	brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_RF_TERM,
			   &err);
1180
	bus->sdcnt.f1regdata++;
1181 1182 1183

	/* Wait until the packet has been flushed (device/FIFO stable) */
	for (lastrbc = retries = 0xffff; retries > 0; retries--) {
1184 1185 1186 1187
		hi = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_RFRAMEBCHI,
				       &err);
		lo = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_RFRAMEBCLO,
				       &err);
1188
		bus->sdcnt.f1regdata += 2;
1189 1190 1191 1192 1193

		if ((hi == 0) && (lo == 0))
			break;

		if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
1194
			brcmf_err("count growing: last 0x%04x now 0x%04x\n",
1195 1196 1197 1198 1199 1200
				  lastrbc, (hi << 8) + lo);
		}
		lastrbc = (hi << 8) + lo;
	}

	if (!retries)
1201
		brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
1202
	else
1203
		brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
1204 1205

	if (rtx) {
1206
		bus->sdcnt.rxrtx++;
I
Ian Molton 已提交
1207
		err = w_sdreg32(bus, SMB_NAK, SD_REG(tosbmailbox));
1208

1209
		bus->sdcnt.f1regdata++;
1210
		if (err == 0)
1211 1212 1213 1214
			bus->rxskip = true;
	}

	/* Clear partial in any case */
1215
	bus->cur_read.len = 0;
1216 1217
}

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
{
	struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
	u8 i, hi, lo;

	/* On failure, abort the command and terminate the frame */
	brcmf_err("sdio error, abort command and terminate frame\n");
	bus->sdcnt.tx_sderrs++;

	brcmf_sdiod_abort(sdiodev, SDIO_FUNC_2);
1228
	brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
1229 1230 1231
	bus->sdcnt.f1regdata++;

	for (i = 0; i < 3; i++) {
1232 1233
		hi = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
		lo = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
1234 1235 1236 1237 1238 1239
		bus->sdcnt.f1regdata += 2;
		if ((hi == 0) && (lo == 0))
			break;
	}
}

1240
/* return total length of buffer chain */
1241
static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
{
	struct sk_buff *p;
	uint total;

	total = 0;
	skb_queue_walk(&bus->glom, p)
		total += p->len;
	return total;
}

1252
static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
1253 1254 1255 1256 1257 1258 1259 1260 1261
{
	struct sk_buff *cur, *next;

	skb_queue_walk_safe(&bus->glom, cur, next) {
		skb_unlink(cur, &bus->glom);
		brcmu_pkt_buf_free_skb(cur);
	}
}

1262 1263 1264 1265 1266 1267
/**
 * brcmfmac sdio bus specific header
 * This is the lowest layer header wrapped on the packets transmitted between
 * host and WiFi dongle which contains information needed for SDIO core and
 * firmware
 *
1268 1269
 * It consists of 3 parts: hardware header, hardware extension header and
 * software header
1270 1271 1272
 * hardware header (frame tag) - 4 bytes
 * Byte 0~1: Frame length
 * Byte 2~3: Checksum, bit-wise inverse of frame length
1273 1274 1275 1276 1277 1278 1279
 * hardware extension header - 8 bytes
 * Tx glom mode only, N/A for Rx or normal Tx
 * Byte 0~1: Packet length excluding hw frame tag
 * Byte 2: Reserved
 * Byte 3: Frame flags, bit 0: last frame indication
 * Byte 4~5: Reserved
 * Byte 6~7: Tail padding length
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
 * software header - 8 bytes
 * Byte 0: Rx/Tx sequence number
 * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
 * Byte 2: Length of next data frame, reserved for Tx
 * Byte 3: Data offset
 * Byte 4: Flow control bits, reserved for Tx
 * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
 * Byte 6~7: Reserved
 */
#define SDPCM_HWHDR_LEN			4
1290
#define SDPCM_HWEXT_LEN			8
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
#define SDPCM_SWHDR_LEN			8
#define SDPCM_HDRLEN			(SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
/* software header */
#define SDPCM_SEQ_MASK			0x000000ff
#define SDPCM_SEQ_WRAP			256
#define SDPCM_CHANNEL_MASK		0x00000f00
#define SDPCM_CHANNEL_SHIFT		8
#define SDPCM_CONTROL_CHANNEL		0	/* Control */
#define SDPCM_EVENT_CHANNEL		1	/* Asyc Event Indication */
#define SDPCM_DATA_CHANNEL		2	/* Data Xmit/Recv */
#define SDPCM_GLOM_CHANNEL		3	/* Coalesced packets */
#define SDPCM_TEST_CHANNEL		15	/* Test/debug packets */
#define SDPCM_GLOMDESC(p)		(((u8 *)p)[1] & 0x80)
#define SDPCM_NEXTLEN_MASK		0x00ff0000
#define SDPCM_NEXTLEN_SHIFT		16
#define SDPCM_DOFFSET_MASK		0xff000000
#define SDPCM_DOFFSET_SHIFT		24
#define SDPCM_FCMASK_MASK		0x000000ff
#define SDPCM_WINDOW_MASK		0x0000ff00
#define SDPCM_WINDOW_SHIFT		8

static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
{
	u32 hdrvalue;
	hdrvalue = *(u32 *)swheader;
	return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
}

1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
static inline bool brcmf_sdio_fromevntchan(u8 *swheader)
{
	u32 hdrvalue;
	u8 ret;

	hdrvalue = *(u32 *)swheader;
	ret = (u8)((hdrvalue & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT);

	return (ret == SDPCM_EVENT_CHANNEL);
}

1330 1331 1332
static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
			      struct brcmf_sdio_hdrinfo *rd,
			      enum brcmf_sdio_frmtype type)
1333 1334 1335
{
	u16 len, checksum;
	u8 rx_seq, fc, tx_seq_max;
1336
	u32 swheader;
1337

1338
	trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
1339

1340
	/* hw header */
1341 1342 1343 1344 1345
	len = get_unaligned_le16(header);
	checksum = get_unaligned_le16(header + sizeof(u16));
	/* All zero means no more to read */
	if (!(len | checksum)) {
		bus->rxpending = false;
1346
		return -ENODATA;
1347 1348
	}
	if ((u16)(~(len ^ checksum))) {
1349
		brcmf_err("HW header checksum error\n");
1350
		bus->sdcnt.rx_badhdr++;
1351
		brcmf_sdio_rxfail(bus, false, false);
1352
		return -EIO;
1353 1354
	}
	if (len < SDPCM_HDRLEN) {
1355
		brcmf_err("HW header length error\n");
1356
		return -EPROTO;
1357
	}
1358 1359
	if (type == BRCMF_SDIO_FT_SUPER &&
	    (roundup(len, bus->blocksize) != rd->len)) {
1360
		brcmf_err("HW superframe header length error\n");
1361
		return -EPROTO;
1362 1363
	}
	if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
1364
		brcmf_err("HW subframe header length error\n");
1365
		return -EPROTO;
1366
	}
1367 1368
	rd->len = len;

1369 1370 1371 1372
	/* software header */
	header += SDPCM_HWHDR_LEN;
	swheader = le32_to_cpu(*(__le32 *)header);
	if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
1373
		brcmf_err("Glom descriptor found in superframe head\n");
1374
		rd->len = 0;
1375
		return -EINVAL;
1376
	}
1377 1378
	rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
	rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
1379 1380
	if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
	    type != BRCMF_SDIO_FT_SUPER) {
1381
		brcmf_err("HW header length too long\n");
1382
		bus->sdcnt.rx_toolong++;
1383
		brcmf_sdio_rxfail(bus, false, false);
1384
		rd->len = 0;
1385
		return -EPROTO;
1386
	}
1387
	if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
1388
		brcmf_err("Wrong channel for superframe\n");
1389
		rd->len = 0;
1390
		return -EINVAL;
1391 1392 1393
	}
	if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
	    rd->channel != SDPCM_EVENT_CHANNEL) {
1394
		brcmf_err("Wrong channel for subframe\n");
1395
		rd->len = 0;
1396
		return -EINVAL;
1397
	}
1398
	rd->dat_offset = brcmf_sdio_getdatoffset(header);
1399
	if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
1400
		brcmf_err("seq %d: bad data offset\n", rx_seq);
1401
		bus->sdcnt.rx_badhdr++;
1402
		brcmf_sdio_rxfail(bus, false, false);
1403
		rd->len = 0;
1404
		return -ENXIO;
1405 1406
	}
	if (rd->seq_num != rx_seq) {
1407
		brcmf_dbg(SDIO, "seq %d, expected %d\n", rx_seq, rd->seq_num);
1408 1409 1410
		bus->sdcnt.rx_badseq++;
		rd->seq_num = rx_seq;
	}
1411 1412
	/* no need to check the reset for subframe */
	if (type == BRCMF_SDIO_FT_SUB)
1413
		return 0;
1414
	rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
1415 1416 1417
	if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
		/* only warm for NON glom packet */
		if (rd->channel != SDPCM_GLOM_CHANNEL)
1418
			brcmf_err("seq %d: next length error\n", rx_seq);
1419 1420
		rd->len_nxtfrm = 0;
	}
1421 1422
	swheader = le32_to_cpu(*(__le32 *)(header + 4));
	fc = swheader & SDPCM_FCMASK_MASK;
1423 1424 1425 1426 1427 1428 1429 1430
	if (bus->flowcontrol != fc) {
		if (~bus->flowcontrol & fc)
			bus->sdcnt.fc_xoff++;
		if (bus->flowcontrol & ~fc)
			bus->sdcnt.fc_xon++;
		bus->sdcnt.fc_rcvd++;
		bus->flowcontrol = fc;
	}
1431
	tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
1432
	if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
1433
		brcmf_err("seq %d: max tx seq number error\n", rx_seq);
1434 1435 1436 1437
		tx_seq_max = bus->tx_seq + 2;
	}
	bus->tx_max = tx_seq_max;

1438
	return 0;
1439 1440
}

1441 1442 1443 1444 1445 1446 1447 1448 1449
static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
{
	*(__le16 *)header = cpu_to_le16(frm_length);
	*(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
}

static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
			      struct brcmf_sdio_hdrinfo *hd_info)
{
1450 1451
	u32 hdrval;
	u8 hdr_offset;
1452 1453

	brcmf_sdio_update_hwhdr(header, hd_info->len);
1454 1455 1456 1457 1458 1459 1460 1461 1462
	hdr_offset = SDPCM_HWHDR_LEN;

	if (bus->txglom) {
		hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
		*((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
		hdrval = (u16)hd_info->tail_pad << 16;
		*(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
		hdr_offset += SDPCM_HWEXT_LEN;
	}
1463

1464 1465 1466 1467 1468 1469 1470 1471
	hdrval = hd_info->seq_num;
	hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
		  SDPCM_CHANNEL_MASK;
	hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
		  SDPCM_DOFFSET_MASK;
	*((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
	*(((__le32 *)(header + hdr_offset)) + 1) = 0;
	trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
1472 1473
}

1474
static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
1475 1476 1477
{
	u16 dlen, totlen;
	u8 *dptr, num = 0;
1478
	u16 sublen;
1479
	struct sk_buff *pfirst, *pnext;
1480 1481

	int errcode;
1482
	u8 doff, sfdoff;
1483

1484
	struct brcmf_sdio_hdrinfo rd_new;
1485 1486 1487 1488

	/* If packets, issue read(s) and send up packet chain */
	/* Return sequence numbers consumed? */

1489
	brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
1490
		  bus->glomd, skb_peek(&bus->glom));
1491 1492 1493

	/* If there's a descriptor, generate the packet chain */
	if (bus->glomd) {
1494
		pfirst = pnext = NULL;
1495 1496 1497
		dlen = (u16) (bus->glomd->len);
		dptr = bus->glomd->data;
		if (!dlen || (dlen & 1)) {
1498
			brcmf_err("bad glomd len(%d), ignore descriptor\n",
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
				  dlen);
			dlen = 0;
		}

		for (totlen = num = 0; dlen; num++) {
			/* Get (and move past) next length */
			sublen = get_unaligned_le16(dptr);
			dlen -= sizeof(u16);
			dptr += sizeof(u16);
			if ((sublen < SDPCM_HDRLEN) ||
			    ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
1510
				brcmf_err("descriptor len %d bad: %d\n",
1511 1512 1513 1514
					  num, sublen);
				pnext = NULL;
				break;
			}
1515
			if (sublen % bus->sgentry_align) {
1516
				brcmf_err("sublen %d not multiple of %d\n",
1517
					  sublen, bus->sgentry_align);
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
			}
			totlen += sublen;

			/* For last frame, adjust read len so total
				 is a block multiple */
			if (!dlen) {
				sublen +=
				    (roundup(totlen, bus->blocksize) - totlen);
				totlen = roundup(totlen, bus->blocksize);
			}

			/* Allocate/chain packet for next subframe */
1530
			pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
1531
			if (pnext == NULL) {
1532
				brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
1533 1534 1535
					  num, sublen);
				break;
			}
1536
			skb_queue_tail(&bus->glom, pnext);
1537 1538

			/* Adhere to start alignment requirements */
1539
			pkt_align(pnext, sublen, bus->sgentry_align);
1540 1541 1542 1543 1544 1545 1546
		}

		/* If all allocations succeeded, save packet chain
			 in bus structure */
		if (pnext) {
			brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
				  totlen, num);
1547 1548
			if (BRCMF_GLOM_ON() && bus->cur_read.len &&
			    totlen != bus->cur_read.len) {
1549
				brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
1550
					  bus->cur_read.len, totlen, rxseq);
1551 1552 1553
			}
			pfirst = pnext = NULL;
		} else {
1554
			brcmf_sdio_free_glom(bus);
1555 1556 1557 1558 1559 1560
			num = 0;
		}

		/* Done with descriptor packet */
		brcmu_pkt_buf_free_skb(bus->glomd);
		bus->glomd = NULL;
1561
		bus->cur_read.len = 0;
1562 1563 1564 1565
	}

	/* Ok -- either we just generated a packet chain,
		 or had one from before */
1566
	if (!skb_queue_empty(&bus->glom)) {
1567 1568
		if (BRCMF_GLOM_ON()) {
			brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
1569
			skb_queue_walk(&bus->glom, pnext) {
1570 1571 1572 1573 1574 1575
				brcmf_dbg(GLOM, "    %p: %p len 0x%04x (%d)\n",
					  pnext, (u8 *) (pnext->data),
					  pnext->len, pnext->len);
			}
		}

1576
		pfirst = skb_peek(&bus->glom);
1577
		dlen = (u16) brcmf_sdio_glom_len(bus);
1578 1579 1580 1581 1582

		/* Do an SDIO read for the superframe.  Configurable iovar to
		 * read directly into the chained packet, or allocate a large
		 * packet and and copy into the chain.
		 */
1583
		sdio_claim_host(bus->sdiodev->func[1]);
1584 1585
		errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
						 &bus->glom, dlen);
1586
		sdio_release_host(bus->sdiodev->func[1]);
1587
		bus->sdcnt.f2rxdata++;
1588

1589
		/* On failure, kill the superframe */
1590
		if (errcode < 0) {
1591
			brcmf_err("glom read of %d bytes failed: %d\n",
1592 1593
				  dlen, errcode);

1594
			sdio_claim_host(bus->sdiodev->func[1]);
1595 1596 1597
			brcmf_sdio_rxfail(bus, true, false);
			bus->sdcnt.rxglomfail++;
			brcmf_sdio_free_glom(bus);
1598
			sdio_release_host(bus->sdiodev->func[1]);
1599 1600
			return 0;
		}
1601 1602 1603 1604

		brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
				   pfirst->data, min_t(int, pfirst->len, 48),
				   "SUPERFRAME:\n");
1605

1606 1607
		rd_new.seq_num = rxseq;
		rd_new.len = dlen;
1608
		sdio_claim_host(bus->sdiodev->func[1]);
1609 1610
		errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
					     BRCMF_SDIO_FT_SUPER);
1611
		sdio_release_host(bus->sdiodev->func[1]);
1612
		bus->cur_read.len = rd_new.len_nxtfrm << 4;
1613 1614

		/* Remove superframe header, remember offset */
1615 1616
		skb_pull(pfirst, rd_new.dat_offset);
		sfdoff = rd_new.dat_offset;
1617
		num = 0;
1618 1619

		/* Validate all the subframe headers */
1620 1621 1622 1623 1624
		skb_queue_walk(&bus->glom, pnext) {
			/* leave when invalid subframe is found */
			if (errcode)
				break;

1625 1626
			rd_new.len = pnext->len;
			rd_new.seq_num = rxseq++;
1627
			sdio_claim_host(bus->sdiodev->func[1]);
1628 1629
			errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
						     BRCMF_SDIO_FT_SUB);
1630
			sdio_release_host(bus->sdiodev->func[1]);
1631
			brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1632
					   pnext->data, 32, "subframe:\n");
1633

1634
			num++;
1635 1636 1637
		}

		if (errcode) {
1638
			/* Terminate frame on error */
1639
			sdio_claim_host(bus->sdiodev->func[1]);
1640 1641 1642
			brcmf_sdio_rxfail(bus, true, false);
			bus->sdcnt.rxglomfail++;
			brcmf_sdio_free_glom(bus);
1643
			sdio_release_host(bus->sdiodev->func[1]);
1644
			bus->cur_read.len = 0;
1645 1646 1647 1648 1649
			return 0;
		}

		/* Basic SD framing looks ok - process each packet (header) */

1650
		skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
1651 1652
			dptr = (u8 *) (pfirst->data);
			sublen = get_unaligned_le16(dptr);
1653
			doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
1654

1655
			brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
1656 1657
					   dptr, pfirst->len,
					   "Rx Subframe Data:\n");
1658 1659 1660 1661 1662

			__skb_trim(pfirst, sublen);
			skb_pull(pfirst, doff);

			if (pfirst->len == 0) {
1663
				skb_unlink(pfirst, &bus->glom);
1664 1665 1666 1667
				brcmu_pkt_buf_free_skb(pfirst);
				continue;
			}

1668 1669 1670 1671 1672 1673 1674
			brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
					   pfirst->data,
					   min_t(int, pfirst->len, 32),
					   "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
					   bus->glom.qlen, pfirst, pfirst->data,
					   pfirst->len, pfirst->next,
					   pfirst->prev);
1675
			skb_unlink(pfirst, &bus->glom);
1676
			if (brcmf_sdio_fromevntchan(&dptr[SDPCM_HWHDR_LEN]))
1677 1678 1679 1680
				brcmf_rx_event(bus->sdiodev->dev, pfirst);
			else
				brcmf_rx_frame(bus->sdiodev->dev, pfirst,
					       false);
1681
			bus->sdcnt.rxglompkts++;
1682 1683
		}

1684
		bus->sdcnt.rxglomframes++;
1685 1686 1687 1688
	}
	return num;
}

1689 1690
static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
				     bool *pending)
1691 1692
{
	DECLARE_WAITQUEUE(wait, current);
1693
	int timeout = DCMD_RESP_TIMEOUT;
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710

	/* Wait until control frame is available */
	add_wait_queue(&bus->dcmd_resp_wait, &wait);
	set_current_state(TASK_INTERRUPTIBLE);

	while (!(*condition) && (!signal_pending(current) && timeout))
		timeout = schedule_timeout(timeout);

	if (signal_pending(current))
		*pending = true;

	set_current_state(TASK_RUNNING);
	remove_wait_queue(&bus->dcmd_resp_wait, &wait);

	return timeout;
}

1711
static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
1712
{
1713
	wake_up_interruptible(&bus->dcmd_resp_wait);
1714 1715 1716 1717

	return 0;
}
static void
1718
brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
1719 1720
{
	uint rdlen, pad;
1721
	u8 *buf = NULL, *rbuf;
1722 1723 1724 1725
	int sdret;

	brcmf_dbg(TRACE, "Enter\n");

1726 1727
	if (bus->rxblen)
		buf = vzalloc(bus->rxblen);
1728
	if (!buf)
1729
		goto done;
1730

1731
	rbuf = bus->rxbuf;
1732
	pad = ((unsigned long)rbuf % bus->head_align);
1733
	if (pad)
1734
		rbuf += (bus->head_align - pad);
1735 1736

	/* Copy the already-read portion over */
1737
	memcpy(buf, hdr, BRCMF_FIRSTREAD);
1738 1739 1740 1741 1742 1743 1744 1745
	if (len <= BRCMF_FIRSTREAD)
		goto gotpkt;

	/* Raise rdlen to next SDIO block to avoid tail command */
	rdlen = len - BRCMF_FIRSTREAD;
	if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
		pad = bus->blocksize - (rdlen % bus->blocksize);
		if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
1746
		    ((len + pad) < bus->sdiodev->bus_if->maxctl))
1747
			rdlen += pad;
1748 1749
	} else if (rdlen % bus->head_align) {
		rdlen += bus->head_align - (rdlen % bus->head_align);
1750 1751 1752
	}

	/* Drop if the read is too big or it exceeds our maximum */
1753
	if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
1754
		brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
1755
			  rdlen, bus->sdiodev->bus_if->maxctl);
1756
		brcmf_sdio_rxfail(bus, false, false);
1757 1758 1759
		goto done;
	}

1760
	if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
1761
		brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
1762
			  len, len - doff, bus->sdiodev->bus_if->maxctl);
1763
		bus->sdcnt.rx_toolong++;
1764
		brcmf_sdio_rxfail(bus, false, false);
1765 1766 1767
		goto done;
	}

1768
	/* Read remain of frame body */
1769
	sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
1770
	bus->sdcnt.f2rxdata++;
1771 1772 1773

	/* Control frame failures need retransmission */
	if (sdret < 0) {
1774
		brcmf_err("read %d control bytes failed: %d\n",
1775
			  rdlen, sdret);
1776
		bus->sdcnt.rxc_errors++;
1777
		brcmf_sdio_rxfail(bus, true, true);
1778
		goto done;
1779 1780
	} else
		memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
1781 1782 1783

gotpkt:

1784
	brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
1785
			   buf, len, "RxCtrl:\n");
1786 1787

	/* Point to valid data and indicate its length */
1788 1789
	spin_lock_bh(&bus->rxctl_lock);
	if (bus->rxctl) {
1790
		brcmf_err("last control frame is being processed.\n");
1791 1792 1793 1794 1795 1796
		spin_unlock_bh(&bus->rxctl_lock);
		vfree(buf);
		goto done;
	}
	bus->rxctl = buf + doff;
	bus->rxctl_orig = buf;
1797
	bus->rxlen = len - doff;
1798
	spin_unlock_bh(&bus->rxctl_lock);
1799 1800 1801

done:
	/* Awake any waiters */
1802
	brcmf_sdio_dcmd_resp_wake(bus);
1803 1804 1805
}

/* Pad read to blocksize for efficiency */
1806
static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
1807 1808 1809 1810 1811 1812
{
	if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
		*pad = bus->blocksize - (*rdlen % bus->blocksize);
		if (*pad <= bus->roundup && *pad < bus->blocksize &&
		    *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
			*rdlen += *pad;
1813 1814
	} else if (*rdlen % bus->head_align) {
		*rdlen += bus->head_align - (*rdlen % bus->head_align);
1815 1816 1817
	}
}

1818
static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
1819 1820 1821 1822
{
	struct sk_buff *pkt;		/* Packet for event or data frames */
	u16 pad;		/* Number of pad bytes to read */
	uint rxleft = 0;	/* Remaining number of frames allowed */
1823
	int ret;		/* Return code from calls */
1824
	uint rxcount = 0;	/* Total frames read */
1825
	struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
1826
	u8 head_read = 0;
1827 1828 1829 1830

	brcmf_dbg(TRACE, "Enter\n");

	/* Not finished unless we encounter no more frames indication */
1831
	bus->rxpending = true;
1832

1833
	for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
1834
	     !bus->rxskip && rxleft && bus->sdiodev->state == BRCMF_SDIOD_DATA;
1835
	     rd->seq_num++, rxleft--) {
1836 1837

		/* Handle glomming separately */
1838
		if (bus->glomd || !skb_queue_empty(&bus->glom)) {
1839 1840
			u8 cnt;
			brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
1841
				  bus->glomd, skb_peek(&bus->glom));
1842
			cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
1843
			brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
1844
			rd->seq_num += cnt - 1;
1845 1846 1847 1848
			rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
			continue;
		}

1849 1850
		rd->len_left = rd->len;
		/* read header first for unknow frame length */
1851
		sdio_claim_host(bus->sdiodev->func[1]);
1852
		if (!rd->len) {
1853 1854
			ret = brcmf_sdiod_recv_buf(bus->sdiodev,
						   bus->rxhdr, BRCMF_FIRSTREAD);
1855
			bus->sdcnt.f2rxhdrs++;
1856
			if (ret < 0) {
1857
				brcmf_err("RXHEADER FAILED: %d\n",
1858
					  ret);
1859
				bus->sdcnt.rx_hdrfail++;
1860
				brcmf_sdio_rxfail(bus, true, true);
1861
				sdio_release_host(bus->sdiodev->func[1]);
1862 1863 1864
				continue;
			}

1865
			brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
1866 1867
					   bus->rxhdr, SDPCM_HDRLEN,
					   "RxHdr:\n");
1868

1869 1870
			if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
					       BRCMF_SDIO_FT_NORMAL)) {
1871
				sdio_release_host(bus->sdiodev->func[1]);
1872 1873 1874 1875
				if (!bus->rxpending)
					break;
				else
					continue;
1876 1877
			}

1878
			if (rd->channel == SDPCM_CONTROL_CHANNEL) {
1879 1880 1881
				brcmf_sdio_read_control(bus, bus->rxhdr,
							rd->len,
							rd->dat_offset);
1882 1883 1884 1885 1886
				/* prepare the descriptor for the next read */
				rd->len = rd->len_nxtfrm << 4;
				rd->len_nxtfrm = 0;
				/* treat all packet as event if we don't know */
				rd->channel = SDPCM_EVENT_CHANNEL;
1887
				sdio_release_host(bus->sdiodev->func[1]);
1888 1889
				continue;
			}
1890 1891 1892
			rd->len_left = rd->len > BRCMF_FIRSTREAD ?
				       rd->len - BRCMF_FIRSTREAD : 0;
			head_read = BRCMF_FIRSTREAD;
1893 1894
		}

1895
		brcmf_sdio_pad(bus, &pad, &rd->len_left);
1896

1897
		pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
1898
					    bus->head_align);
1899 1900
		if (!pkt) {
			/* Give up on data, request rtx of events */
1901
			brcmf_err("brcmu_pkt_buf_get_skb failed\n");
1902
			brcmf_sdio_rxfail(bus, false,
1903
					    RETRYCHAN(rd->channel));
1904
			sdio_release_host(bus->sdiodev->func[1]);
1905 1906
			continue;
		}
1907
		skb_pull(pkt, head_read);
1908
		pkt_align(pkt, rd->len_left, bus->head_align);
1909

1910
		ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
1911
		bus->sdcnt.f2rxdata++;
1912
		sdio_release_host(bus->sdiodev->func[1]);
1913

1914
		if (ret < 0) {
1915
			brcmf_err("read %d bytes from channel %d failed: %d\n",
1916
				  rd->len, rd->channel, ret);
1917
			brcmu_pkt_buf_free_skb(pkt);
1918
			sdio_claim_host(bus->sdiodev->func[1]);
1919
			brcmf_sdio_rxfail(bus, true,
1920
					    RETRYCHAN(rd->channel));
1921
			sdio_release_host(bus->sdiodev->func[1]);
1922 1923 1924
			continue;
		}

1925 1926 1927 1928 1929 1930 1931
		if (head_read) {
			skb_push(pkt, head_read);
			memcpy(pkt->data, bus->rxhdr, head_read);
			head_read = 0;
		} else {
			memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
			rd_new.seq_num = rd->seq_num;
1932
			sdio_claim_host(bus->sdiodev->func[1]);
1933 1934
			if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
					       BRCMF_SDIO_FT_NORMAL)) {
1935 1936 1937 1938 1939
				rd->len = 0;
				brcmu_pkt_buf_free_skb(pkt);
			}
			bus->sdcnt.rx_readahead_cnt++;
			if (rd->len != roundup(rd_new.len, 16)) {
1940
				brcmf_err("frame length mismatch:read %d, should be %d\n",
1941 1942 1943
					  rd->len,
					  roundup(rd_new.len, 16) >> 4);
				rd->len = 0;
1944
				brcmf_sdio_rxfail(bus, true, true);
1945
				sdio_release_host(bus->sdiodev->func[1]);
1946 1947 1948
				brcmu_pkt_buf_free_skb(pkt);
				continue;
			}
1949
			sdio_release_host(bus->sdiodev->func[1]);
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
			rd->len_nxtfrm = rd_new.len_nxtfrm;
			rd->channel = rd_new.channel;
			rd->dat_offset = rd_new.dat_offset;

			brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
					     BRCMF_DATA_ON()) &&
					   BRCMF_HDRS_ON(),
					   bus->rxhdr, SDPCM_HDRLEN,
					   "RxHdr:\n");

			if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
1961
				brcmf_err("readahead on control packet %d?\n",
1962 1963 1964
					  rd_new.seq_num);
				/* Force retry w/normal header read */
				rd->len = 0;
1965
				sdio_claim_host(bus->sdiodev->func[1]);
1966
				brcmf_sdio_rxfail(bus, false, true);
1967
				sdio_release_host(bus->sdiodev->func[1]);
1968 1969 1970 1971
				brcmu_pkt_buf_free_skb(pkt);
				continue;
			}
		}
1972

1973
		brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
1974
				   pkt->data, rd->len, "Rx Data:\n");
1975 1976

		/* Save superframe descriptor and allocate packet frame */
1977
		if (rd->channel == SDPCM_GLOM_CHANNEL) {
1978
			if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
1979
				brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
1980
					  rd->len);
1981
				brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1982
						   pkt->data, rd->len,
1983
						   "Glom Data:\n");
1984
				__skb_trim(pkt, rd->len);
1985 1986 1987
				skb_pull(pkt, SDPCM_HDRLEN);
				bus->glomd = pkt;
			} else {
1988
				brcmf_err("%s: glom superframe w/o "
1989
					  "descriptor!\n", __func__);
1990
				sdio_claim_host(bus->sdiodev->func[1]);
1991
				brcmf_sdio_rxfail(bus, false, false);
1992
				sdio_release_host(bus->sdiodev->func[1]);
1993
			}
1994 1995 1996 1997 1998
			/* prepare the descriptor for the next read */
			rd->len = rd->len_nxtfrm << 4;
			rd->len_nxtfrm = 0;
			/* treat all packet as event if we don't know */
			rd->channel = SDPCM_EVENT_CHANNEL;
1999 2000 2001 2002
			continue;
		}

		/* Fill in packet len and prio, deliver upward */
2003 2004 2005
		__skb_trim(pkt, rd->len);
		skb_pull(pkt, rd->dat_offset);

2006 2007 2008 2009 2010 2011 2012 2013
		if (pkt->len == 0)
			brcmu_pkt_buf_free_skb(pkt);
		else if (rd->channel == SDPCM_EVENT_CHANNEL)
			brcmf_rx_event(bus->sdiodev->dev, pkt);
		else
			brcmf_rx_frame(bus->sdiodev->dev, pkt,
				       false);

2014 2015 2016 2017 2018
		/* prepare the descriptor for the next read */
		rd->len = rd->len_nxtfrm << 4;
		rd->len_nxtfrm = 0;
		/* treat all packet as event if we don't know */
		rd->channel = SDPCM_EVENT_CHANNEL;
2019
	}
2020

2021 2022 2023
	rxcount = maxframes - rxleft;
	/* Message if we hit the limit */
	if (!rxleft)
2024
		brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
2025 2026 2027 2028
	else
		brcmf_dbg(DATA, "processed %d frames\n", rxcount);
	/* Back off rxseq if awaiting rtx, update rx_seq */
	if (bus->rxskip)
2029 2030
		rd->seq_num--;
	bus->rx_seq = rd->seq_num;
2031 2032 2033 2034 2035

	return rxcount;
}

static void
2036
brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
2037
{
2038
	wake_up_interruptible(&bus->ctrl_wait);
2039 2040 2041
	return;
}

2042 2043
static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
{
2044
	struct brcmf_bus_stats *stats;
2045
	u16 head_pad;
2046 2047 2048 2049 2050
	u8 *dat_buf;

	dat_buf = (u8 *)(pkt->data);

	/* Check head padding */
2051
	head_pad = ((unsigned long)dat_buf % bus->head_align);
2052 2053
	if (head_pad) {
		if (skb_headroom(pkt) < head_pad) {
2054 2055 2056 2057
			stats = &bus->sdiodev->bus_if->stats;
			atomic_inc(&stats->pktcowed);
			if (skb_cow_head(pkt, head_pad)) {
				atomic_inc(&stats->pktcow_failed);
2058
				return -ENOMEM;
2059
			}
2060
			head_pad = 0;
2061 2062 2063 2064
		}
		skb_push(pkt, head_pad);
		dat_buf = (u8 *)(pkt->data);
	}
2065
	memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
2066
	return head_pad;
2067 2068
}

2069
/*
2070 2071 2072
 * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
 * bus layer usage.
 */
2073
/* flag marking a dummy skb added for DMA alignment requirement */
2074
#define ALIGN_SKB_FLAG		0x8000
2075
/* bit mask of data length chopped from the previous packet */
2076 2077
#define ALIGN_SKB_CHOP_LEN_MASK	0x7fff

2078
static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
2079
				    struct sk_buff_head *pktq,
2080
				    struct sk_buff *pkt, u16 total_len)
2081
{
2082
	struct brcmf_sdio_dev *sdiodev;
2083
	struct sk_buff *pkt_pad;
2084
	u16 tail_pad, tail_chop, chain_pad;
2085
	unsigned int blksize;
2086 2087
	bool lastfrm;
	int ntail, ret;
2088

2089
	sdiodev = bus->sdiodev;
2090 2091
	blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
	/* sg entry alignment should be a divisor of block size */
2092
	WARN_ON(blksize % bus->sgentry_align);
2093 2094

	/* Check tail padding */
2095 2096
	lastfrm = skb_queue_is_last(pktq, pkt);
	tail_pad = 0;
2097
	tail_chop = pkt->len % bus->sgentry_align;
2098
	if (tail_chop)
2099
		tail_pad = bus->sgentry_align - tail_chop;
2100 2101 2102
	chain_pad = (total_len + tail_pad) % blksize;
	if (lastfrm && chain_pad)
		tail_pad += blksize - chain_pad;
2103
	if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
2104 2105
		pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
						bus->head_align);
2106 2107
		if (pkt_pad == NULL)
			return -ENOMEM;
2108
		ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
2109 2110
		if (unlikely(ret < 0)) {
			kfree_skb(pkt_pad);
2111
			return ret;
2112
		}
2113 2114 2115
		memcpy(pkt_pad->data,
		       pkt->data + pkt->len - tail_chop,
		       tail_chop);
2116
		*(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
2117
		skb_trim(pkt, pkt->len - tail_chop);
2118
		skb_trim(pkt_pad, tail_pad + tail_chop);
2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
		__skb_queue_after(pktq, pkt, pkt_pad);
	} else {
		ntail = pkt->data_len + tail_pad -
			(pkt->end - pkt->tail);
		if (skb_cloned(pkt) || ntail > 0)
			if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
				return -ENOMEM;
		if (skb_linearize(pkt))
			return -ENOMEM;
		__skb_put(pkt, tail_pad);
	}

2131
	return tail_pad;
2132 2133
}

2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
/**
 * brcmf_sdio_txpkt_prep - packet preparation for transmit
 * @bus: brcmf_sdio structure pointer
 * @pktq: packet list pointer
 * @chan: virtual channel to transmit the packet
 *
 * Processes to be applied to the packet
 *	- Align data buffer pointer
 *	- Align data buffer length
 *	- Prepare header
 * Return: negative value if there is error
 */
static int
brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
		      uint chan)
2149
{
2150
	u16 head_pad, total_len;
2151
	struct sk_buff *pkt_next;
2152 2153
	u8 txseq;
	int ret;
2154
	struct brcmf_sdio_hdrinfo hd_info = {0};
2155

2156 2157 2158 2159 2160 2161 2162 2163
	txseq = bus->tx_seq;
	total_len = 0;
	skb_queue_walk(pktq, pkt_next) {
		/* alignment packet inserted in previous
		 * loop cycle can be skipped as it is
		 * already properly aligned and does not
		 * need an sdpcm header.
		 */
2164
		if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
2165
			continue;
2166

2167 2168 2169 2170 2171 2172
		/* align packet data pointer */
		ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
		if (ret < 0)
			return ret;
		head_pad = (u16)ret;
		if (head_pad)
2173
			memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
2174

2175
		total_len += pkt_next->len;
2176

2177
		hd_info.len = pkt_next->len;
2178 2179 2180 2181 2182 2183 2184 2185 2186
		hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
		if (bus->txglom && pktq->qlen > 1) {
			ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
						       pkt_next, total_len);
			if (ret < 0)
				return ret;
			hd_info.tail_pad = (u16)ret;
			total_len += (u16)ret;
		}
2187

2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
		hd_info.channel = chan;
		hd_info.dat_offset = head_pad + bus->tx_hdrlen;
		hd_info.seq_num = txseq++;

		/* Now fill the header */
		brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);

		if (BRCMF_BYTES_ON() &&
		    ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
		     (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
2198
			brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
2199 2200
					   "Tx Frame:\n");
		else if (BRCMF_HDRS_ON())
2201
			brcmf_dbg_hex_dump(true, pkt_next->data,
2202 2203 2204 2205 2206 2207 2208 2209
					   head_pad + bus->tx_hdrlen,
					   "Tx Header:\n");
	}
	/* Hardware length tag of the first packet should be total
	 * length of the chain (including padding)
	 */
	if (bus->txglom)
		brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
2210 2211
	return 0;
}
2212

2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226
/**
 * brcmf_sdio_txpkt_postp - packet post processing for transmit
 * @bus: brcmf_sdio structure pointer
 * @pktq: packet list pointer
 *
 * Processes to be applied to the packet
 *	- Remove head padding
 *	- Remove tail padding
 */
static void
brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
{
	u8 *hdr;
	u32 dat_offset;
2227
	u16 tail_pad;
2228
	u16 dummy_flags, chop_len;
2229 2230 2231
	struct sk_buff *pkt_next, *tmp, *pkt_prev;

	skb_queue_walk_safe(pktq, pkt_next, tmp) {
2232
		dummy_flags = *(u16 *)(pkt_next->cb);
2233 2234
		if (dummy_flags & ALIGN_SKB_FLAG) {
			chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
2235 2236 2237 2238 2239 2240 2241
			if (chop_len) {
				pkt_prev = pkt_next->prev;
				skb_put(pkt_prev, chop_len);
			}
			__skb_unlink(pkt_next, pktq);
			brcmu_pkt_buf_free_skb(pkt_next);
		} else {
2242
			hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
2243 2244 2245 2246
			dat_offset = le32_to_cpu(*(__le32 *)hdr);
			dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
				     SDPCM_DOFFSET_SHIFT;
			skb_pull(pkt_next, dat_offset);
2247 2248 2249 2250
			if (bus->txglom) {
				tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
				skb_trim(pkt_next, pkt_next->len - tail_pad);
			}
2251
		}
2252
	}
2253
}
2254

2255 2256
/* Writes a HW/SW header into the packet and sends it. */
/* Assumes: (a) header space already there, (b) caller holds lock */
2257 2258
static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
			    uint chan)
2259 2260
{
	int ret;
2261
	struct sk_buff *pkt_next, *tmp;
2262 2263 2264

	brcmf_dbg(TRACE, "Enter\n");

2265
	ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
2266 2267
	if (ret)
		goto done;
2268

2269
	sdio_claim_host(bus->sdiodev->func[1]);
2270
	ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
2271
	bus->sdcnt.f2txdata++;
2272

2273 2274
	if (ret < 0)
		brcmf_sdio_txfail(bus);
2275

2276
	sdio_release_host(bus->sdiodev->func[1]);
2277 2278

done:
2279 2280 2281 2282 2283
	brcmf_sdio_txpkt_postp(bus, pktq);
	if (ret == 0)
		bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
	skb_queue_walk_safe(pktq, pkt_next, tmp) {
		__skb_unlink(pkt_next, pktq);
2284 2285
		brcmf_proto_bcdc_txcomplete(bus->sdiodev->dev, pkt_next,
					    ret == 0);
2286
	}
2287 2288 2289
	return ret;
}

2290
static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
2291 2292
{
	struct sk_buff *pkt;
2293
	struct sk_buff_head pktq;
2294
	u32 intstatus = 0;
2295
	int ret = 0, prec_out, i;
2296
	uint cnt = 0;
2297
	u8 tx_prec_map, pkt_num;
2298 2299 2300 2301 2302 2303

	brcmf_dbg(TRACE, "Enter\n");

	tx_prec_map = ~bus->flowcontrol;

	/* Send frames until the limit or some other event */
2304 2305 2306 2307
	for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
		pkt_num = 1;
		if (bus->txglom)
			pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
2308
					bus->sdiodev->txglomsz);
2309 2310
		pkt_num = min_t(u32, pkt_num,
				brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
2311 2312
		__skb_queue_head_init(&pktq);
		spin_lock_bh(&bus->txq_lock);
2313 2314 2315 2316 2317 2318
		for (i = 0; i < pkt_num; i++) {
			pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
					      &prec_out);
			if (pkt == NULL)
				break;
			__skb_queue_tail(&pktq, pkt);
2319
		}
2320
		spin_unlock_bh(&bus->txq_lock);
2321
		if (i == 0)
2322
			break;
2323

2324
		ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
2325

2326
		cnt += i;
2327 2328

		/* In poll mode, need to check for other events */
2329
		if (!bus->intr) {
2330
			/* Check device status, signal pending interrupt */
2331
			sdio_claim_host(bus->sdiodev->func[1]);
I
Ian Molton 已提交
2332
			ret = r_sdreg32(bus, &intstatus, SD_REG(intstatus));
2333
			sdio_release_host(bus->sdiodev->func[1]);
2334
			bus->sdcnt.f2txdata++;
2335
			if (ret != 0)
2336 2337
				break;
			if (intstatus & bus->hostintmask)
2338
				atomic_set(&bus->ipend, 1);
2339 2340 2341 2342
		}
	}

	/* Deflow-control stack if needed */
2343
	if ((bus->sdiodev->state == BRCMF_SDIOD_DATA) &&
2344
	    bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
2345
		bus->txoff = false;
2346
		brcmf_proto_bcdc_txflowblock(bus->sdiodev->dev, false);
2347
	}
2348 2349 2350 2351

	return cnt;
}

2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413
static int brcmf_sdio_tx_ctrlframe(struct brcmf_sdio *bus, u8 *frame, u16 len)
{
	u8 doff;
	u16 pad;
	uint retries = 0;
	struct brcmf_sdio_hdrinfo hd_info = {0};
	int ret;

	brcmf_dbg(TRACE, "Enter\n");

	/* Back the pointer to make room for bus header */
	frame -= bus->tx_hdrlen;
	len += bus->tx_hdrlen;

	/* Add alignment padding (optional for ctl frames) */
	doff = ((unsigned long)frame % bus->head_align);
	if (doff) {
		frame -= doff;
		len += doff;
		memset(frame + bus->tx_hdrlen, 0, doff);
	}

	/* Round send length to next SDIO block */
	pad = 0;
	if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
		pad = bus->blocksize - (len % bus->blocksize);
		if ((pad > bus->roundup) || (pad >= bus->blocksize))
			pad = 0;
	} else if (len % bus->head_align) {
		pad = bus->head_align - (len % bus->head_align);
	}
	len += pad;

	hd_info.len = len - pad;
	hd_info.channel = SDPCM_CONTROL_CHANNEL;
	hd_info.dat_offset = doff + bus->tx_hdrlen;
	hd_info.seq_num = bus->tx_seq;
	hd_info.lastfrm = true;
	hd_info.tail_pad = pad;
	brcmf_sdio_hdpack(bus, frame, &hd_info);

	if (bus->txglom)
		brcmf_sdio_update_hwhdr(frame, len);

	brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
			   frame, len, "Tx Frame:\n");
	brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
			   BRCMF_HDRS_ON(),
			   frame, min_t(u16, len, 16), "TxHdr:\n");

	do {
		ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);

		if (ret < 0)
			brcmf_sdio_txfail(bus);
		else
			bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
	} while (ret < 0 && retries++ < TXRETRIES);

	return ret;
}

2414
static void brcmf_sdio_bus_stop(struct device *dev)
2415 2416 2417 2418 2419
{
	u32 local_hostintmask;
	u8 saveclk;
	int err;
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2420
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
	struct brcmf_sdio *bus = sdiodev->bus;

	brcmf_dbg(TRACE, "Enter\n");

	if (bus->watchdog_tsk) {
		send_sig(SIGTERM, bus->watchdog_tsk, 1);
		kthread_stop(bus->watchdog_tsk);
		bus->watchdog_tsk = NULL;
	}

2431
	if (sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
2432 2433 2434 2435 2436 2437
		sdio_claim_host(sdiodev->func[1]);

		/* Enable clock for device interrupts */
		brcmf_sdio_bus_sleep(bus, false, false);

		/* Disable and clear interrupts at the chip level also */
I
Ian Molton 已提交
2438
		w_sdreg32(bus, 0, SD_REG(hostintmask));
2439 2440 2441 2442
		local_hostintmask = bus->hostintmask;
		bus->hostintmask = 0;

		/* Force backplane clocks to assure F2 interrupt propagates */
2443
		saveclk = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
2444 2445
					    &err);
		if (!err)
2446 2447
			brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
					   (saveclk | SBSDIO_FORCE_HT), &err);
2448 2449 2450
		if (err)
			brcmf_err("Failed to force clock for F2: err %d\n",
				  err);
2451

2452 2453 2454
		/* Turn off the bus (F2), free any pending packets */
		brcmf_dbg(INTR, "disable SDIO interrupts\n");
		sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
2455

2456
		/* Clear any pending interrupts now that F2 is disabled */
I
Ian Molton 已提交
2457
		w_sdreg32(bus, local_hostintmask, SD_REG(intstatus));
2458

2459
		sdio_release_host(sdiodev->func[1]);
2460 2461 2462 2463 2464
	}
	/* Clear the data packet queues */
	brcmu_pktq_flush(&bus->txq, true, NULL, NULL);

	/* Clear any held glomming stuff */
2465
	brcmu_pkt_buf_free_skb(bus->glomd);
2466
	brcmf_sdio_free_glom(bus);
2467 2468

	/* Clear rx control and wake any waiters */
2469
	spin_lock_bh(&bus->rxctl_lock);
2470
	bus->rxlen = 0;
2471
	spin_unlock_bh(&bus->rxctl_lock);
2472
	brcmf_sdio_dcmd_resp_wake(bus);
2473 2474 2475 2476 2477 2478

	/* Reset some F2 state stuff */
	bus->rxskip = false;
	bus->tx_seq = bus->rx_seq = 0;
}

2479
static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
2480
{
2481
	struct brcmf_sdio_dev *sdiodev;
2482 2483
	unsigned long flags;

2484 2485 2486 2487 2488 2489
	sdiodev = bus->sdiodev;
	if (sdiodev->oob_irq_requested) {
		spin_lock_irqsave(&sdiodev->irq_en_lock, flags);
		if (!sdiodev->irq_en && !atomic_read(&bus->ipend)) {
			enable_irq(sdiodev->settings->bus.sdio.oob_irq_nr);
			sdiodev->irq_en = true;
2490
		}
2491
		spin_unlock_irqrestore(&sdiodev->irq_en_lock, flags);
2492 2493 2494
	}
}

2495 2496
static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
{
2497
	struct brcmf_core *buscore = bus->sdio_core;
2498 2499
	u32 addr;
	unsigned long val;
2500
	int ret;
2501

I
Ian Molton 已提交
2502
	addr = buscore->base + SD_REG(intstatus);
2503

2504
	val = brcmf_sdiod_readl(bus->sdiodev, addr, &ret);
2505 2506
	bus->sdcnt.f1regdata++;
	if (ret != 0)
2507
		return ret;
2508 2509 2510 2511 2512 2513

	val &= bus->hostintmask;
	atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));

	/* Clear interrupts */
	if (val) {
2514
		brcmf_sdiod_writel(bus->sdiodev, addr, val, &ret);
2515
		bus->sdcnt.f1regdata++;
2516
		atomic_or(val, &bus->intstatus);
2517 2518 2519 2520 2521
	}

	return ret;
}

2522
static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
2523
{
2524 2525
	u32 newstatus = 0;
	unsigned long intstatus;
2526
	uint txlimit = bus->txbound;	/* Tx frames to send before resched */
2527
	uint framecnt;			/* Temporary counter of tx/rx frames */
2528
	int err = 0;
2529 2530 2531

	brcmf_dbg(TRACE, "Enter\n");

2532
	sdio_claim_host(bus->sdiodev->func[1]);
2533 2534

	/* If waiting for HTAVAIL, check status */
2535
	if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
2536 2537
		u8 clkctl, devctl = 0;

J
Joe Perches 已提交
2538
#ifdef DEBUG
2539
		/* Check for inconsistent device control */
2540 2541
		devctl = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					   &err);
J
Joe Perches 已提交
2542
#endif				/* DEBUG */
2543 2544

		/* Read CSR, if clock on switch to AVAIL, else ignore */
2545
		clkctl = brcmf_sdiod_readb(bus->sdiodev,
2546
					   SBSDIO_FUNC1_CHIPCLKCSR, &err);
2547

2548
		brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
2549 2550 2551
			  devctl, clkctl);

		if (SBSDIO_HTAV(clkctl)) {
2552
			devctl = brcmf_sdiod_readb(bus->sdiodev,
2553
						   SBSDIO_DEVICE_CTL, &err);
2554
			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
2555 2556
			brcmf_sdiod_writeb(bus->sdiodev,
					   SBSDIO_DEVICE_CTL, devctl, &err);
2557 2558 2559 2560 2561
			bus->clkstate = CLK_AVAIL;
		}
	}

	/* Make sure backplane clock is on */
2562
	brcmf_sdio_bus_sleep(bus, false, true);
2563 2564

	/* Pending interrupt indicates new device status */
2565 2566
	if (atomic_read(&bus->ipend) > 0) {
		atomic_set(&bus->ipend, 0);
2567
		err = brcmf_sdio_intr_rstatus(bus);
2568 2569
	}

2570 2571
	/* Start with leftover status bits */
	intstatus = atomic_xchg(&bus->intstatus, 0);
2572 2573 2574 2575 2576 2577 2578

	/* Handle flow-control change: read new state in case our ack
	 * crossed another change interrupt.  If change still set, assume
	 * FC ON for safety, let next loop through do the debounce.
	 */
	if (intstatus & I_HMB_FC_CHANGE) {
		intstatus &= ~I_HMB_FC_CHANGE;
I
Ian Molton 已提交
2579
		err = w_sdreg32(bus, I_HMB_FC_CHANGE, SD_REG(intstatus));
2580

I
Ian Molton 已提交
2581
		err = r_sdreg32(bus, &newstatus, SD_REG(intstatus));
2582
		bus->sdcnt.f1regdata += 2;
2583 2584
		atomic_set(&bus->fcstate,
			   !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
2585 2586 2587 2588 2589 2590
		intstatus |= (newstatus & bus->hostintmask);
	}

	/* Handle host mailbox indication */
	if (intstatus & I_HMB_HOST_INT) {
		intstatus &= ~I_HMB_HOST_INT;
2591
		intstatus |= brcmf_sdio_hostmail(bus);
2592 2593
	}

2594
	sdio_release_host(bus->sdiodev->func[1]);
2595

2596 2597
	/* Generally don't ask for these, can get CRC errors... */
	if (intstatus & I_WR_OOSYNC) {
2598
		brcmf_err("Dongle reports WR_OOSYNC\n");
2599 2600 2601 2602
		intstatus &= ~I_WR_OOSYNC;
	}

	if (intstatus & I_RD_OOSYNC) {
2603
		brcmf_err("Dongle reports RD_OOSYNC\n");
2604 2605 2606 2607
		intstatus &= ~I_RD_OOSYNC;
	}

	if (intstatus & I_SBINT) {
2608
		brcmf_err("Dongle reports SBINT\n");
2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622
		intstatus &= ~I_SBINT;
	}

	/* Would be active due to wake-wlan in gSPI */
	if (intstatus & I_CHIPACTIVE) {
		brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
		intstatus &= ~I_CHIPACTIVE;
	}

	/* Ignore frame indications if rxskip is set */
	if (bus->rxskip)
		intstatus &= ~I_HMB_FRAME_IND;

	/* On frame indication, read available frames */
2623 2624
	if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
		brcmf_sdio_readframes(bus, bus->rxbound);
2625
		if (!bus->rxpending)
2626 2627 2628 2629
			intstatus &= ~I_HMB_FRAME_IND;
	}

	/* Keep still-pending events for next scheduling */
2630
	if (intstatus)
2631
		atomic_or(intstatus, &bus->intstatus);
2632

2633
	brcmf_sdio_clrintr(bus);
2634

2635
	if (bus->ctrl_frame_stat && (bus->clkstate == CLK_AVAIL) &&
2636 2637
	    data_ok(bus)) {
		sdio_claim_host(bus->sdiodev->func[1]);
2638 2639 2640 2641
		if (bus->ctrl_frame_stat) {
			err = brcmf_sdio_tx_ctrlframe(bus,  bus->ctrl_frame_buf,
						      bus->ctrl_frame_len);
			bus->ctrl_frame_err = err;
2642
			wmb();
2643 2644
			bus->ctrl_frame_stat = false;
		}
2645 2646
		sdio_release_host(bus->sdiodev->func[1]);
		brcmf_sdio_wait_event_wakeup(bus);
2647 2648
	}
	/* Send queued frames (limit 1 if rx may still be pending) */
2649 2650 2651
	if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
	    brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit &&
	    data_ok(bus)) {
2652 2653
		framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
					    txlimit;
2654
		brcmf_sdio_sendfromq(bus, framecnt);
2655 2656
	}

2657
	if ((bus->sdiodev->state != BRCMF_SDIOD_DATA) || (err != 0)) {
2658
		brcmf_err("failed backplane access over SDIO, halting operation\n");
2659
		atomic_set(&bus->intstatus, 0);
2660
		if (bus->ctrl_frame_stat) {
2661 2662 2663
			sdio_claim_host(bus->sdiodev->func[1]);
			if (bus->ctrl_frame_stat) {
				bus->ctrl_frame_err = -ENODEV;
2664
				wmb();
2665 2666 2667 2668
				bus->ctrl_frame_stat = false;
				brcmf_sdio_wait_event_wakeup(bus);
			}
			sdio_release_host(bus->sdiodev->func[1]);
2669
		}
2670 2671 2672 2673
	} else if (atomic_read(&bus->intstatus) ||
		   atomic_read(&bus->ipend) > 0 ||
		   (!atomic_read(&bus->fcstate) &&
		    brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
2674
		    data_ok(bus))) {
2675
		bus->dpc_triggered = true;
2676 2677 2678
	}
}

2679
static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
2680 2681 2682 2683 2684 2685 2686 2687
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;

	return &bus->txq;
}

2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729
static bool brcmf_sdio_prec_enq(struct pktq *q, struct sk_buff *pkt, int prec)
{
	struct sk_buff *p;
	int eprec = -1;		/* precedence to evict from */

	/* Fast case, precedence queue is not full and we are also not
	 * exceeding total queue length
	 */
	if (!pktq_pfull(q, prec) && !pktq_full(q)) {
		brcmu_pktq_penq(q, prec, pkt);
		return true;
	}

	/* Determine precedence from which to evict packet, if any */
	if (pktq_pfull(q, prec)) {
		eprec = prec;
	} else if (pktq_full(q)) {
		p = brcmu_pktq_peek_tail(q, &eprec);
		if (eprec > prec)
			return false;
	}

	/* Evict if needed */
	if (eprec >= 0) {
		/* Detect queueing to unconfigured precedence */
		if (eprec == prec)
			return false;	/* refuse newer (incoming) packet */
		/* Evict packet according to discard policy */
		p = brcmu_pktq_pdeq_tail(q, eprec);
		if (p == NULL)
			brcmf_err("brcmu_pktq_pdeq_tail() failed\n");
		brcmu_pkt_buf_free_skb(p);
	}

	/* Enqueue */
	p = brcmu_pktq_penq(q, prec, pkt);
	if (p == NULL)
		brcmf_err("brcmu_pktq_penq() failed\n");

	return p != NULL;
}

2730
static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
2731 2732
{
	int ret = -EBADE;
2733
	uint prec;
2734
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2735
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2736
	struct brcmf_sdio *bus = sdiodev->bus;
2737

2738
	brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
2739 2740
	if (sdiodev->state != BRCMF_SDIOD_DATA)
		return -EIO;
2741 2742

	/* Add space for the header */
2743
	skb_push(pkt, bus->tx_hdrlen);
2744 2745 2746 2747 2748 2749 2750
	/* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */

	prec = prio2prec((pkt->priority & PRIOMASK));

	/* Check for existing queue, current flow-control,
			 pending event, or pending clock */
	brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
2751
	bus->sdcnt.fcqueued++;
2752 2753

	/* Priority based enq */
2754
	spin_lock_bh(&bus->txq_lock);
2755 2756
	/* reset bus_flags in packet cb */
	*(u16 *)(pkt->cb) = 0;
2757
	if (!brcmf_sdio_prec_enq(&bus->txq, pkt, prec)) {
2758
		skb_pull(pkt, bus->tx_hdrlen);
2759
		brcmf_err("out of bus->txq !!!\n");
2760 2761 2762 2763 2764
		ret = -ENOSR;
	} else {
		ret = 0;
	}

2765
	if (pktq_len(&bus->txq) >= TXHI) {
2766
		bus->txoff = true;
2767
		brcmf_proto_bcdc_txflowblock(dev, true);
2768
	}
2769
	spin_unlock_bh(&bus->txq_lock);
2770

J
Joe Perches 已提交
2771
#ifdef DEBUG
2772 2773 2774
	if (pktq_plen(&bus->txq, prec) > qcount[prec])
		qcount[prec] = pktq_plen(&bus->txq, prec);
#endif
2775

2776
	brcmf_sdio_trigger_dpc(bus);
2777 2778 2779
	return ret;
}

J
Joe Perches 已提交
2780
#ifdef DEBUG
2781 2782
#define CONSOLE_LINE_MAX	192

2783
static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
{
	struct brcmf_console *c = &bus->console;
	u8 line[CONSOLE_LINE_MAX], ch;
	u32 n, idx, addr;
	int rv;

	/* Don't do anything until FWREADY updates console address */
	if (bus->console_addr == 0)
		return 0;

	/* Read console log struct */
	addr = bus->console_addr + offsetof(struct rte_console, log_le);
2796 2797
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
			       sizeof(c->log_le));
2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
	if (rv < 0)
		return rv;

	/* Allocate console buffer (one time only) */
	if (c->buf == NULL) {
		c->bufsize = le32_to_cpu(c->log_le.buf_size);
		c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
		if (c->buf == NULL)
			return -ENOMEM;
	}

	idx = le32_to_cpu(c->log_le.idx);

	/* Protect against corrupt value */
	if (idx > c->bufsize)
		return -EBADE;

	/* Skip reading the console buffer if the index pointer
	 has not moved */
	if (idx == c->last)
		return 0;

	/* Read the console buffer */
	addr = le32_to_cpu(c->log_le.buf);
2822
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850
	if (rv < 0)
		return rv;

	while (c->last != idx) {
		for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
			if (c->last == idx) {
				/* This would output a partial line.
				 * Instead, back up
				 * the buffer pointer and output this
				 * line next time around.
				 */
				if (c->last >= n)
					c->last -= n;
				else
					c->last = c->bufsize - n;
				goto break2;
			}
			ch = c->buf[c->last];
			c->last = (c->last + 1) % c->bufsize;
			if (ch == '\n')
				break;
			line[n] = ch;
		}

		if (n > 0) {
			if (line[n - 1] == '\r')
				n--;
			line[n] = 0;
2851
			pr_debug("CONSOLE: %s\n", line);
2852 2853 2854 2855 2856 2857
		}
	}
break2:

	return 0;
}
J
Joe Perches 已提交
2858
#endif				/* DEBUG */
2859

2860
static int
2861
brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
2862
{
2863
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2864
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2865
	struct brcmf_sdio *bus = sdiodev->bus;
2866
	int ret;
2867 2868

	brcmf_dbg(TRACE, "Enter\n");
2869 2870
	if (sdiodev->state != BRCMF_SDIOD_DATA)
		return -EIO;
2871

2872 2873 2874
	/* Send from dpc */
	bus->ctrl_frame_buf = msg;
	bus->ctrl_frame_len = msglen;
2875
	wmb();
2876 2877
	bus->ctrl_frame_stat = true;

2878
	brcmf_sdio_trigger_dpc(bus);
2879
	wait_event_interruptible_timeout(bus->ctrl_wait, !bus->ctrl_frame_stat,
2880
					 CTL_DONE_TIMEOUT);
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
	ret = 0;
	if (bus->ctrl_frame_stat) {
		sdio_claim_host(bus->sdiodev->func[1]);
		if (bus->ctrl_frame_stat) {
			brcmf_dbg(SDIO, "ctrl_frame timeout\n");
			bus->ctrl_frame_stat = false;
			ret = -ETIMEDOUT;
		}
		sdio_release_host(bus->sdiodev->func[1]);
	}
	if (!ret) {
2892 2893
		brcmf_dbg(SDIO, "ctrl_frame complete, err=%d\n",
			  bus->ctrl_frame_err);
2894
		rmb();
2895
		ret = bus->ctrl_frame_err;
2896 2897 2898
	}

	if (ret)
2899
		bus->sdcnt.tx_ctlerrs++;
2900
	else
2901
		bus->sdcnt.tx_ctlpkts++;
2902

2903
	return ret;
2904 2905
}

2906
#ifdef DEBUG
2907 2908
static int brcmf_sdio_dump_console(struct seq_file *seq, struct brcmf_sdio *bus,
				   struct sdpcm_shared *sh)
2909 2910 2911 2912 2913 2914 2915 2916
{
	u32 addr, console_ptr, console_size, console_index;
	char *conbuf = NULL;
	__le32 sh_val;
	int rv;

	/* obtain console information from device memory */
	addr = sh->console_addr + offsetof(struct rte_console, log_le);
2917 2918
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
			       (u8 *)&sh_val, sizeof(u32));
2919 2920 2921 2922 2923
	if (rv < 0)
		return rv;
	console_ptr = le32_to_cpu(sh_val);

	addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
2924 2925
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
			       (u8 *)&sh_val, sizeof(u32));
2926 2927 2928 2929 2930
	if (rv < 0)
		return rv;
	console_size = le32_to_cpu(sh_val);

	addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
2931 2932
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
			       (u8 *)&sh_val, sizeof(u32));
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945
	if (rv < 0)
		return rv;
	console_index = le32_to_cpu(sh_val);

	/* allocate buffer for console data */
	if (console_size <= CONSOLE_BUFFER_MAX)
		conbuf = vzalloc(console_size+1);

	if (!conbuf)
		return -ENOMEM;

	/* obtain the console data from device */
	conbuf[console_size] = '\0';
2946 2947
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
			       console_size);
2948 2949 2950
	if (rv < 0)
		goto done;

2951 2952
	rv = seq_write(seq, conbuf + console_index,
		       console_size - console_index);
2953 2954 2955
	if (rv < 0)
		goto done;

2956 2957 2958
	if (console_index > 0)
		rv = seq_write(seq, conbuf, console_index - 1);

2959 2960 2961 2962 2963
done:
	vfree(conbuf);
	return rv;
}

2964 2965
static int brcmf_sdio_trap_info(struct seq_file *seq, struct brcmf_sdio *bus,
				struct sdpcm_shared *sh)
2966
{
2967
	int error;
2968 2969
	struct brcmf_trap_info tr;

2970 2971
	if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
		brcmf_dbg(INFO, "no trap in firmware\n");
2972
		return 0;
2973
	}
2974

2975 2976
	error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
				  sizeof(struct brcmf_trap_info));
2977 2978 2979
	if (error < 0)
		return error;

2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995
	seq_printf(seq,
		   "dongle trap info: type 0x%x @ epc 0x%08x\n"
		   "  cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
		   "  lr   0x%08x pc   0x%08x offset 0x%x\n"
		   "  r0   0x%08x r1   0x%08x r2 0x%08x r3 0x%08x\n"
		   "  r4   0x%08x r5   0x%08x r6 0x%08x r7 0x%08x\n",
		   le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
		   le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
		   le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
		   le32_to_cpu(tr.pc), sh->trap_addr,
		   le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
		   le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
		   le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
		   le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));

	return 0;
2996 2997
}

2998 2999
static int brcmf_sdio_assert_info(struct seq_file *seq, struct brcmf_sdio *bus,
				  struct sdpcm_shared *sh)
3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012
{
	int error = 0;
	char file[80] = "?";
	char expr[80] = "<???>";

	if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
		brcmf_dbg(INFO, "firmware not built with -assert\n");
		return 0;
	} else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
		brcmf_dbg(INFO, "no assert in dongle\n");
		return 0;
	}

3013
	sdio_claim_host(bus->sdiodev->func[1]);
3014
	if (sh->assert_file_addr != 0) {
3015 3016
		error = brcmf_sdiod_ramrw(bus->sdiodev, false,
					  sh->assert_file_addr, (u8 *)file, 80);
3017 3018 3019 3020
		if (error < 0)
			return error;
	}
	if (sh->assert_exp_addr != 0) {
3021 3022
		error = brcmf_sdiod_ramrw(bus->sdiodev, false,
					  sh->assert_exp_addr, (u8 *)expr, 80);
3023 3024 3025
		if (error < 0)
			return error;
	}
3026
	sdio_release_host(bus->sdiodev->func[1]);
3027

3028 3029 3030
	seq_printf(seq, "dongle assert: %s:%d: assert(%s)\n",
		   file, sh->assert_line, expr);
	return 0;
3031 3032
}

3033
static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045
{
	int error;
	struct sdpcm_shared sh;

	error = brcmf_sdio_readshared(bus, &sh);

	if (error < 0)
		return error;

	if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
		brcmf_dbg(INFO, "firmware not built with -assert\n");
	else if (sh.flags & SDPCM_SHARED_ASSERT)
3046
		brcmf_err("assertion in dongle\n");
3047 3048

	if (sh.flags & SDPCM_SHARED_TRAP)
3049
		brcmf_err("firmware trap in dongle\n");
3050 3051 3052 3053

	return 0;
}

3054
static int brcmf_sdio_died_dump(struct seq_file *seq, struct brcmf_sdio *bus)
3055 3056 3057 3058 3059 3060 3061 3062
{
	int error = 0;
	struct sdpcm_shared sh;

	error = brcmf_sdio_readshared(bus, &sh);
	if (error < 0)
		goto done;

3063
	error = brcmf_sdio_assert_info(seq, bus, &sh);
3064 3065
	if (error < 0)
		goto done;
3066

3067
	error = brcmf_sdio_trap_info(seq, bus, &sh);
3068 3069
	if (error < 0)
		goto done;
3070

3071
	error = brcmf_sdio_dump_console(seq, bus, &sh);
3072 3073 3074 3075 3076

done:
	return error;
}

3077
static int brcmf_sdio_forensic_read(struct seq_file *seq, void *data)
3078
{
3079 3080
	struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
	struct brcmf_sdio *bus = bus_if->bus_priv.sdio->bus;
3081

3082 3083 3084
	return brcmf_sdio_died_dump(seq, bus);
}

3085
static int brcmf_debugfs_sdio_count_read(struct seq_file *seq, void *data)
3086
{
3087 3088 3089
	struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio_count *sdcnt = &sdiodev->bus->sdcnt;
3090

3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122
	seq_printf(seq,
		   "intrcount:    %u\nlastintrs:    %u\n"
		   "pollcnt:      %u\nregfails:     %u\n"
		   "tx_sderrs:    %u\nfcqueued:     %u\n"
		   "rxrtx:        %u\nrx_toolong:   %u\n"
		   "rxc_errors:   %u\nrx_hdrfail:   %u\n"
		   "rx_badhdr:    %u\nrx_badseq:    %u\n"
		   "fc_rcvd:      %u\nfc_xoff:      %u\n"
		   "fc_xon:       %u\nrxglomfail:   %u\n"
		   "rxglomframes: %u\nrxglompkts:   %u\n"
		   "f2rxhdrs:     %u\nf2rxdata:     %u\n"
		   "f2txdata:     %u\nf1regdata:    %u\n"
		   "tickcnt:      %u\ntx_ctlerrs:   %lu\n"
		   "tx_ctlpkts:   %lu\nrx_ctlerrs:   %lu\n"
		   "rx_ctlpkts:   %lu\nrx_readahead: %lu\n",
		   sdcnt->intrcount, sdcnt->lastintrs,
		   sdcnt->pollcnt, sdcnt->regfails,
		   sdcnt->tx_sderrs, sdcnt->fcqueued,
		   sdcnt->rxrtx, sdcnt->rx_toolong,
		   sdcnt->rxc_errors, sdcnt->rx_hdrfail,
		   sdcnt->rx_badhdr, sdcnt->rx_badseq,
		   sdcnt->fc_rcvd, sdcnt->fc_xoff,
		   sdcnt->fc_xon, sdcnt->rxglomfail,
		   sdcnt->rxglomframes, sdcnt->rxglompkts,
		   sdcnt->f2rxhdrs, sdcnt->f2rxdata,
		   sdcnt->f2txdata, sdcnt->f1regdata,
		   sdcnt->tickcnt, sdcnt->tx_ctlerrs,
		   sdcnt->tx_ctlpkts, sdcnt->rx_ctlerrs,
		   sdcnt->rx_ctlpkts, sdcnt->rx_readahead_cnt);

	return 0;
}
3123

3124 3125 3126
static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
{
	struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
3127
	struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
3128

3129 3130 3131
	if (IS_ERR_OR_NULL(dentry))
		return;

3132 3133
	bus->console_interval = BRCMF_CONSOLE;

3134 3135 3136
	brcmf_debugfs_add_entry(drvr, "forensics", brcmf_sdio_forensic_read);
	brcmf_debugfs_add_entry(drvr, "counters",
				brcmf_debugfs_sdio_count_read);
3137 3138
	debugfs_create_u32("console_interval", 0644, dentry,
			   &bus->console_interval);
3139 3140
}
#else
3141
static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
3142 3143 3144 3145
{
	return 0;
}

3146 3147 3148 3149 3150
static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
{
}
#endif /* DEBUG */

3151
static int
3152
brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
3153 3154 3155 3156
{
	int timeleft;
	uint rxlen = 0;
	bool pending;
3157
	u8 *buf;
3158
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3159
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3160
	struct brcmf_sdio *bus = sdiodev->bus;
3161 3162

	brcmf_dbg(TRACE, "Enter\n");
3163 3164
	if (sdiodev->state != BRCMF_SDIOD_DATA)
		return -EIO;
3165 3166

	/* Wait until control frame is available */
3167
	timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
3168

3169
	spin_lock_bh(&bus->rxctl_lock);
3170 3171
	rxlen = bus->rxlen;
	memcpy(msg, bus->rxctl, min(msglen, rxlen));
3172 3173 3174
	bus->rxctl = NULL;
	buf = bus->rxctl_orig;
	bus->rxctl_orig = NULL;
3175
	bus->rxlen = 0;
3176 3177
	spin_unlock_bh(&bus->rxctl_lock);
	vfree(buf);
3178 3179 3180 3181 3182

	if (rxlen) {
		brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
			  rxlen, msglen);
	} else if (timeleft == 0) {
3183
		brcmf_err("resumed on timeout\n");
3184
		brcmf_sdio_checkdied(bus);
3185
	} else if (pending) {
3186 3187 3188 3189
		brcmf_dbg(CTL, "cancelled\n");
		return -ERESTARTSYS;
	} else {
		brcmf_dbg(CTL, "resumed for unknown reason?\n");
3190
		brcmf_sdio_checkdied(bus);
3191 3192 3193
	}

	if (rxlen)
3194
		bus->sdcnt.rx_ctlpkts++;
3195
	else
3196
		bus->sdcnt.rx_ctlerrs++;
3197 3198 3199 3200

	return rxlen ? (int)rxlen : -ETIMEDOUT;
}

3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254
#ifdef DEBUG
static bool
brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
			u8 *ram_data, uint ram_sz)
{
	char *ram_cmp;
	int err;
	bool ret = true;
	int address;
	int offset;
	int len;

	/* read back and verify */
	brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
		  ram_sz);
	ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
	/* do not proceed while no memory but  */
	if (!ram_cmp)
		return true;

	address = ram_addr;
	offset = 0;
	while (offset < ram_sz) {
		len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
		      ram_sz - offset;
		err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
		if (err) {
			brcmf_err("error %d on reading %d membytes at 0x%08x\n",
				  err, len, address);
			ret = false;
			break;
		} else if (memcmp(ram_cmp, &ram_data[offset], len)) {
			brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
				  offset, len);
			ret = false;
			break;
		}
		offset += len;
		address += len;
	}

	kfree(ram_cmp);

	return ret;
}
#else	/* DEBUG */
static bool
brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
			u8 *ram_data, uint ram_sz)
{
	return true;
}
#endif	/* DEBUG */

3255 3256
static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
					 const struct firmware *fw)
3257
{
3258 3259
	int err;

3260 3261
	brcmf_dbg(TRACE, "Enter\n");

3262 3263 3264 3265 3266 3267 3268 3269
	err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
				(u8 *)fw->data, fw->size);
	if (err)
		brcmf_err("error %d on writing %d membytes at 0x%08x\n",
			  err, (int)fw->size, bus->ci->rambase);
	else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
					  (u8 *)fw->data, fw->size))
		err = -EIO;
3270

3271
	return err;
3272 3273
}

3274
static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
3275
				     void *vars, u32 varsz)
3276
{
3277 3278 3279 3280
	int address;
	int err;

	brcmf_dbg(TRACE, "Enter\n");
3281

3282 3283 3284 3285 3286 3287 3288 3289 3290
	address = bus->ci->ramsize - varsz + bus->ci->rambase;
	err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
	if (err)
		brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
			  err, varsz, address);
	else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
		err = -EIO;

	return err;
3291 3292
}

3293 3294 3295
static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus,
					const struct firmware *fw,
					void *nvram, u32 nvlen)
3296
{
3297
	int bcmerror;
3298
	u32 rstvec;
3299 3300 3301

	sdio_claim_host(bus->sdiodev->func[1]);
	brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
3302

3303 3304 3305 3306 3307 3308
	rstvec = get_unaligned_le32(fw->data);
	brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);

	bcmerror = brcmf_sdio_download_code_file(bus, fw);
	release_firmware(fw);
	if (bcmerror) {
3309
		brcmf_err("dongle image file download failed\n");
3310
		brcmf_fw_nvram_free(nvram);
3311 3312 3313
		goto err;
	}

3314 3315
	bcmerror = brcmf_sdio_download_nvram(bus, nvram, nvlen);
	brcmf_fw_nvram_free(nvram);
3316
	if (bcmerror) {
3317
		brcmf_err("dongle nvram file download failed\n");
3318 3319
		goto err;
	}
3320 3321

	/* Take arm out of reset */
3322
	if (!brcmf_chip_set_active(bus->ci, rstvec)) {
3323
		brcmf_err("error getting out of ARM core reset\n");
3324 3325 3326 3327
		goto err;
	}

err:
3328 3329
	brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
	sdio_release_host(bus->sdiodev->func[1]);
3330 3331 3332
	return bcmerror;
}

3333
static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
3334 3335 3336 3337 3338 3339
{
	int err = 0;
	u8 val;

	brcmf_dbg(TRACE, "Enter\n");

3340
	val = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
3341 3342 3343 3344 3345 3346
	if (err) {
		brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
		return;
	}

	val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
3347
	brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
3348 3349 3350 3351 3352 3353
	if (err) {
		brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
		return;
	}

	/* Add CMD14 Support */
3354 3355 3356 3357
	brcmf_sdiod_func0_wb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
			     (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
			      SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
			     &err);
3358 3359 3360 3361 3362
	if (err) {
		brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
		return;
	}

3363 3364
	brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
			   SBSDIO_FORCE_HT, &err);
3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375
	if (err) {
		brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
		return;
	}

	/* set flag */
	bus->sr_enabled = true;
	brcmf_dbg(INFO, "SR enabled\n");
}

/* enable KSO bit */
3376
static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
3377
{
3378
	struct brcmf_core *core = bus->sdio_core;
3379 3380 3381 3382 3383 3384
	u8 val;
	int err = 0;

	brcmf_dbg(TRACE, "Enter\n");

	/* KSO bit added in SDIO core rev 12 */
3385
	if (core->rev < 12)
3386 3387
		return 0;

3388
	val = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
3389 3390 3391 3392 3393 3394 3395 3396
	if (err) {
		brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
		return err;
	}

	if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
		val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
			SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
3397 3398
		brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
				   val, &err);
3399 3400 3401 3402 3403 3404 3405 3406 3407 3408
		if (err) {
			brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
			return err;
		}
	}

	return 0;
}


3409
static int brcmf_sdio_bus_preinit(struct device *dev)
3410 3411 3412 3413
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;
3414
	struct brcmf_core *core = bus->sdio_core;
3415
	uint pad_size;
3416 3417 3418
	u32 value;
	int err;

3419 3420 3421 3422
	/* the commands below use the terms tx and rx from
	 * a device perspective, ie. bus:txglom affects the
	 * bus transfers from device to host.
	 */
3423
	if (core->rev < 12) {
3424 3425 3426 3427 3428 3429
		/* for sdio core rev < 12, disable txgloming */
		value = 0;
		err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
					   sizeof(u32));
	} else {
		/* otherwise, set txglomalign */
3430
		value = sdiodev->settings->bus.sdio.sd_sgentry_align;
3431
		/* SDIO ADMA requires at least 32 bit alignment */
3432
		value = max_t(u32, value, ALIGNMENT);
3433 3434 3435
		err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
					   sizeof(u32));
	}
3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457

	if (err < 0)
		goto done;

	bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
	if (sdiodev->sg_support) {
		bus->txglom = false;
		value = 1;
		pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
		err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
					   &value, sizeof(u32));
		if (err < 0) {
			/* bus:rxglom is allowed to fail */
			err = 0;
		} else {
			bus->txglom = true;
			bus->tx_hdrlen += SDPCM_HWEXT_LEN;
		}
	}
	brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);

done:
3458 3459 3460
	return err;
}

3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505
static size_t brcmf_sdio_bus_get_ramsize(struct device *dev)
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;

	return bus->ci->ramsize - bus->ci->srsize;
}

static int brcmf_sdio_bus_get_memdump(struct device *dev, void *data,
				      size_t mem_size)
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;
	int err;
	int address;
	int offset;
	int len;

	brcmf_dbg(INFO, "dump at 0x%08x: size=%zu\n", bus->ci->rambase,
		  mem_size);

	address = bus->ci->rambase;
	offset = err = 0;
	sdio_claim_host(sdiodev->func[1]);
	while (offset < mem_size) {
		len = ((offset + MEMBLOCK) < mem_size) ? MEMBLOCK :
		      mem_size - offset;
		err = brcmf_sdiod_ramrw(sdiodev, false, address, data, len);
		if (err) {
			brcmf_err("error %d on reading %d membytes at 0x%08x\n",
				  err, len, address);
			goto done;
		}
		data += len;
		offset += len;
		address += len;
	}

done:
	sdio_release_host(sdiodev->func[1]);
	return err;
}

3506 3507
void brcmf_sdio_trigger_dpc(struct brcmf_sdio *bus)
{
3508 3509
	if (!bus->dpc_triggered) {
		bus->dpc_triggered = true;
3510 3511 3512 3513
		queue_work(bus->brcmf_wq, &bus->datawork);
	}
}

3514
void brcmf_sdio_isr(struct brcmf_sdio *bus)
3515 3516 3517 3518
{
	brcmf_dbg(TRACE, "Enter\n");

	if (!bus) {
3519
		brcmf_err("bus is null pointer, exiting\n");
3520 3521 3522 3523
		return;
	}

	/* Count the interrupt call */
3524
	bus->sdcnt.intrcount++;
3525 3526 3527 3528
	if (in_interrupt())
		atomic_set(&bus->ipend, 1);
	else
		if (brcmf_sdio_intr_rstatus(bus)) {
3529
			brcmf_err("failed backplane access\n");
3530
		}
3531 3532 3533

	/* Disable additional interrupts (is this needed now)? */
	if (!bus->intr)
3534
		brcmf_err("isr w/o interrupt configured!\n");
3535

3536
	bus->dpc_triggered = true;
3537
	queue_work(bus->brcmf_wq, &bus->datawork);
3538 3539
}

3540
static void brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
3541 3542 3543 3544
{
	brcmf_dbg(TIMER, "Enter\n");

	/* Poll period: check device if appropriate. */
3545 3546
	if (!bus->sr_enabled &&
	    bus->poll && (++bus->polltick >= bus->pollrate)) {
3547 3548 3549 3550 3551 3552
		u32 intstatus = 0;

		/* Reset poll tick */
		bus->polltick = 0;

		/* Check device if no interrupts */
3553 3554
		if (!bus->intr ||
		    (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
3555

3556
			if (!bus->dpc_triggered) {
3557
				u8 devpend;
3558

3559
				sdio_claim_host(bus->sdiodev->func[1]);
3560 3561 3562
				devpend = brcmf_sdiod_func0_rb(bus->sdiodev,
							       SDIO_CCCR_INTx,
							       NULL);
3563
				sdio_release_host(bus->sdiodev->func[1]);
3564 3565
				intstatus = devpend & (INTR_STATUS_FUNC1 |
						       INTR_STATUS_FUNC2);
3566 3567 3568 3569 3570
			}

			/* If there is something, make like the ISR and
				 schedule the DPC */
			if (intstatus) {
3571
				bus->sdcnt.pollcnt++;
3572
				atomic_set(&bus->ipend, 1);
3573

3574
				bus->dpc_triggered = true;
3575
				queue_work(bus->brcmf_wq, &bus->datawork);
3576 3577 3578 3579
			}
		}

		/* Update interrupt tracking */
3580
		bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
3581
	}
J
Joe Perches 已提交
3582
#ifdef DEBUG
3583
	/* Poll for console output periodically */
3584
	if (bus->sdiodev->state == BRCMF_SDIOD_DATA && BRCMF_FWCON_ON() &&
3585
	    bus->console_interval != 0) {
3586
		bus->console.count += jiffies_to_msecs(BRCMF_WD_POLL);
3587 3588
		if (bus->console.count >= bus->console_interval) {
			bus->console.count -= bus->console_interval;
3589
			sdio_claim_host(bus->sdiodev->func[1]);
3590
			/* Make sure backplane clock is on */
3591 3592
			brcmf_sdio_bus_sleep(bus, false, false);
			if (brcmf_sdio_readconsole(bus) < 0)
3593 3594
				/* stop on error */
				bus->console_interval = 0;
3595
			sdio_release_host(bus->sdiodev->func[1]);
3596 3597
		}
	}
J
Joe Perches 已提交
3598
#endif				/* DEBUG */
3599 3600

	/* On idle timeout clear activity flag and/or turn off clock */
3601 3602 3603 3604 3605 3606 3607 3608
	if (!bus->dpc_triggered) {
		rmb();
		if ((!bus->dpc_running) && (bus->idletime > 0) &&
		    (bus->clkstate == CLK_AVAIL)) {
			bus->idlecount++;
			if (bus->idlecount > bus->idletime) {
				brcmf_dbg(SDIO, "idle\n");
				sdio_claim_host(bus->sdiodev->func[1]);
3609
				brcmf_sdio_wd_timer(bus, false);
3610 3611 3612 3613 3614
				bus->idlecount = 0;
				brcmf_sdio_bus_sleep(bus, true, false);
				sdio_release_host(bus->sdiodev->func[1]);
			}
		} else {
3615 3616
			bus->idlecount = 0;
		}
3617 3618
	} else {
		bus->idlecount = 0;
3619 3620 3621
	}
}

3622 3623 3624 3625 3626
static void brcmf_sdio_dataworker(struct work_struct *work)
{
	struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
					      datawork);

3627 3628
	bus->dpc_running = true;
	wmb();
3629
	while (READ_ONCE(bus->dpc_triggered)) {
3630
		bus->dpc_triggered = false;
3631
		brcmf_sdio_dpc(bus);
3632
		bus->idlecount = 0;
3633
	}
3634
	bus->dpc_running = false;
3635 3636 3637 3638 3639
	if (brcmf_sdiod_freezing(bus->sdiodev)) {
		brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DOWN);
		brcmf_sdiod_try_freeze(bus->sdiodev);
		brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
	}
3640 3641
}

3642 3643
static void
brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
3644
			     struct brcmf_chip *ci, u32 drivestrength)
3645 3646 3647 3648 3649 3650 3651 3652 3653
{
	const struct sdiod_drive_str *str_tab = NULL;
	u32 str_mask;
	u32 str_shift;
	u32 i;
	u32 drivestrength_sel = 0;
	u32 cc_data_temp;
	u32 addr;

3654
	if (!(ci->cc_caps & CC_CAP_PMU))
3655 3656 3657
		return;

	switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
3658
	case SDIOD_DRVSTR_KEY(BRCM_CC_4330_CHIP_ID, 12):
3659 3660 3661 3662
		str_tab = sdiod_drvstr_tab1_1v8;
		str_mask = 0x00003800;
		str_shift = 11;
		break;
3663
	case SDIOD_DRVSTR_KEY(BRCM_CC_4334_CHIP_ID, 17):
3664 3665 3666 3667
		str_tab = sdiod_drvstr_tab6_1v8;
		str_mask = 0x00001800;
		str_shift = 11;
		break;
3668
	case SDIOD_DRVSTR_KEY(BRCM_CC_43143_CHIP_ID, 17):
3669 3670 3671 3672 3673 3674 3675 3676
		/* note: 43143 does not support tristate */
		i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
		if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
			str_tab = sdiod_drvstr_tab2_3v3;
			str_mask = 0x00000007;
			str_shift = 0;
		} else
			brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
3677
				  ci->name, drivestrength);
3678
		break;
3679
	case SDIOD_DRVSTR_KEY(BRCM_CC_43362_CHIP_ID, 13):
3680 3681 3682 3683 3684
		str_tab = sdiod_drive_strength_tab5_1v8;
		str_mask = 0x00003800;
		str_shift = 11;
		break;
	default:
3685
		brcmf_dbg(INFO, "No SDIO driver strength init needed for chip %s rev %d pmurev %d\n",
3686
			  ci->name, ci->chiprev, ci->pmurev);
3687 3688 3689 3690
		break;
	}

	if (str_tab != NULL) {
3691 3692
		struct brcmf_core *pmu = brcmf_chip_get_pmu(ci);

3693 3694 3695 3696 3697 3698
		for (i = 0; str_tab[i].strength != 0; i++) {
			if (drivestrength >= str_tab[i].strength) {
				drivestrength_sel = str_tab[i].sel;
				break;
			}
		}
3699
		addr = CORE_CC_REG(pmu->base, chipcontrol_addr);
3700 3701
		brcmf_sdiod_writel(sdiodev, addr, 1, NULL);
		cc_data_temp = brcmf_sdiod_readl(sdiodev, addr, NULL);
3702 3703 3704
		cc_data_temp &= ~str_mask;
		drivestrength_sel <<= str_shift;
		cc_data_temp |= drivestrength_sel;
3705
		brcmf_sdiod_writel(sdiodev, addr, cc_data_temp, NULL);
3706 3707 3708 3709 3710 3711

		brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
			  str_tab[i].strength, drivestrength, cc_data_temp);
	}
}

3712
static int brcmf_sdio_buscoreprep(void *ctx)
3713
{
3714
	struct brcmf_sdio_dev *sdiodev = ctx;
3715 3716 3717 3718 3719
	int err = 0;
	u8 clkval, clkset;

	/* Try forcing SDIO core to do ALPAvail request only */
	clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
3720
	brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
3721 3722 3723 3724 3725 3726 3727
	if (err) {
		brcmf_err("error writing for HT off\n");
		return err;
	}

	/* If register supported, wait for ALPAvail and then force ALP */
	/* This may take up to 15 milliseconds */
3728
	clkval = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, NULL);
3729 3730 3731 3732 3733 3734 3735

	if ((clkval & ~SBSDIO_AVBITS) != clkset) {
		brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
			  clkset, clkval);
		return -EACCES;
	}

3736 3737 3738 3739 3740
	SPINWAIT(((clkval = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
					      NULL)),
		 !SBSDIO_ALPAV(clkval)),
		 PMU_MAX_TRANSITION_DLY);

3741 3742 3743 3744 3745 3746 3747
	if (!SBSDIO_ALPAV(clkval)) {
		brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
			  clkval);
		return -EBUSY;
	}

	clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
3748
	brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
3749 3750 3751
	udelay(65);

	/* Also, disable the extra SDIO pull-ups */
3752
	brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
3753 3754 3755 3756

	return 0;
}

3757 3758
static void brcmf_sdio_buscore_activate(void *ctx, struct brcmf_chip *chip,
					u32 rstvec)
3759 3760
{
	struct brcmf_sdio_dev *sdiodev = ctx;
3761
	struct brcmf_core *core = sdiodev->bus->sdio_core;
3762 3763 3764
	u32 reg_addr;

	/* clear all interrupts */
I
Ian Molton 已提交
3765
	reg_addr = core->base + SD_REG(intstatus);
3766
	brcmf_sdiod_writel(sdiodev, reg_addr, 0xFFFFFFFF, NULL);
3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778

	if (rstvec)
		/* Write reset vector to address 0 */
		brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
				  sizeof(rstvec));
}

static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
{
	struct brcmf_sdio_dev *sdiodev = ctx;
	u32 val, rev;

3779
	val = brcmf_sdiod_readl(sdiodev, addr, NULL);
3780 3781
	if ((sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4335_4339 ||
	     sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4339) &&
3782 3783 3784 3785
	    addr == CORE_CC_REG(SI_ENUM_BASE, chipid)) {
		rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
		if (rev >= 2) {
			val &= ~CID_ID_MASK;
3786
			val |= BRCM_CC_4339_CHIP_ID;
3787 3788 3789 3790 3791 3792 3793 3794 3795
		}
	}
	return val;
}

static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
{
	struct brcmf_sdio_dev *sdiodev = ctx;

3796
	brcmf_sdiod_writel(sdiodev, addr, val, NULL);
3797 3798 3799 3800
}

static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
	.prepare = brcmf_sdio_buscoreprep,
3801
	.activate = brcmf_sdio_buscore_activate,
3802 3803 3804 3805
	.read32 = brcmf_sdio_buscore_read32,
	.write32 = brcmf_sdio_buscore_write32,
};

3806
static bool
3807
brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
3808
{
3809
	struct brcmf_sdio_dev *sdiodev;
3810 3811 3812 3813
	u8 clkctl = 0;
	int err = 0;
	int reg_addr;
	u32 reg_val;
3814
	u32 drivestrength;
3815

3816 3817
	sdiodev = bus->sdiodev;
	sdio_claim_host(sdiodev->func[1]);
3818

3819
	pr_debug("F1 signature read @0x18000000=0x%4x\n",
3820
		 brcmf_sdiod_readl(sdiodev, SI_ENUM_BASE, NULL));
3821 3822

	/*
3823
	 * Force PLL off until brcmf_chip_attach()
3824 3825 3826
	 * programs PLL control regs
	 */

3827 3828
	brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, BRCMF_INIT_CLKCTL1,
			   &err);
3829
	if (!err)
3830 3831
		clkctl = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
					   &err);
3832 3833

	if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
3834
		brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
3835 3836 3837 3838
			  err, BRCMF_INIT_CLKCTL1, clkctl);
		goto fail;
	}

3839
	bus->ci = brcmf_chip_attach(sdiodev, &brcmf_sdio_buscore_ops);
3840 3841 3842
	if (IS_ERR(bus->ci)) {
		brcmf_err("brcmf_chip_attach failed!\n");
		bus->ci = NULL;
3843 3844
		goto fail;
	}
3845 3846 3847 3848 3849 3850

	/* Pick up the SDIO core info struct from chip.c */
	bus->sdio_core   = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
	if (!bus->sdio_core)
		goto fail;

3851
	sdiodev->settings = brcmf_get_module_param(sdiodev->dev,
3852 3853 3854
						   BRCMF_BUSTYPE_SDIO,
						   bus->ci->chip,
						   bus->ci->chiprev);
3855 3856 3857 3858
	if (!sdiodev->settings) {
		brcmf_err("Failed to get device parameters\n");
		goto fail;
	}
3859 3860 3861 3862 3863
	/* platform specific configuration:
	 *   alignments must be at least 4 bytes for ADMA
	 */
	bus->head_align = ALIGNMENT;
	bus->sgentry_align = ALIGNMENT;
3864 3865 3866 3867 3868 3869
	if (sdiodev->settings->bus.sdio.sd_head_align > ALIGNMENT)
		bus->head_align = sdiodev->settings->bus.sdio.sd_head_align;
	if (sdiodev->settings->bus.sdio.sd_sgentry_align > ALIGNMENT)
		bus->sgentry_align =
				sdiodev->settings->bus.sdio.sd_sgentry_align;

3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880
	/* allocate scatter-gather table. sg support
	 * will be disabled upon allocation failure.
	 */
	brcmf_sdiod_sgtable_alloc(sdiodev);

#ifdef CONFIG_PM_SLEEP
	/* wowl can be supported when KEEP_POWER is true and (WAKE_SDIO_IRQ
	 * is true or when platform data OOB irq is true).
	 */
	if ((sdio_get_host_pm_caps(sdiodev->func[1]) & MMC_PM_KEEP_POWER) &&
	    ((sdio_get_host_pm_caps(sdiodev->func[1]) & MMC_PM_WAKE_SDIO_IRQ) ||
3881
	     (sdiodev->settings->bus.sdio.oob_irq_supported)))
3882 3883
		sdiodev->bus_if->wowl_supported = true;
#endif
3884

3885
	if (brcmf_sdio_kso_init(bus)) {
3886 3887 3888 3889
		brcmf_err("error enabling KSO\n");
		goto fail;
	}

3890 3891
	if (sdiodev->settings->bus.sdio.drive_strength)
		drivestrength = sdiodev->settings->bus.sdio.drive_strength;
3892 3893
	else
		drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
3894
	brcmf_sdio_drivestrengthinit(sdiodev, bus->ci, drivestrength);
3895

3896
	/* Set card control so an SDIO card reset does a WLAN backplane reset */
3897
	reg_val = brcmf_sdiod_func0_rb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, &err);
3898 3899 3900 3901 3902
	if (err)
		goto fail;

	reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;

3903
	brcmf_sdiod_func0_wb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
3904 3905 3906 3907
	if (err)
		goto fail;

	/* set PMUControl so a backplane reset does PMU state reload */
3908
	reg_addr = CORE_CC_REG(brcmf_chip_get_pmu(bus->ci)->base, pmucontrol);
3909
	reg_val = brcmf_sdiod_readl(sdiodev, reg_addr, &err);
3910 3911 3912 3913 3914
	if (err)
		goto fail;

	reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);

3915
	brcmf_sdiod_writel(sdiodev, reg_addr, reg_val, &err);
3916 3917 3918
	if (err)
		goto fail;

3919
	sdio_release_host(sdiodev->func[1]);
3920

3921 3922
	brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);

3923 3924 3925 3926
	/* allocate header buffer */
	bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
	if (!bus->hdrbuf)
		return false;
3927 3928
	/* Locate an appropriately-aligned portion of hdrbuf */
	bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
3929
				    bus->head_align);
3930 3931 3932 3933 3934 3935 3936 3937 3938 3939

	/* Set the poll and/or interrupt flags */
	bus->intr = true;
	bus->poll = false;
	if (bus->poll)
		bus->pollrate = 1;

	return true;

fail:
3940
	sdio_release_host(sdiodev->func[1]);
3941 3942 3943 3944
	return false;
}

static int
3945
brcmf_sdio_watchdog_thread(void *data)
3946
{
3947
	struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
3948
	int wait;
3949 3950 3951

	allow_signal(SIGTERM);
	/* Run until signal received */
3952
	brcmf_sdiod_freezer_count(bus->sdiodev);
3953 3954 3955
	while (1) {
		if (kthread_should_stop())
			break;
3956 3957 3958 3959 3960
		brcmf_sdiod_freezer_uncount(bus->sdiodev);
		wait = wait_for_completion_interruptible(&bus->watchdog_wait);
		brcmf_sdiod_freezer_count(bus->sdiodev);
		brcmf_sdiod_try_freeze(bus->sdiodev);
		if (!wait) {
3961
			brcmf_sdio_bus_watchdog(bus);
3962
			/* Count the tick for reference */
3963
			bus->sdcnt.tickcnt++;
3964
			reinit_completion(&bus->watchdog_wait);
3965 3966 3967 3968 3969 3970 3971
		} else
			break;
	}
	return 0;
}

static void
3972
brcmf_sdio_watchdog(struct timer_list *t)
3973
{
3974
	struct brcmf_sdio *bus = from_timer(bus, t, timer);
3975 3976 3977 3978

	if (bus->watchdog_tsk) {
		complete(&bus->watchdog_wait);
		/* Reschedule the watchdog */
3979
		if (bus->wd_active)
3980
			mod_timer(&bus->timer,
3981
				  jiffies + BRCMF_WD_POLL);
3982 3983 3984
	}
}

3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002
static int brcmf_sdio_get_fwname(struct device *dev, u32 chip, u32 chiprev,
				 u8 *fw_name)
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	int ret = 0;

	if (sdiodev->fw_name[0] != '\0')
		strlcpy(fw_name, sdiodev->fw_name, BRCMF_FW_NAME_LEN);
	else
		ret = brcmf_fw_map_chip_to_name(chip, chiprev,
						brcmf_sdio_fwnames,
						ARRAY_SIZE(brcmf_sdio_fwnames),
						fw_name, NULL);

	return ret;
}

4003
static const struct brcmf_bus_ops brcmf_sdio_bus_ops = {
4004 4005 4006 4007 4008 4009
	.stop = brcmf_sdio_bus_stop,
	.preinit = brcmf_sdio_bus_preinit,
	.txdata = brcmf_sdio_bus_txdata,
	.txctl = brcmf_sdio_bus_txctl,
	.rxctl = brcmf_sdio_bus_rxctl,
	.gettxq = brcmf_sdio_bus_gettxq,
4010 4011 4012
	.wowl_config = brcmf_sdio_wowl_config,
	.get_ramsize = brcmf_sdio_bus_get_ramsize,
	.get_memdump = brcmf_sdio_bus_get_memdump,
4013
	.get_fwname = brcmf_sdio_get_fwname,
A
Arend van Spriel 已提交
4014 4015
};

4016
static void brcmf_sdio_firmware_callback(struct device *dev, int err,
4017 4018 4019
					 const struct firmware *code,
					 void *nvram, u32 nvram_len)
{
4020 4021 4022
	struct brcmf_bus *bus_if;
	struct brcmf_sdio_dev *sdiodev;
	struct brcmf_sdio *bus;
4023 4024
	u8 saveclk;

4025
	brcmf_dbg(TRACE, "Enter: dev=%s, err=%d\n", dev_name(dev), err);
4026 4027
	bus_if = dev_get_drvdata(dev);
	sdiodev = bus_if->bus_priv.sdio;
4028 4029
	if (err)
		goto fail;
4030 4031 4032 4033

	if (!bus_if->drvr)
		return;

4034 4035
	bus = sdiodev->bus;

4036 4037 4038 4039 4040 4041 4042
	/* try to download image and nvram to the dongle */
	bus->alp_only = true;
	err = brcmf_sdio_download_firmware(bus, code, nvram, nvram_len);
	if (err)
		goto fail;
	bus->alp_only = false;

4043 4044
	/* Start the watchdog timer */
	bus->sdcnt.tickcnt = 0;
4045
	brcmf_sdio_wd_timer(bus, true);
4046 4047 4048 4049 4050 4051 4052 4053 4054

	sdio_claim_host(sdiodev->func[1]);

	/* Make sure backplane clock is on, needed to generate F2 interrupt */
	brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
	if (bus->clkstate != CLK_AVAIL)
		goto release;

	/* Force clocks on backplane to be sure F2 interrupt propagates */
4055
	saveclk = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, &err);
4056
	if (!err) {
4057 4058
		brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				   (saveclk | SBSDIO_FORCE_HT), &err);
4059 4060 4061 4062 4063 4064 4065 4066
	}
	if (err) {
		brcmf_err("Failed to force clock for F2: err %d\n", err);
		goto release;
	}

	/* Enable function 2 (frame transfers) */
	w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
I
Ian Molton 已提交
4067
		  SD_REG(tosbmailboxdata));
4068 4069 4070 4071 4072 4073 4074 4075 4076
	err = sdio_enable_func(sdiodev->func[SDIO_FUNC_2]);


	brcmf_dbg(INFO, "enable F2: err=%d\n", err);

	/* If F2 successfully enabled, set core and enable interrupts */
	if (!err) {
		/* Set up the interrupt mask and enable interrupts */
		bus->hostintmask = HOSTINTMASK;
I
Ian Molton 已提交
4077
		w_sdreg32(bus, bus->hostintmask, SD_REG(hostintmask));
4078

4079
		brcmf_sdiod_writeb(sdiodev, SBSDIO_WATERMARK, 8, &err);
4080 4081 4082 4083 4084 4085 4086 4087 4088 4089
	} else {
		/* Disable F2 again */
		sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
		goto release;
	}

	if (brcmf_chip_sr_capable(bus->ci)) {
		brcmf_sdio_sr_init(bus);
	} else {
		/* Restore previous clock setting */
4090 4091
		brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				   saveclk, &err);
4092 4093 4094
	}

	if (err == 0) {
4095 4096 4097
		/* Allow full data communication using DPC from now on. */
		brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);

4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108
		err = brcmf_sdiod_intr_register(sdiodev);
		if (err != 0)
			brcmf_err("intr register failed:%d\n", err);
	}

	/* If we didn't come up, turn off backplane clock */
	if (err != 0)
		brcmf_sdio_clkctl(bus, CLK_NONE, false);

	sdio_release_host(sdiodev->func[1]);

4109
	err = brcmf_bus_started(dev);
4110 4111 4112 4113 4114 4115 4116 4117 4118 4119
	if (err != 0) {
		brcmf_err("dongle is not responding\n");
		goto fail;
	}
	return;

release:
	sdio_release_host(sdiodev->func[1]);
fail:
	brcmf_dbg(TRACE, "failed: dev=%s, err=%d\n", dev_name(dev), err);
4120
	device_release_driver(&sdiodev->func[2]->dev);
4121
	device_release_driver(dev);
4122 4123
}

4124
struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
4125 4126
{
	int ret;
4127
	struct brcmf_sdio *bus;
4128
	struct workqueue_struct *wq;
4129 4130 4131 4132

	brcmf_dbg(TRACE, "Enter\n");

	/* Allocate private bus interface state */
4133
	bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
4134 4135 4136 4137 4138
	if (!bus)
		goto fail;

	bus->sdiodev = sdiodev;
	sdiodev->bus = bus;
4139
	skb_queue_head_init(&bus->glom);
4140 4141 4142
	bus->txbound = BRCMF_TXBOUND;
	bus->rxbound = BRCMF_RXBOUND;
	bus->txminmax = BRCMF_TXMINMAX;
4143
	bus->tx_seq = SDPCM_SEQ_WRAP - 1;
4144

4145 4146 4147 4148
	/* single-threaded workqueue */
	wq = alloc_ordered_workqueue("brcmf_wq/%s", WQ_MEM_RECLAIM,
				     dev_name(&sdiodev->func[1]->dev));
	if (!wq) {
4149
		brcmf_err("insufficient memory to create txworkqueue\n");
4150 4151
		goto fail;
	}
4152 4153 4154
	brcmf_sdiod_freezer_count(sdiodev);
	INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
	bus->brcmf_wq = wq;
4155

4156
	/* attempt to attach to the dongle */
4157 4158
	if (!(brcmf_sdio_probe_attach(bus))) {
		brcmf_err("brcmf_sdio_probe_attach failed\n");
4159 4160 4161
		goto fail;
	}

4162
	spin_lock_init(&bus->rxctl_lock);
4163
	spin_lock_init(&bus->txq_lock);
4164 4165 4166 4167
	init_waitqueue_head(&bus->ctrl_wait);
	init_waitqueue_head(&bus->dcmd_resp_wait);

	/* Set up the watchdog timer */
4168
	timer_setup(&bus->timer, brcmf_sdio_watchdog, 0);
4169 4170
	/* Initialize watchdog thread */
	init_completion(&bus->watchdog_wait);
4171
	bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
4172 4173
					bus, "brcmf_wdog/%s",
					dev_name(&sdiodev->func[1]->dev));
4174
	if (IS_ERR(bus->watchdog_tsk)) {
4175
		pr_warn("brcmf_watchdog thread failed to start\n");
4176 4177 4178
		bus->watchdog_tsk = NULL;
	}
	/* Initialize DPC thread */
4179 4180
	bus->dpc_triggered = false;
	bus->dpc_running = false;
4181

4182
	/* Assign bus interface call back */
A
Arend van Spriel 已提交
4183 4184
	bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
	bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
4185 4186
	bus->sdiodev->bus_if->chip = bus->ci->chip;
	bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
A
Arend van Spriel 已提交
4187

4188 4189 4190 4191
	/* default sdio bus header length for tx packet */
	bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;

	/* Attach to the common layer, reserve hdr space */
4192
	ret = brcmf_attach(bus->sdiodev->dev, bus->sdiodev->settings);
4193
	if (ret != 0) {
4194
		brcmf_err("brcmf_attach failed\n");
4195 4196 4197
		goto fail;
	}

4198 4199 4200 4201
	/* Query the F2 block size, set roundup accordingly */
	bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
	bus->roundup = min(max_roundup, bus->blocksize);

4202
	/* Allocate buffers */
4203
	if (bus->sdiodev->bus_if->maxctl) {
4204
		bus->sdiodev->bus_if->maxctl += bus->roundup;
4205 4206 4207 4208 4209 4210 4211 4212
		bus->rxblen =
		    roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
			    ALIGNMENT) + bus->head_align;
		bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
		if (!(bus->rxbuf)) {
			brcmf_err("rxbuf allocation failed\n");
			goto fail;
		}
4213 4214
	}

4215 4216 4217 4218 4219 4220 4221 4222
	sdio_claim_host(bus->sdiodev->func[1]);

	/* Disable F2 to clear any intermediate frame state on the dongle */
	sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);

	bus->rxflow = false;

	/* Done with backplane-dependent accesses, can drop clock... */
4223
	brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
4224 4225 4226 4227 4228 4229 4230 4231 4232 4233

	sdio_release_host(bus->sdiodev->func[1]);

	/* ...and initialize clock/power states */
	bus->clkstate = CLK_SDONLY;
	bus->idletime = BRCMF_IDLE_INTERVAL;
	bus->idleclock = BRCMF_IDLE_ACTIVE;

	/* SR state */
	bus->sr_enabled = false;
4234

4235
	brcmf_sdio_debugfs_create(bus);
4236 4237
	brcmf_dbg(INFO, "completed!!\n");

4238 4239 4240 4241
	ret = brcmf_fw_map_chip_to_name(bus->ci->chip, bus->ci->chiprev,
					brcmf_sdio_fwnames,
					ARRAY_SIZE(brcmf_sdio_fwnames),
					sdiodev->fw_name, sdiodev->nvram_name);
4242 4243 4244
	if (ret)
		goto fail;

4245
	ret = brcmf_fw_get_firmwares(sdiodev->dev, BRCMF_FW_REQUEST_NVRAM,
4246
				     sdiodev->fw_name, sdiodev->nvram_name,
4247
				     brcmf_sdio_firmware_callback);
4248
	if (ret != 0) {
4249
		brcmf_err("async firmware request failed: %d\n", ret);
4250
		goto fail;
4251
	}
4252

4253 4254 4255
	return bus;

fail:
4256
	brcmf_sdio_remove(bus);
4257 4258 4259
	return NULL;
}

4260 4261
/* Detach and free everything */
void brcmf_sdio_remove(struct brcmf_sdio *bus)
4262 4263 4264
{
	brcmf_dbg(TRACE, "Enter\n");

4265 4266 4267 4268
	if (bus) {
		/* De-register interrupt handler */
		brcmf_sdiod_intr_unregister(bus->sdiodev);

4269
		brcmf_detach(bus->sdiodev->dev);
4270

4271 4272 4273 4274
		cancel_work_sync(&bus->datawork);
		if (bus->brcmf_wq)
			destroy_workqueue(bus->brcmf_wq);

4275
		if (bus->ci) {
4276
			if (bus->sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
4277
				sdio_claim_host(bus->sdiodev->func[1]);
4278
				brcmf_sdio_wd_timer(bus, false);
4279 4280
				brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
				/* Leave the device in state where it is
4281 4282
				 * 'passive'. This is done by resetting all
				 * necessary cores.
4283 4284
				 */
				msleep(20);
4285
				brcmf_chip_set_passive(bus->ci);
4286 4287 4288
				brcmf_sdio_clkctl(bus, CLK_NONE, false);
				sdio_release_host(bus->sdiodev->func[1]);
			}
4289
			brcmf_chip_detach(bus->ci);
4290
		}
4291 4292
		if (bus->sdiodev->settings)
			brcmf_release_module_param(bus->sdiodev->settings);
4293

4294
		kfree(bus->rxbuf);
4295 4296 4297
		kfree(bus->hdrbuf);
		kfree(bus);
	}
4298 4299 4300 4301

	brcmf_dbg(TRACE, "Disconnected\n");
}

4302
void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, bool active)
4303 4304
{
	/* Totally stop the timer */
4305
	if (!active && bus->wd_active) {
4306
		del_timer_sync(&bus->timer);
4307
		bus->wd_active = false;
4308 4309 4310
		return;
	}

4311
	/* don't start the wd until fw is loaded */
4312
	if (bus->sdiodev->state != BRCMF_SDIOD_DATA)
4313 4314
		return;

4315 4316
	if (active) {
		if (!bus->wd_active) {
4317 4318 4319
			/* Create timer again when watchdog period is
			   dynamically changed or in the first instance
			 */
4320
			bus->timer.expires = jiffies + BRCMF_WD_POLL;
4321
			add_timer(&bus->timer);
4322
			bus->wd_active = true;
4323 4324
		} else {
			/* Re arm the timer, at last watchdog period */
4325
			mod_timer(&bus->timer, jiffies + BRCMF_WD_POLL);
4326 4327 4328
		}
	}
}
4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340

int brcmf_sdio_sleep(struct brcmf_sdio *bus, bool sleep)
{
	int ret;

	sdio_claim_host(bus->sdiodev->func[1]);
	ret = brcmf_sdio_bus_sleep(bus, sleep, false);
	sdio_release_host(bus->sdiodev->func[1]);

	return ret;
}