sdio.c 118.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Copyright (c) 2010 Broadcom Corporation
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/types.h>
18
#include <linux/atomic.h>
19 20 21 22 23 24 25 26
#include <linux/kernel.h>
#include <linux/kthread.h>
#include <linux/printk.h>
#include <linux/pci_ids.h>
#include <linux/netdevice.h>
#include <linux/interrupt.h>
#include <linux/sched.h>
#include <linux/mmc/sdio.h>
27
#include <linux/mmc/sdio_ids.h>
28 29 30 31
#include <linux/mmc/sdio_func.h>
#include <linux/mmc/card.h>
#include <linux/semaphore.h>
#include <linux/firmware.h>
32
#include <linux/module.h>
33
#include <linux/bcma/bcma.h>
34
#include <linux/debugfs.h>
35
#include <linux/vmalloc.h>
36
#include <linux/platform_data/brcmfmac-sdio.h>
37
#include <linux/moduleparam.h>
38 39 40 41 42 43
#include <asm/unaligned.h>
#include <defs.h>
#include <brcmu_wifi.h>
#include <brcmu_utils.h>
#include <brcm_hw_ids.h>
#include <soc.h>
44
#include "sdio.h"
45
#include "chip.h"
46
#include "firmware.h"
47

48 49
#define DCMD_RESP_TIMEOUT	2000	/* In milli second */
#define CTL_DONE_TIMEOUT	2000	/* In milli second */
50

J
Joe Perches 已提交
51
#ifdef DEBUG
52 53 54 55 56

#define BRCMF_TRAP_INFO_SIZE	80

#define CBUF_LEN	(128)

57 58 59
/* Device console log buffer state */
#define CONSOLE_BUFFER_MAX	2024

60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
struct rte_log_le {
	__le32 buf;		/* Can't be pointer on (64-bit) hosts */
	__le32 buf_size;
	__le32 idx;
	char *_buf_compat;	/* Redundant pointer for backward compat. */
};

struct rte_console {
	/* Virtual UART
	 * When there is no UART (e.g. Quickturn),
	 * the host should write a complete
	 * input line directly into cbuf and then write
	 * the length into vcons_in.
	 * This may also be used when there is a real UART
	 * (at risk of conflicting with
	 * the real UART).  vcons_out is currently unused.
	 */
	uint vcons_in;
	uint vcons_out;

	/* Output (logging) buffer
	 * Console output is written to a ring buffer log_buf at index log_idx.
	 * The host may read the output when it sees log_idx advance.
	 * Output will be lost if the output wraps around faster than the host
	 * polls.
	 */
	struct rte_log_le log_le;

	/* Console input line buffer
	 * Characters are read one at a time into cbuf
	 * until <CR> is received, then
	 * the buffer is processed as a command line.
	 * Also used for virtual UART.
	 */
	uint cbuf_idx;
	char cbuf[CBUF_LEN];
};

J
Joe Perches 已提交
98
#endif				/* DEBUG */
99 100
#include <chipcommon.h>

101
#include "bus.h"
102
#include "debug.h"
103
#include "tracepoint.h"
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126

#define TXQLEN		2048	/* bulk tx queue length */
#define TXHI		(TXQLEN - 256)	/* turn on flow control above TXHI */
#define TXLOW		(TXHI - 256)	/* turn off flow control below TXLOW */
#define PRIOMASK	7

#define TXRETRIES	2	/* # of retries for tx frames */

#define BRCMF_RXBOUND	50	/* Default for max rx frames in
				 one scheduling */

#define BRCMF_TXBOUND	20	/* Default for max tx frames in
				 one scheduling */

#define BRCMF_TXMINMAX	1	/* Max tx frames if rx still pending */

#define MEMBLOCK	2048	/* Block size used for downloading
				 of dongle image */
#define MAX_DATA_BUF	(32 * 1024)	/* Must be large enough to hold
				 biggest possible glom */

#define BRCMF_FIRSTREAD	(1 << 6)

127
#define BRCMF_CONSOLE	10	/* watchdog interval to poll console */
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160

/* SBSDIO_DEVICE_CTL */

/* 1: device will assert busy signal when receiving CMD53 */
#define SBSDIO_DEVCTL_SETBUSY		0x01
/* 1: assertion of sdio interrupt is synchronous to the sdio clock */
#define SBSDIO_DEVCTL_SPI_INTR_SYNC	0x02
/* 1: mask all interrupts to host except the chipActive (rev 8) */
#define SBSDIO_DEVCTL_CA_INT_ONLY	0x04
/* 1: isolate internal sdio signals, put external pads in tri-state; requires
 * sdio bus power cycle to clear (rev 9) */
#define SBSDIO_DEVCTL_PADS_ISO		0x08
/* Force SD->SB reset mapping (rev 11) */
#define SBSDIO_DEVCTL_SB_RST_CTL	0x30
/*   Determined by CoreControl bit */
#define SBSDIO_DEVCTL_RST_CORECTL	0x00
/*   Force backplane reset */
#define SBSDIO_DEVCTL_RST_BPRESET	0x10
/*   Force no backplane reset */
#define SBSDIO_DEVCTL_RST_NOBPRESET	0x20

/* direct(mapped) cis space */

/* MAPPED common CIS address */
#define SBSDIO_CIS_BASE_COMMON		0x1000
/* maximum bytes in one CIS */
#define SBSDIO_CIS_SIZE_LIMIT		0x200
/* cis offset addr is < 17 bits */
#define SBSDIO_CIS_OFT_ADDR_MASK	0x1FFFF

/* manfid tuple length, include tuple, link bytes */
#define SBSDIO_CIS_MANFID_TUPLE_LEN	6

161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
#define CORE_BUS_REG(base, field) \
		(base + offsetof(struct sdpcmd_regs, field))

/* SDIO function 1 register CHIPCLKCSR */
/* Force ALP request to backplane */
#define SBSDIO_FORCE_ALP		0x01
/* Force HT request to backplane */
#define SBSDIO_FORCE_HT			0x02
/* Force ILP request to backplane */
#define SBSDIO_FORCE_ILP		0x04
/* Make ALP ready (power up xtal) */
#define SBSDIO_ALP_AVAIL_REQ		0x08
/* Make HT ready (power up PLL) */
#define SBSDIO_HT_AVAIL_REQ		0x10
/* Squelch clock requests from HW */
#define SBSDIO_FORCE_HW_CLKREQ_OFF	0x20
/* Status: ALP is ready */
#define SBSDIO_ALP_AVAIL		0x40
/* Status: HT is ready */
#define SBSDIO_HT_AVAIL			0x80
181
#define SBSDIO_CSR_MASK			0x1F
182 183 184 185 186 187 188
#define SBSDIO_AVBITS		(SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
#define SBSDIO_ALPAV(regval)	((regval) & SBSDIO_AVBITS)
#define SBSDIO_HTAV(regval)	(((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
#define SBSDIO_ALPONLY(regval)	(SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
#define SBSDIO_CLKAV(regval, alponly) \
	(SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))

189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
/* intstatus */
#define I_SMB_SW0	(1 << 0)	/* To SB Mail S/W interrupt 0 */
#define I_SMB_SW1	(1 << 1)	/* To SB Mail S/W interrupt 1 */
#define I_SMB_SW2	(1 << 2)	/* To SB Mail S/W interrupt 2 */
#define I_SMB_SW3	(1 << 3)	/* To SB Mail S/W interrupt 3 */
#define I_SMB_SW_MASK	0x0000000f	/* To SB Mail S/W interrupts mask */
#define I_SMB_SW_SHIFT	0	/* To SB Mail S/W interrupts shift */
#define I_HMB_SW0	(1 << 4)	/* To Host Mail S/W interrupt 0 */
#define I_HMB_SW1	(1 << 5)	/* To Host Mail S/W interrupt 1 */
#define I_HMB_SW2	(1 << 6)	/* To Host Mail S/W interrupt 2 */
#define I_HMB_SW3	(1 << 7)	/* To Host Mail S/W interrupt 3 */
#define I_HMB_SW_MASK	0x000000f0	/* To Host Mail S/W interrupts mask */
#define I_HMB_SW_SHIFT	4	/* To Host Mail S/W interrupts shift */
#define I_WR_OOSYNC	(1 << 8)	/* Write Frame Out Of Sync */
#define I_RD_OOSYNC	(1 << 9)	/* Read Frame Out Of Sync */
#define	I_PC		(1 << 10)	/* descriptor error */
#define	I_PD		(1 << 11)	/* data error */
#define	I_DE		(1 << 12)	/* Descriptor protocol Error */
#define	I_RU		(1 << 13)	/* Receive descriptor Underflow */
#define	I_RO		(1 << 14)	/* Receive fifo Overflow */
#define	I_XU		(1 << 15)	/* Transmit fifo Underflow */
#define	I_RI		(1 << 16)	/* Receive Interrupt */
#define I_BUSPWR	(1 << 17)	/* SDIO Bus Power Change (rev 9) */
#define I_XMTDATA_AVAIL (1 << 23)	/* bits in fifo */
#define	I_XI		(1 << 24)	/* Transmit Interrupt */
#define I_RF_TERM	(1 << 25)	/* Read Frame Terminate */
#define I_WF_TERM	(1 << 26)	/* Write Frame Terminate */
#define I_PCMCIA_XU	(1 << 27)	/* PCMCIA Transmit FIFO Underflow */
#define I_SBINT		(1 << 28)	/* sbintstatus Interrupt */
#define I_CHIPACTIVE	(1 << 29)	/* chip from doze to active state */
#define I_SRESET	(1 << 30)	/* CCCR RES interrupt */
#define I_IOE2		(1U << 31)	/* CCCR IOE2 Bit Changed */
#define	I_ERRORS	(I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
#define I_DMA		(I_RI | I_XI | I_ERRORS)

/* corecontrol */
#define CC_CISRDY		(1 << 0)	/* CIS Ready */
#define CC_BPRESEN		(1 << 1)	/* CCCR RES signal */
#define CC_F2RDY		(1 << 2)	/* set CCCR IOR2 bit */
#define CC_CLRPADSISO		(1 << 3)	/* clear SDIO pads isolation */
#define CC_XMTDATAAVAIL_MODE	(1 << 4)
#define CC_XMTDATAAVAIL_CTRL	(1 << 5)

/* SDA_FRAMECTRL */
#define SFC_RF_TERM	(1 << 0)	/* Read Frame Terminate */
#define SFC_WF_TERM	(1 << 1)	/* Write Frame Terminate */
#define SFC_CRC4WOOS	(1 << 2)	/* CRC error for write out of sync */
#define SFC_ABORTALL	(1 << 3)	/* Abort all in-progress frames */

/*
 * Software allocation of To SB Mailbox resources
 */

/* tosbmailbox bits corresponding to intstatus bits */
#define SMB_NAK		(1 << 0)	/* Frame NAK */
#define SMB_INT_ACK	(1 << 1)	/* Host Interrupt ACK */
#define SMB_USE_OOB	(1 << 2)	/* Use OOB Wakeup */
#define SMB_DEV_INT	(1 << 3)	/* Miscellaneous Interrupt */

/* tosbmailboxdata */
#define SMB_DATA_VERSION_SHIFT	16	/* host protocol version */

/*
 * Software allocation of To Host Mailbox resources
 */

/* intstatus bits */
#define I_HMB_FC_STATE	I_HMB_SW0	/* Flow Control State */
#define I_HMB_FC_CHANGE	I_HMB_SW1	/* Flow Control State Changed */
#define I_HMB_FRAME_IND	I_HMB_SW2	/* Frame Indication */
#define I_HMB_HOST_INT	I_HMB_SW3	/* Miscellaneous Interrupt */

/* tohostmailboxdata */
#define HMB_DATA_NAKHANDLED	1	/* retransmit NAK'd frame */
#define HMB_DATA_DEVREADY	2	/* talk to host after enable */
#define HMB_DATA_FC		4	/* per prio flowcontrol update flag */
#define HMB_DATA_FWREADY	8	/* fw ready for protocol activity */

#define HMB_DATA_FCDATA_MASK	0xff000000
#define HMB_DATA_FCDATA_SHIFT	24

#define HMB_DATA_VERSION_MASK	0x00ff0000
#define HMB_DATA_VERSION_SHIFT	16

/*
 * Software-defined protocol header
 */

/* Current protocol version */
#define SDPCM_PROT_VERSION	4

/*
 * Shared structure between dongle and the host.
 * The structure contains pointers to trap or assert information.
 */
284
#define SDPCM_SHARED_VERSION       0x0003
285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
#define SDPCM_SHARED_VERSION_MASK  0x00FF
#define SDPCM_SHARED_ASSERT_BUILT  0x0100
#define SDPCM_SHARED_ASSERT        0x0200
#define SDPCM_SHARED_TRAP          0x0400

/* Space for header read, limit for data packets */
#define MAX_HDR_READ	(1 << 6)
#define MAX_RX_DATASZ	2048

/* Bump up limit on waiting for HT to account for first startup;
 * if the image is doing a CRC calculation before programming the PMU
 * for HT availability, it could take a couple hundred ms more, so
 * max out at a 1 second (1000000us).
 */
#undef PMU_MAX_TRANSITION_DLY
#define PMU_MAX_TRANSITION_DLY 1000000

/* Value for ChipClockCSR during initial setup */
#define BRCMF_INIT_CLKCTL1	(SBSDIO_FORCE_HW_CLKREQ_OFF |	\
					SBSDIO_ALP_AVAIL_REQ)

/* Flags for SDH calls */
#define F2SYNC	(SDIO_REQ_4BYTE | SDIO_REQ_FIXED)

309 310 311 312 313
#define BRCMF_IDLE_ACTIVE	0	/* Do not request any SD clock change
					 * when idle
					 */
#define BRCMF_IDLE_INTERVAL	1

314 315 316
#define KSO_WAIT_US 50
#define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)

317 318 319 320 321 322 323 324 325
/*
 * Conversion of 802.1D priority to precedence level
 */
static uint prio2prec(u32 prio)
{
	return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
	       (prio^2) : prio;
}

J
Joe Perches 已提交
326
#ifdef DEBUG
327 328 329 330 331 332 333 334 335
/* Device console log buffer state */
struct brcmf_console {
	uint count;		/* Poll interval msec counter */
	uint log_addr;		/* Log struct address (fixed) */
	struct rte_log_le log_le;	/* Log struct (host copy) */
	uint bufsize;		/* Size of log buffer */
	u8 *buf;		/* Log buffer (host copy) */
	uint last;		/* Last buffer read index */
};
336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358

struct brcmf_trap_info {
	__le32		type;
	__le32		epc;
	__le32		cpsr;
	__le32		spsr;
	__le32		r0;	/* a1 */
	__le32		r1;	/* a2 */
	__le32		r2;	/* a3 */
	__le32		r3;	/* a4 */
	__le32		r4;	/* v1 */
	__le32		r5;	/* v2 */
	__le32		r6;	/* v3 */
	__le32		r7;	/* v4 */
	__le32		r8;	/* v5 */
	__le32		r9;	/* sb/v6 */
	__le32		r10;	/* sl/v7 */
	__le32		r11;	/* fp/v8 */
	__le32		r12;	/* ip */
	__le32		r13;	/* sp */
	__le32		r14;	/* lr */
	__le32		pc;	/* r15 */
};
J
Joe Perches 已提交
359
#endif				/* DEBUG */
360 361 362 363 364 365 366 367 368 369

struct sdpcm_shared {
	u32 flags;
	u32 trap_addr;
	u32 assert_exp_addr;
	u32 assert_file_addr;
	u32 assert_line;
	u32 console_addr;	/* Address of struct rte_console */
	u32 msgtrace_addr;
	u8 tag[32];
370
	u32 brpt_addr;
371 372 373 374 375 376 377 378 379 380 381
};

struct sdpcm_shared_le {
	__le32 flags;
	__le32 trap_addr;
	__le32 assert_exp_addr;
	__le32 assert_file_addr;
	__le32 assert_line;
	__le32 console_addr;	/* Address of struct rte_console */
	__le32 msgtrace_addr;
	u8 tag[32];
382
	__le32 brpt_addr;
383 384
};

385 386
/* dongle SDIO bus specific header info */
struct brcmf_sdio_hdrinfo {
387 388 389 390 391 392
	u8 seq_num;
	u8 channel;
	u16 len;
	u16 len_left;
	u16 len_nxtfrm;
	u8 dat_offset;
393 394
	bool lastfrm;
	u16 tail_pad;
395
};
396

397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
/*
 * hold counter variables
 */
struct brcmf_sdio_count {
	uint intrcount;		/* Count of device interrupt callbacks */
	uint lastintrs;		/* Count as of last watchdog timer */
	uint pollcnt;		/* Count of active polls */
	uint regfails;		/* Count of R_REG failures */
	uint tx_sderrs;		/* Count of tx attempts with sd errors */
	uint fcqueued;		/* Tx packets that got queued */
	uint rxrtx;		/* Count of rtx requests (NAK to dongle) */
	uint rx_toolong;	/* Receive frames too long to receive */
	uint rxc_errors;	/* SDIO errors when reading control frames */
	uint rx_hdrfail;	/* SDIO errors on header reads */
	uint rx_badhdr;		/* Bad received headers (roosync?) */
	uint rx_badseq;		/* Mismatched rx sequence number */
	uint fc_rcvd;		/* Number of flow-control events received */
	uint fc_xoff;		/* Number which turned on flow-control */
	uint fc_xon;		/* Number which turned off flow-control */
	uint rxglomfail;	/* Failed deglom attempts */
	uint rxglomframes;	/* Number of glom frames (superframes) */
	uint rxglompkts;	/* Number of packets from glom frames */
	uint f2rxhdrs;		/* Number of header reads */
	uint f2rxdata;		/* Number of frame data reads */
	uint f2txdata;		/* Number of f2 frame writes */
	uint f1regdata;		/* Number of f1 register accesses */
	uint tickcnt;		/* Number of watchdog been schedule */
	ulong tx_ctlerrs;	/* Err of sending ctrl frames */
	ulong tx_ctlpkts;	/* Ctrl frames sent to dongle */
	ulong rx_ctlerrs;	/* Err of processing rx ctrl frames */
	ulong rx_ctlpkts;	/* Ctrl frames processed from dongle */
	ulong rx_readahead_cnt;	/* packets where header read-ahead was used */
};

431 432
/* misc chip info needed by some of the routines */
/* Private data for SDIO bus interaction */
433
struct brcmf_sdio {
434
	struct brcmf_sdio_dev *sdiodev;	/* sdio device handler */
435
	struct brcmf_chip *ci;	/* Chip info struct */
436 437

	u32 hostintmask;	/* Copy of Host Interrupt Mask */
438 439
	atomic_t intstatus;	/* Intstatus bits (events) pending */
	atomic_t fcstate;	/* State of dongle flow-control */
440 441 442 443 444 445 446 447 448

	uint blocksize;		/* Block size of SDIO transfers */
	uint roundup;		/* Max roundup limit */

	struct pktq txq;	/* Queue length used for flow-control */
	u8 flowcontrol;	/* per prio flow control bitmask */
	u8 tx_seq;		/* Transmit sequence number (next) */
	u8 tx_max;		/* Maximum transmit sequence allowed */

449
	u8 *hdrbuf;		/* buffer for handling rx frame */
450 451
	u8 *rxhdr;		/* Header of current rx frame (in hdrbuf) */
	u8 rx_seq;		/* Receive sequence number (expected) */
452
	struct brcmf_sdio_hdrinfo cur_read;
453
				/* info of current read frame */
454
	bool rxskip;		/* Skip receive (awaiting NAK ACK) */
455
	bool rxpending;		/* Data frame pending in dongle */
456 457 458 459 460 461

	uint rxbound;		/* Rx frames to read before resched */
	uint txbound;		/* Tx frames to send before resched */
	uint txminmax;

	struct sk_buff *glomd;	/* Packet containing glomming descriptor */
462
	struct sk_buff_head glom; /* Packet list for glommed superframe */
463 464 465 466 467
	uint glomerr;		/* Glom packet read errors */

	u8 *rxbuf;		/* Buffer for receiving control packets */
	uint rxblen;		/* Allocated length of rxbuf */
	u8 *rxctl;		/* Aligned pointer into rxbuf */
468
	u8 *rxctl_orig;		/* pointer for freeing rxctl */
469
	uint rxlen;		/* Length of valid data in buffer */
470
	spinlock_t rxctl_lock;	/* protection lock for ctrl frame resources */
471 472 473 474 475

	u8 sdpcm_ver;	/* Bus protocol reported by dongle */

	bool intr;		/* Use interrupts */
	bool poll;		/* Use polling */
476
	atomic_t ipend;		/* Device interrupt is pending */
477 478 479 480
	uint spurious;		/* Count of spurious interrupts */
	uint pollrate;		/* Ticks between device polls */
	uint polltick;		/* Tick counter */

J
Joe Perches 已提交
481
#ifdef DEBUG
482 483 484
	uint console_interval;
	struct brcmf_console console;	/* Console output polling support */
	uint console_addr;	/* Console address from shared struct */
J
Joe Perches 已提交
485
#endif				/* DEBUG */
486 487 488

	uint clkstate;		/* State of sd and backplane clock(s) */
	s32 idletime;		/* Control for activity timeout */
489 490
	s32 idlecount;		/* Activity timeout counter */
	s32 idleclock;		/* How to set bus driver when idle */
491 492 493 494 495
	bool rxflow_mode;	/* Rx flow control mode */
	bool rxflow;		/* Is rx flow control on */
	bool alp_only;		/* Don't use HT clock (ALP only) */

	u8 *ctrl_frame_buf;
496
	u16 ctrl_frame_len;
497
	bool ctrl_frame_stat;
498
	int ctrl_frame_err;
499

500
	spinlock_t txq_lock;		/* protect bus->txq */
501 502 503 504 505 506 507 508 509
	wait_queue_head_t ctrl_wait;
	wait_queue_head_t dcmd_resp_wait;

	struct timer_list timer;
	struct completion watchdog_wait;
	struct task_struct *watchdog_tsk;
	bool wd_timer_valid;
	uint save_ms;

510 511
	struct workqueue_struct *brcmf_wq;
	struct work_struct datawork;
512 513
	bool dpc_triggered;
	bool dpc_running;
514

515
	bool txoff;		/* Transmit flow-controlled */
516
	struct brcmf_sdio_count sdcnt;
517
	bool sr_enabled; /* SaveRestore enabled */
518
	bool sleeping;
519 520

	u8 tx_hdrlen;		/* sdio bus header length for tx packet */
521
	bool txglom;		/* host tx glomming enable flag */
522 523
	u16 head_align;		/* buffer pointer alignment */
	u16 sgentry_align;	/* scatter-gather buffer alignment */
524 525 526 527 528
};

/* clkstate */
#define CLK_NONE	0
#define CLK_SDONLY	1
529
#define CLK_PENDING	2
530 531
#define CLK_AVAIL	3

J
Joe Perches 已提交
532
#ifdef DEBUG
533
static int qcount[NUMPRIO];
J
Joe Perches 已提交
534
#endif				/* DEBUG */
535

536
#define DEFAULT_SDIO_DRIVE_STRENGTH	6	/* in milliamps */
537 538 539 540 541 542 543 544 545 546 547

#define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)

/* Retry count for register access failures */
static const uint retry_limit = 2;

/* Limit on rounding up frames */
static const uint max_roundup = 512;

#define ALIGNMENT  4

548 549 550 551 552 553
enum brcmf_sdio_frmtype {
	BRCMF_SDIO_FT_NORMAL,
	BRCMF_SDIO_FT_SUPER,
	BRCMF_SDIO_FT_SUB,
};

554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
#define SDIOD_DRVSTR_KEY(chip, pmu)     (((chip) << 16) | (pmu))

/* SDIO Pad drive strength to select value mappings */
struct sdiod_drive_str {
	u8 strength;	/* Pad Drive Strength in mA */
	u8 sel;		/* Chip-specific select value */
};

/* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
	{32, 0x6},
	{26, 0x7},
	{22, 0x4},
	{16, 0x5},
	{12, 0x2},
	{8, 0x3},
	{4, 0x0},
	{0, 0x1}
};

/* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
	{6, 0x7},
	{5, 0x6},
	{4, 0x5},
	{3, 0x4},
	{2, 0x2},
	{1, 0x1},
	{0, 0x0}
};

/* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
	{3, 0x3},
	{2, 0x2},
	{1, 0x1},
	{0, 0x0} };

/* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
	{16, 0x7},
	{12, 0x5},
	{8,  0x3},
	{4,  0x1}
};

600 601 602 603 604 605
#define BCM43143_FIRMWARE_NAME		"brcm/brcmfmac43143-sdio.bin"
#define BCM43143_NVRAM_NAME		"brcm/brcmfmac43143-sdio.txt"
#define BCM43241B0_FIRMWARE_NAME	"brcm/brcmfmac43241b0-sdio.bin"
#define BCM43241B0_NVRAM_NAME		"brcm/brcmfmac43241b0-sdio.txt"
#define BCM43241B4_FIRMWARE_NAME	"brcm/brcmfmac43241b4-sdio.bin"
#define BCM43241B4_NVRAM_NAME		"brcm/brcmfmac43241b4-sdio.txt"
606 607
#define BCM43241B5_FIRMWARE_NAME	"brcm/brcmfmac43241b5-sdio.bin"
#define BCM43241B5_NVRAM_NAME		"brcm/brcmfmac43241b5-sdio.txt"
608 609 610 611 612 613
#define BCM4329_FIRMWARE_NAME		"brcm/brcmfmac4329-sdio.bin"
#define BCM4329_NVRAM_NAME		"brcm/brcmfmac4329-sdio.txt"
#define BCM4330_FIRMWARE_NAME		"brcm/brcmfmac4330-sdio.bin"
#define BCM4330_NVRAM_NAME		"brcm/brcmfmac4330-sdio.txt"
#define BCM4334_FIRMWARE_NAME		"brcm/brcmfmac4334-sdio.bin"
#define BCM4334_NVRAM_NAME		"brcm/brcmfmac4334-sdio.txt"
614 615
#define BCM43340_FIRMWARE_NAME		"brcm/brcmfmac43340-sdio.bin"
#define BCM43340_NVRAM_NAME		"brcm/brcmfmac43340-sdio.txt"
616 617
#define BCM4335_FIRMWARE_NAME		"brcm/brcmfmac4335-sdio.bin"
#define BCM4335_NVRAM_NAME		"brcm/brcmfmac4335-sdio.txt"
618 619
#define BCM43362_FIRMWARE_NAME		"brcm/brcmfmac43362-sdio.bin"
#define BCM43362_NVRAM_NAME		"brcm/brcmfmac43362-sdio.txt"
620 621
#define BCM4339_FIRMWARE_NAME		"brcm/brcmfmac4339-sdio.bin"
#define BCM4339_NVRAM_NAME		"brcm/brcmfmac4339-sdio.txt"
622 623
#define BCM43430_FIRMWARE_NAME		"brcm/brcmfmac43430-sdio.bin"
#define BCM43430_NVRAM_NAME		"brcm/brcmfmac43430-sdio.txt"
624 625
#define BCM43455_FIRMWARE_NAME		"brcm/brcmfmac43455-sdio.bin"
#define BCM43455_NVRAM_NAME		"brcm/brcmfmac43455-sdio.txt"
626 627
#define BCM4354_FIRMWARE_NAME		"brcm/brcmfmac4354-sdio.bin"
#define BCM4354_NVRAM_NAME		"brcm/brcmfmac4354-sdio.txt"
628 629 630 631 632 633 634

MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
635 636
MODULE_FIRMWARE(BCM43241B5_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM43241B5_NVRAM_NAME);
637 638 639 640 641 642
MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
643 644
MODULE_FIRMWARE(BCM43340_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM43340_NVRAM_NAME);
645 646
MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
647 648
MODULE_FIRMWARE(BCM43362_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM43362_NVRAM_NAME);
649 650
MODULE_FIRMWARE(BCM4339_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM4339_NVRAM_NAME);
651 652
MODULE_FIRMWARE(BCM43430_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM43430_NVRAM_NAME);
653 654
MODULE_FIRMWARE(BCM43455_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM43455_NVRAM_NAME);
655 656
MODULE_FIRMWARE(BCM4354_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM4354_NVRAM_NAME);
657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673

struct brcmf_firmware_names {
	u32 chipid;
	u32 revmsk;
	const char *bin;
	const char *nv;
};

enum brcmf_firmware_type {
	BRCMF_FIRMWARE_BIN,
	BRCMF_FIRMWARE_NVRAM
};

#define BRCMF_FIRMWARE_NVRAM(name) \
	name ## _FIRMWARE_NAME, name ## _NVRAM_NAME

static const struct brcmf_firmware_names brcmf_fwname_data[] = {
674 675
	{ BRCM_CC_43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
	{ BRCM_CC_43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
676 677
	{ BRCM_CC_43241_CHIP_ID, 0x00000020, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
	{ BRCM_CC_43241_CHIP_ID, 0xFFFFFFC0, BRCMF_FIRMWARE_NVRAM(BCM43241B5) },
678 679 680
	{ BRCM_CC_4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
	{ BRCM_CC_4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
	{ BRCM_CC_4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
681
	{ BRCM_CC_43340_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43340) },
682 683 684
	{ BRCM_CC_4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) },
	{ BRCM_CC_43362_CHIP_ID, 0xFFFFFFFE, BRCMF_FIRMWARE_NVRAM(BCM43362) },
	{ BRCM_CC_4339_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4339) },
685
	{ BRCM_CC_43430_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43430) },
686
	{ BRCM_CC_4345_CHIP_ID, 0xFFFFFFC0, BRCMF_FIRMWARE_NVRAM(BCM43455) },
687
	{ BRCM_CC_4354_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4354) }
688 689
};

690 691
static int brcmf_sdio_get_fwnames(struct brcmf_chip *ci,
				  struct brcmf_sdio_dev *sdiodev)
692
{
693
	int i;
694
	char end;
695 696

	for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
697
		if (brcmf_fwname_data[i].chipid == ci->chip &&
698 699
		    brcmf_fwname_data[i].revmsk & BIT(ci->chiprev))
			break;
700
	}
701 702 703 704 705 706 707 708

	if (i == ARRAY_SIZE(brcmf_fwname_data)) {
		brcmf_err("Unknown chipid %d [%d]\n", ci->chip, ci->chiprev);
		return -ENODEV;
	}

	/* check if firmware path is provided by module parameter */
	if (brcmf_firmware_path[0] != '\0') {
709 710 711 712
		strlcpy(sdiodev->fw_name, brcmf_firmware_path,
			sizeof(sdiodev->fw_name));
		strlcpy(sdiodev->nvram_name, brcmf_firmware_path,
			sizeof(sdiodev->nvram_name));
713 714 715

		end = brcmf_firmware_path[strlen(brcmf_firmware_path) - 1];
		if (end != '/') {
716 717 718 719
			strlcat(sdiodev->fw_name, "/",
				sizeof(sdiodev->fw_name));
			strlcat(sdiodev->nvram_name, "/",
				sizeof(sdiodev->nvram_name));
720
		}
721
	}
722 723 724 725
	strlcat(sdiodev->fw_name, brcmf_fwname_data[i].bin,
		sizeof(sdiodev->fw_name));
	strlcat(sdiodev->nvram_name, brcmf_fwname_data[i].nv,
		sizeof(sdiodev->nvram_name));
726 727

	return 0;
728 729
}

730 731 732 733 734 735 736 737 738 739 740
static void pkt_align(struct sk_buff *p, int len, int align)
{
	uint datalign;
	datalign = (unsigned long)(p->data);
	datalign = roundup(datalign, (align)) - datalign;
	if (datalign)
		skb_pull(p, datalign);
	__skb_trim(p, len);
}

/* To check if there's window offered */
741
static bool data_ok(struct brcmf_sdio *bus)
742 743 744 745 746 747 748 749 750
{
	return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
	       ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
}

/*
 * Reads a register in the SDIO hardware block. This block occupies a series of
 * adresses on the 32 bit backplane bus.
 */
751
static int r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
752
{
753
	struct brcmf_core *core;
754
	int ret;
755

756 757
	core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
	*regvar = brcmf_sdiod_regrl(bus->sdiodev, core->base + offset, &ret);
758 759

	return ret;
760 761
}

762
static int w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
763
{
764
	struct brcmf_core *core;
765
	int ret;
766

767 768
	core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
	brcmf_sdiod_regwl(bus->sdiodev, core->base + reg_offset, regval, &ret);
769 770

	return ret;
771 772
}

773
static int
774
brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
775 776 777 778 779
{
	u8 wr_val = 0, rd_val, cmp_val, bmask;
	int err = 0;
	int try_cnt = 0;

780
	brcmf_dbg(TRACE, "Enter: on=%d\n", on);
781 782 783

	wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
	/* 1st KSO write goes to AOS wake up core if device is asleep  */
784 785
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
			  wr_val, &err);
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810

	if (on) {
		/* device WAKEUP through KSO:
		 * write bit 0 & read back until
		 * both bits 0 (kso bit) & 1 (dev on status) are set
		 */
		cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
			  SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
		bmask = cmp_val;
		usleep_range(2000, 3000);
	} else {
		/* Put device to sleep, turn off KSO */
		cmp_val = 0;
		/* only check for bit0, bit1(dev on status) may not
		 * get cleared right away
		 */
		bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
	}

	do {
		/* reliable KSO bit set/clr:
		 * the sdiod sleep write access is synced to PMU 32khz clk
		 * just one write attempt may fail,
		 * read it back until it matches written value
		 */
811 812
		rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
					   &err);
813 814
		if (((rd_val & bmask) == cmp_val) && !err)
			break;
815

816
		udelay(KSO_WAIT_US);
817 818
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
				  wr_val, &err);
819 820
	} while (try_cnt++ < MAX_KSO_ATTEMPTS);

821 822 823 824 825 826 827
	if (try_cnt > 2)
		brcmf_dbg(SDIO, "try_cnt=%d rd_val=0x%x err=%d\n", try_cnt,
			  rd_val, err);

	if (try_cnt > MAX_KSO_ATTEMPTS)
		brcmf_err("max tries: rd_val=0x%x err=%d\n", rd_val, err);

828 829 830
	return err;
}

831 832 833
#define HOSTINTMASK		(I_HMB_SW_MASK | I_CHIPACTIVE)

/* Turn backplane clock on or off */
834
static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
835 836 837 838 839
{
	int err;
	u8 clkctl, clkreq, devctl;
	unsigned long timeout;

840
	brcmf_dbg(SDIO, "Enter\n");
841 842 843

	clkctl = 0;

844 845 846 847 848
	if (bus->sr_enabled) {
		bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
		return 0;
	}

849 850 851 852 853
	if (on) {
		/* Request HT Avail */
		clkreq =
		    bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;

854 855
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				  clkreq, &err);
856
		if (err) {
857
			brcmf_err("HT Avail request error: %d\n", err);
858 859 860 861
			return -EBADE;
		}

		/* Check current status */
862 863
		clkctl = brcmf_sdiod_regrb(bus->sdiodev,
					   SBSDIO_FUNC1_CHIPCLKCSR, &err);
864
		if (err) {
865
			brcmf_err("HT Avail read error: %d\n", err);
866 867 868 869 870 871
			return -EBADE;
		}

		/* Go to pending and await interrupt if appropriate */
		if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
			/* Allow only clock-available interrupt */
872 873
			devctl = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_DEVICE_CTL, &err);
874
			if (err) {
875
				brcmf_err("Devctl error setting CA: %d\n",
876 877 878 879 880
					  err);
				return -EBADE;
			}

			devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
881 882
			brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					  devctl, &err);
883
			brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
884 885 886 887 888
			bus->clkstate = CLK_PENDING;

			return 0;
		} else if (bus->clkstate == CLK_PENDING) {
			/* Cancel CA-only interrupt filter */
889 890
			devctl = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_DEVICE_CTL, &err);
891
			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
892 893
			brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					  devctl, &err);
894 895 896 897 898 899
		}

		/* Otherwise, wait here (polling) for HT Avail */
		timeout = jiffies +
			  msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
		while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
900 901 902
			clkctl = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_FUNC1_CHIPCLKCSR,
						   &err);
903 904 905 906 907 908
			if (time_after(jiffies, timeout))
				break;
			else
				usleep_range(5000, 10000);
		}
		if (err) {
909
			brcmf_err("HT Avail request error: %d\n", err);
910 911 912
			return -EBADE;
		}
		if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
913
			brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
914 915 916 917 918 919
				  PMU_MAX_TRANSITION_DLY, clkctl);
			return -EBADE;
		}

		/* Mark clock available */
		bus->clkstate = CLK_AVAIL;
920
		brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
921

J
Joe Perches 已提交
922
#if defined(DEBUG)
923
		if (!bus->alp_only) {
924
			if (SBSDIO_ALPONLY(clkctl))
925
				brcmf_err("HT Clock should be on\n");
926
		}
J
Joe Perches 已提交
927
#endif				/* defined (DEBUG) */
928 929 930 931 932 933

	} else {
		clkreq = 0;

		if (bus->clkstate == CLK_PENDING) {
			/* Cancel CA-only interrupt filter */
934 935
			devctl = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_DEVICE_CTL, &err);
936
			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
937 938
			brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					  devctl, &err);
939 940 941
		}

		bus->clkstate = CLK_SDONLY;
942 943
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				  clkreq, &err);
944
		brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
945
		if (err) {
946
			brcmf_err("Failed access turning clock off: %d\n",
947 948 949 950 951 952 953 954
				  err);
			return -EBADE;
		}
	}
	return 0;
}

/* Change idle/active SD state */
955
static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
956
{
957
	brcmf_dbg(SDIO, "Enter\n");
958 959 960 961 962 963 964 965 966 967

	if (on)
		bus->clkstate = CLK_SDONLY;
	else
		bus->clkstate = CLK_NONE;

	return 0;
}

/* Transition SD and backplane clock readiness */
968
static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
969
{
J
Joe Perches 已提交
970
#ifdef DEBUG
971
	uint oldstate = bus->clkstate;
J
Joe Perches 已提交
972
#endif				/* DEBUG */
973

974
	brcmf_dbg(SDIO, "Enter\n");
975 976

	/* Early exit if we're already there */
977
	if (bus->clkstate == target)
978 979 980 981 982 983
		return 0;

	switch (target) {
	case CLK_AVAIL:
		/* Make sure SD clock is available */
		if (bus->clkstate == CLK_NONE)
984
			brcmf_sdio_sdclk(bus, true);
985
		/* Now request HT Avail on the backplane */
986
		brcmf_sdio_htclk(bus, true, pendok);
987 988 989 990 991
		break;

	case CLK_SDONLY:
		/* Remove HT request, or bring up SD clock */
		if (bus->clkstate == CLK_NONE)
992
			brcmf_sdio_sdclk(bus, true);
993
		else if (bus->clkstate == CLK_AVAIL)
994
			brcmf_sdio_htclk(bus, false, false);
995
		else
996
			brcmf_err("request for %d -> %d\n",
997 998 999 1000 1001 1002
				  bus->clkstate, target);
		break;

	case CLK_NONE:
		/* Make sure to remove HT request */
		if (bus->clkstate == CLK_AVAIL)
1003
			brcmf_sdio_htclk(bus, false, false);
1004
		/* Now remove the SD clock */
1005
		brcmf_sdio_sdclk(bus, false);
1006 1007
		break;
	}
J
Joe Perches 已提交
1008
#ifdef DEBUG
1009
	brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
J
Joe Perches 已提交
1010
#endif				/* DEBUG */
1011 1012 1013 1014

	return 0;
}

1015
static int
1016
brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
1017 1018
{
	int err = 0;
1019
	u8 clkcsr;
1020 1021

	brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
1022
		  (sleep ? "SLEEP" : "WAKE"),
1023
		  (bus->sleeping ? "SLEEP" : "WAKE"));
1024 1025 1026 1027

	/* If SR is enabled control bus state with KSO */
	if (bus->sr_enabled) {
		/* Done if we're already in the requested state */
1028
		if (sleep == bus->sleeping)
1029 1030 1031 1032
			goto end;

		/* Going to sleep */
		if (sleep) {
1033 1034 1035 1036 1037 1038 1039 1040 1041
			clkcsr = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_FUNC1_CHIPCLKCSR,
						   &err);
			if ((clkcsr & SBSDIO_CSR_MASK) == 0) {
				brcmf_dbg(SDIO, "no clock, set ALP\n");
				brcmf_sdiod_regwb(bus->sdiodev,
						  SBSDIO_FUNC1_CHIPCLKCSR,
						  SBSDIO_ALP_AVAIL_REQ, &err);
			}
1042
			err = brcmf_sdio_kso_control(bus, false);
1043
		} else {
1044
			err = brcmf_sdio_kso_control(bus, true);
1045
		}
1046
		if (err) {
1047 1048
			brcmf_err("error while changing bus sleep state %d\n",
				  err);
1049
			goto done;
1050 1051 1052 1053 1054 1055 1056
		}
	}

end:
	/* control clocks */
	if (sleep) {
		if (!bus->sr_enabled)
1057
			brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
1058
	} else {
1059
		brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
1060
		brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
1061
	}
1062
	bus->sleeping = sleep;
1063 1064
	brcmf_dbg(SDIO, "new state %s\n",
		  (sleep ? "SLEEP" : "WAKE"));
1065 1066
done:
	brcmf_dbg(SDIO, "Exit: err=%d\n", err);
1067 1068 1069 1070
	return err;

}

1071 1072 1073 1074 1075 1076 1077 1078 1079
#ifdef DEBUG
static inline bool brcmf_sdio_valid_shared_address(u32 addr)
{
	return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
}

static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
				 struct sdpcm_shared *sh)
{
1080
	u32 addr = 0;
1081 1082 1083 1084 1085
	int rv;
	u32 shaddr = 0;
	struct sdpcm_shared_le sh_le;
	__le32 addr_le;

1086 1087
	sdio_claim_host(bus->sdiodev->func[1]);
	brcmf_sdio_bus_sleep(bus, false, false);
1088 1089 1090 1091 1092

	/*
	 * Read last word in socram to determine
	 * address of sdpcm_shared structure
	 */
1093 1094 1095 1096 1097
	shaddr = bus->ci->rambase + bus->ci->ramsize - 4;
	if (!bus->ci->rambase && brcmf_chip_sr_capable(bus->ci))
		shaddr -= bus->ci->srsize;
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr,
			       (u8 *)&addr_le, 4);
1098
	if (rv < 0)
1099
		goto fail;
1100 1101 1102 1103 1104

	/*
	 * Check if addr is valid.
	 * NVRAM length at the end of memory should have been overwritten.
	 */
1105
	addr = le32_to_cpu(addr_le);
1106
	if (!brcmf_sdio_valid_shared_address(addr)) {
1107 1108 1109
		brcmf_err("invalid sdpcm_shared address 0x%08X\n", addr);
		rv = -EINVAL;
		goto fail;
1110 1111
	}

1112 1113
	brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);

1114 1115 1116 1117
	/* Read hndrte_shared structure */
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
			       sizeof(struct sdpcm_shared_le));
	if (rv < 0)
1118 1119 1120
		goto fail;

	sdio_release_host(bus->sdiodev->func[1]);
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137

	/* Endianness */
	sh->flags = le32_to_cpu(sh_le.flags);
	sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
	sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
	sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
	sh->assert_line = le32_to_cpu(sh_le.assert_line);
	sh->console_addr = le32_to_cpu(sh_le.console_addr);
	sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);

	if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
		brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
			  SDPCM_SHARED_VERSION,
			  sh->flags & SDPCM_SHARED_VERSION_MASK);
		return -EPROTO;
	}
	return 0;
1138 1139 1140 1141 1142 1143

fail:
	brcmf_err("unable to obtain sdpcm_shared info: rv=%d (addr=0x%x)\n",
		  rv, addr);
	sdio_release_host(bus->sdiodev->func[1]);
	return rv;
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
}

static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
{
	struct sdpcm_shared sh;

	if (brcmf_sdio_readshared(bus, &sh) == 0)
		bus->console_addr = sh.console_addr;
}
#else
static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
{
}
#endif /* DEBUG */

1159
static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
1160 1161 1162 1163
{
	u32 intstatus = 0;
	u32 hmb_data;
	u8 fcbits;
1164
	int ret;
1165

1166
	brcmf_dbg(SDIO, "Enter\n");
1167 1168

	/* Read mailbox data and ack that we did so */
1169 1170
	ret = r_sdreg32(bus, &hmb_data,
			offsetof(struct sdpcmd_regs, tohostmailboxdata));
1171

1172
	if (ret == 0)
1173
		w_sdreg32(bus, SMB_INT_ACK,
1174
			  offsetof(struct sdpcmd_regs, tosbmailbox));
1175
	bus->sdcnt.f1regdata += 2;
1176 1177 1178

	/* Dongle recomposed rx frames, accept them again */
	if (hmb_data & HMB_DATA_NAKHANDLED) {
1179
		brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
1180 1181
			  bus->rx_seq);
		if (!bus->rxskip)
1182
			brcmf_err("unexpected NAKHANDLED!\n");
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195

		bus->rxskip = false;
		intstatus |= I_HMB_FRAME_IND;
	}

	/*
	 * DEVREADY does not occur with gSPI.
	 */
	if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
		bus->sdpcm_ver =
		    (hmb_data & HMB_DATA_VERSION_MASK) >>
		    HMB_DATA_VERSION_SHIFT;
		if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
1196
			brcmf_err("Version mismatch, dongle reports %d, "
1197 1198 1199
				  "expecting %d\n",
				  bus->sdpcm_ver, SDPCM_PROT_VERSION);
		else
1200
			brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
1201
				  bus->sdpcm_ver);
1202 1203 1204 1205 1206 1207

		/*
		 * Retrieve console state address now that firmware should have
		 * updated it.
		 */
		brcmf_sdio_get_console_addr(bus);
1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
	}

	/*
	 * Flow Control has been moved into the RX headers and this out of band
	 * method isn't used any more.
	 * remaining backward compatible with older dongles.
	 */
	if (hmb_data & HMB_DATA_FC) {
		fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
							HMB_DATA_FCDATA_SHIFT;

		if (fcbits & ~bus->flowcontrol)
1220
			bus->sdcnt.fc_xoff++;
1221 1222

		if (bus->flowcontrol & ~fcbits)
1223
			bus->sdcnt.fc_xon++;
1224

1225
		bus->sdcnt.fc_rcvd++;
1226 1227 1228 1229 1230 1231 1232 1233 1234
		bus->flowcontrol = fcbits;
	}

	/* Shouldn't be any others */
	if (hmb_data & ~(HMB_DATA_DEVREADY |
			 HMB_DATA_NAKHANDLED |
			 HMB_DATA_FC |
			 HMB_DATA_FWREADY |
			 HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
1235
		brcmf_err("Unknown mailbox data content: 0x%02x\n",
1236 1237 1238 1239 1240
			  hmb_data);

	return intstatus;
}

1241
static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
1242 1243 1244 1245 1246 1247
{
	uint retries = 0;
	u16 lastrbc;
	u8 hi, lo;
	int err;

1248
	brcmf_err("%sterminate frame%s\n",
1249 1250 1251 1252
		  abort ? "abort command, " : "",
		  rtx ? ", send NAK" : "");

	if (abort)
1253
		brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
1254

1255 1256
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
			  SFC_RF_TERM, &err);
1257
	bus->sdcnt.f1regdata++;
1258 1259 1260

	/* Wait until the packet has been flushed (device/FIFO stable) */
	for (lastrbc = retries = 0xffff; retries > 0; retries--) {
1261 1262 1263 1264
		hi = brcmf_sdiod_regrb(bus->sdiodev,
				       SBSDIO_FUNC1_RFRAMEBCHI, &err);
		lo = brcmf_sdiod_regrb(bus->sdiodev,
				       SBSDIO_FUNC1_RFRAMEBCLO, &err);
1265
		bus->sdcnt.f1regdata += 2;
1266 1267 1268 1269 1270

		if ((hi == 0) && (lo == 0))
			break;

		if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
1271
			brcmf_err("count growing: last 0x%04x now 0x%04x\n",
1272 1273 1274 1275 1276 1277
				  lastrbc, (hi << 8) + lo);
		}
		lastrbc = (hi << 8) + lo;
	}

	if (!retries)
1278
		brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
1279
	else
1280
		brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
1281 1282

	if (rtx) {
1283
		bus->sdcnt.rxrtx++;
1284 1285
		err = w_sdreg32(bus, SMB_NAK,
				offsetof(struct sdpcmd_regs, tosbmailbox));
1286

1287
		bus->sdcnt.f1regdata++;
1288
		if (err == 0)
1289 1290 1291 1292
			bus->rxskip = true;
	}

	/* Clear partial in any case */
1293
	bus->cur_read.len = 0;
1294 1295
}

1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
{
	struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
	u8 i, hi, lo;

	/* On failure, abort the command and terminate the frame */
	brcmf_err("sdio error, abort command and terminate frame\n");
	bus->sdcnt.tx_sderrs++;

	brcmf_sdiod_abort(sdiodev, SDIO_FUNC_2);
	brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
	bus->sdcnt.f1regdata++;

	for (i = 0; i < 3; i++) {
		hi = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
		lo = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
		bus->sdcnt.f1regdata += 2;
		if ((hi == 0) && (lo == 0))
			break;
	}
}

1318
/* return total length of buffer chain */
1319
static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
{
	struct sk_buff *p;
	uint total;

	total = 0;
	skb_queue_walk(&bus->glom, p)
		total += p->len;
	return total;
}

1330
static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
1331 1332 1333 1334 1335 1336 1337 1338 1339
{
	struct sk_buff *cur, *next;

	skb_queue_walk_safe(&bus->glom, cur, next) {
		skb_unlink(cur, &bus->glom);
		brcmu_pkt_buf_free_skb(cur);
	}
}

1340 1341 1342 1343 1344 1345
/**
 * brcmfmac sdio bus specific header
 * This is the lowest layer header wrapped on the packets transmitted between
 * host and WiFi dongle which contains information needed for SDIO core and
 * firmware
 *
1346 1347
 * It consists of 3 parts: hardware header, hardware extension header and
 * software header
1348 1349 1350
 * hardware header (frame tag) - 4 bytes
 * Byte 0~1: Frame length
 * Byte 2~3: Checksum, bit-wise inverse of frame length
1351 1352 1353 1354 1355 1356 1357
 * hardware extension header - 8 bytes
 * Tx glom mode only, N/A for Rx or normal Tx
 * Byte 0~1: Packet length excluding hw frame tag
 * Byte 2: Reserved
 * Byte 3: Frame flags, bit 0: last frame indication
 * Byte 4~5: Reserved
 * Byte 6~7: Tail padding length
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
 * software header - 8 bytes
 * Byte 0: Rx/Tx sequence number
 * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
 * Byte 2: Length of next data frame, reserved for Tx
 * Byte 3: Data offset
 * Byte 4: Flow control bits, reserved for Tx
 * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
 * Byte 6~7: Reserved
 */
#define SDPCM_HWHDR_LEN			4
1368
#define SDPCM_HWEXT_LEN			8
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
#define SDPCM_SWHDR_LEN			8
#define SDPCM_HDRLEN			(SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
/* software header */
#define SDPCM_SEQ_MASK			0x000000ff
#define SDPCM_SEQ_WRAP			256
#define SDPCM_CHANNEL_MASK		0x00000f00
#define SDPCM_CHANNEL_SHIFT		8
#define SDPCM_CONTROL_CHANNEL		0	/* Control */
#define SDPCM_EVENT_CHANNEL		1	/* Asyc Event Indication */
#define SDPCM_DATA_CHANNEL		2	/* Data Xmit/Recv */
#define SDPCM_GLOM_CHANNEL		3	/* Coalesced packets */
#define SDPCM_TEST_CHANNEL		15	/* Test/debug packets */
#define SDPCM_GLOMDESC(p)		(((u8 *)p)[1] & 0x80)
#define SDPCM_NEXTLEN_MASK		0x00ff0000
#define SDPCM_NEXTLEN_SHIFT		16
#define SDPCM_DOFFSET_MASK		0xff000000
#define SDPCM_DOFFSET_SHIFT		24
#define SDPCM_FCMASK_MASK		0x000000ff
#define SDPCM_WINDOW_MASK		0x0000ff00
#define SDPCM_WINDOW_SHIFT		8

static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
{
	u32 hdrvalue;
	hdrvalue = *(u32 *)swheader;
	return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
}

static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
			      struct brcmf_sdio_hdrinfo *rd,
			      enum brcmf_sdio_frmtype type)
1400 1401 1402
{
	u16 len, checksum;
	u8 rx_seq, fc, tx_seq_max;
1403
	u32 swheader;
1404

1405
	trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
1406

1407
	/* hw header */
1408 1409 1410 1411 1412
	len = get_unaligned_le16(header);
	checksum = get_unaligned_le16(header + sizeof(u16));
	/* All zero means no more to read */
	if (!(len | checksum)) {
		bus->rxpending = false;
1413
		return -ENODATA;
1414 1415
	}
	if ((u16)(~(len ^ checksum))) {
1416
		brcmf_err("HW header checksum error\n");
1417
		bus->sdcnt.rx_badhdr++;
1418
		brcmf_sdio_rxfail(bus, false, false);
1419
		return -EIO;
1420 1421
	}
	if (len < SDPCM_HDRLEN) {
1422
		brcmf_err("HW header length error\n");
1423
		return -EPROTO;
1424
	}
1425 1426
	if (type == BRCMF_SDIO_FT_SUPER &&
	    (roundup(len, bus->blocksize) != rd->len)) {
1427
		brcmf_err("HW superframe header length error\n");
1428
		return -EPROTO;
1429 1430
	}
	if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
1431
		brcmf_err("HW subframe header length error\n");
1432
		return -EPROTO;
1433
	}
1434 1435
	rd->len = len;

1436 1437 1438 1439
	/* software header */
	header += SDPCM_HWHDR_LEN;
	swheader = le32_to_cpu(*(__le32 *)header);
	if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
1440
		brcmf_err("Glom descriptor found in superframe head\n");
1441
		rd->len = 0;
1442
		return -EINVAL;
1443
	}
1444 1445
	rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
	rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
1446 1447
	if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
	    type != BRCMF_SDIO_FT_SUPER) {
1448
		brcmf_err("HW header length too long\n");
1449
		bus->sdcnt.rx_toolong++;
1450
		brcmf_sdio_rxfail(bus, false, false);
1451
		rd->len = 0;
1452
		return -EPROTO;
1453
	}
1454
	if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
1455
		brcmf_err("Wrong channel for superframe\n");
1456
		rd->len = 0;
1457
		return -EINVAL;
1458 1459 1460
	}
	if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
	    rd->channel != SDPCM_EVENT_CHANNEL) {
1461
		brcmf_err("Wrong channel for subframe\n");
1462
		rd->len = 0;
1463
		return -EINVAL;
1464
	}
1465
	rd->dat_offset = brcmf_sdio_getdatoffset(header);
1466
	if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
1467
		brcmf_err("seq %d: bad data offset\n", rx_seq);
1468
		bus->sdcnt.rx_badhdr++;
1469
		brcmf_sdio_rxfail(bus, false, false);
1470
		rd->len = 0;
1471
		return -ENXIO;
1472 1473
	}
	if (rd->seq_num != rx_seq) {
1474
		brcmf_err("seq %d: sequence number error, expect %d\n",
1475 1476 1477 1478
			  rx_seq, rd->seq_num);
		bus->sdcnt.rx_badseq++;
		rd->seq_num = rx_seq;
	}
1479 1480
	/* no need to check the reset for subframe */
	if (type == BRCMF_SDIO_FT_SUB)
1481
		return 0;
1482
	rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
1483 1484 1485
	if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
		/* only warm for NON glom packet */
		if (rd->channel != SDPCM_GLOM_CHANNEL)
1486
			brcmf_err("seq %d: next length error\n", rx_seq);
1487 1488
		rd->len_nxtfrm = 0;
	}
1489 1490
	swheader = le32_to_cpu(*(__le32 *)(header + 4));
	fc = swheader & SDPCM_FCMASK_MASK;
1491 1492 1493 1494 1495 1496 1497 1498
	if (bus->flowcontrol != fc) {
		if (~bus->flowcontrol & fc)
			bus->sdcnt.fc_xoff++;
		if (bus->flowcontrol & ~fc)
			bus->sdcnt.fc_xon++;
		bus->sdcnt.fc_rcvd++;
		bus->flowcontrol = fc;
	}
1499
	tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
1500
	if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
1501
		brcmf_err("seq %d: max tx seq number error\n", rx_seq);
1502 1503 1504 1505
		tx_seq_max = bus->tx_seq + 2;
	}
	bus->tx_max = tx_seq_max;

1506
	return 0;
1507 1508
}

1509 1510 1511 1512 1513 1514 1515 1516 1517
static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
{
	*(__le16 *)header = cpu_to_le16(frm_length);
	*(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
}

static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
			      struct brcmf_sdio_hdrinfo *hd_info)
{
1518 1519
	u32 hdrval;
	u8 hdr_offset;
1520 1521

	brcmf_sdio_update_hwhdr(header, hd_info->len);
1522 1523 1524 1525 1526 1527 1528 1529 1530
	hdr_offset = SDPCM_HWHDR_LEN;

	if (bus->txglom) {
		hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
		*((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
		hdrval = (u16)hd_info->tail_pad << 16;
		*(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
		hdr_offset += SDPCM_HWEXT_LEN;
	}
1531

1532 1533 1534 1535 1536 1537 1538 1539
	hdrval = hd_info->seq_num;
	hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
		  SDPCM_CHANNEL_MASK;
	hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
		  SDPCM_DOFFSET_MASK;
	*((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
	*(((__le32 *)(header + hdr_offset)) + 1) = 0;
	trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
1540 1541
}

1542
static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
1543 1544 1545
{
	u16 dlen, totlen;
	u8 *dptr, num = 0;
1546
	u16 sublen;
1547
	struct sk_buff *pfirst, *pnext;
1548 1549

	int errcode;
1550
	u8 doff, sfdoff;
1551

1552
	struct brcmf_sdio_hdrinfo rd_new;
1553 1554 1555 1556

	/* If packets, issue read(s) and send up packet chain */
	/* Return sequence numbers consumed? */

1557
	brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
1558
		  bus->glomd, skb_peek(&bus->glom));
1559 1560 1561

	/* If there's a descriptor, generate the packet chain */
	if (bus->glomd) {
1562
		pfirst = pnext = NULL;
1563 1564 1565
		dlen = (u16) (bus->glomd->len);
		dptr = bus->glomd->data;
		if (!dlen || (dlen & 1)) {
1566
			brcmf_err("bad glomd len(%d), ignore descriptor\n",
1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
				  dlen);
			dlen = 0;
		}

		for (totlen = num = 0; dlen; num++) {
			/* Get (and move past) next length */
			sublen = get_unaligned_le16(dptr);
			dlen -= sizeof(u16);
			dptr += sizeof(u16);
			if ((sublen < SDPCM_HDRLEN) ||
			    ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
1578
				brcmf_err("descriptor len %d bad: %d\n",
1579 1580 1581 1582
					  num, sublen);
				pnext = NULL;
				break;
			}
1583
			if (sublen % bus->sgentry_align) {
1584
				brcmf_err("sublen %d not multiple of %d\n",
1585
					  sublen, bus->sgentry_align);
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
			}
			totlen += sublen;

			/* For last frame, adjust read len so total
				 is a block multiple */
			if (!dlen) {
				sublen +=
				    (roundup(totlen, bus->blocksize) - totlen);
				totlen = roundup(totlen, bus->blocksize);
			}

			/* Allocate/chain packet for next subframe */
1598
			pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
1599
			if (pnext == NULL) {
1600
				brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
1601 1602 1603
					  num, sublen);
				break;
			}
1604
			skb_queue_tail(&bus->glom, pnext);
1605 1606

			/* Adhere to start alignment requirements */
1607
			pkt_align(pnext, sublen, bus->sgentry_align);
1608 1609 1610 1611 1612 1613 1614
		}

		/* If all allocations succeeded, save packet chain
			 in bus structure */
		if (pnext) {
			brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
				  totlen, num);
1615 1616
			if (BRCMF_GLOM_ON() && bus->cur_read.len &&
			    totlen != bus->cur_read.len) {
1617
				brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
1618
					  bus->cur_read.len, totlen, rxseq);
1619 1620 1621
			}
			pfirst = pnext = NULL;
		} else {
1622
			brcmf_sdio_free_glom(bus);
1623 1624 1625 1626 1627 1628
			num = 0;
		}

		/* Done with descriptor packet */
		brcmu_pkt_buf_free_skb(bus->glomd);
		bus->glomd = NULL;
1629
		bus->cur_read.len = 0;
1630 1631 1632 1633
	}

	/* Ok -- either we just generated a packet chain,
		 or had one from before */
1634
	if (!skb_queue_empty(&bus->glom)) {
1635 1636
		if (BRCMF_GLOM_ON()) {
			brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
1637
			skb_queue_walk(&bus->glom, pnext) {
1638 1639 1640 1641 1642 1643
				brcmf_dbg(GLOM, "    %p: %p len 0x%04x (%d)\n",
					  pnext, (u8 *) (pnext->data),
					  pnext->len, pnext->len);
			}
		}

1644
		pfirst = skb_peek(&bus->glom);
1645
		dlen = (u16) brcmf_sdio_glom_len(bus);
1646 1647 1648 1649 1650

		/* Do an SDIO read for the superframe.  Configurable iovar to
		 * read directly into the chained packet, or allocate a large
		 * packet and and copy into the chain.
		 */
1651
		sdio_claim_host(bus->sdiodev->func[1]);
1652 1653
		errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
						 &bus->glom, dlen);
1654
		sdio_release_host(bus->sdiodev->func[1]);
1655
		bus->sdcnt.f2rxdata++;
1656 1657 1658

		/* On failure, kill the superframe, allow a couple retries */
		if (errcode < 0) {
1659
			brcmf_err("glom read of %d bytes failed: %d\n",
1660 1661
				  dlen, errcode);

1662
			sdio_claim_host(bus->sdiodev->func[1]);
1663
			if (bus->glomerr++ < 3) {
1664
				brcmf_sdio_rxfail(bus, true, true);
1665 1666
			} else {
				bus->glomerr = 0;
1667
				brcmf_sdio_rxfail(bus, true, false);
1668
				bus->sdcnt.rxglomfail++;
1669
				brcmf_sdio_free_glom(bus);
1670
			}
1671
			sdio_release_host(bus->sdiodev->func[1]);
1672 1673
			return 0;
		}
1674 1675 1676 1677

		brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
				   pfirst->data, min_t(int, pfirst->len, 48),
				   "SUPERFRAME:\n");
1678

1679 1680
		rd_new.seq_num = rxseq;
		rd_new.len = dlen;
1681
		sdio_claim_host(bus->sdiodev->func[1]);
1682 1683
		errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
					     BRCMF_SDIO_FT_SUPER);
1684
		sdio_release_host(bus->sdiodev->func[1]);
1685
		bus->cur_read.len = rd_new.len_nxtfrm << 4;
1686 1687

		/* Remove superframe header, remember offset */
1688 1689
		skb_pull(pfirst, rd_new.dat_offset);
		sfdoff = rd_new.dat_offset;
1690
		num = 0;
1691 1692

		/* Validate all the subframe headers */
1693 1694 1695 1696 1697
		skb_queue_walk(&bus->glom, pnext) {
			/* leave when invalid subframe is found */
			if (errcode)
				break;

1698 1699
			rd_new.len = pnext->len;
			rd_new.seq_num = rxseq++;
1700
			sdio_claim_host(bus->sdiodev->func[1]);
1701 1702
			errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
						     BRCMF_SDIO_FT_SUB);
1703
			sdio_release_host(bus->sdiodev->func[1]);
1704
			brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1705
					   pnext->data, 32, "subframe:\n");
1706

1707
			num++;
1708 1709 1710 1711 1712
		}

		if (errcode) {
			/* Terminate frame on error, request
				 a couple retries */
1713
			sdio_claim_host(bus->sdiodev->func[1]);
1714 1715 1716
			if (bus->glomerr++ < 3) {
				/* Restore superframe header space */
				skb_push(pfirst, sfdoff);
1717
				brcmf_sdio_rxfail(bus, true, true);
1718 1719
			} else {
				bus->glomerr = 0;
1720
				brcmf_sdio_rxfail(bus, true, false);
1721
				bus->sdcnt.rxglomfail++;
1722
				brcmf_sdio_free_glom(bus);
1723
			}
1724
			sdio_release_host(bus->sdiodev->func[1]);
1725
			bus->cur_read.len = 0;
1726 1727 1728 1729 1730
			return 0;
		}

		/* Basic SD framing looks ok - process each packet (header) */

1731
		skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
1732 1733
			dptr = (u8 *) (pfirst->data);
			sublen = get_unaligned_le16(dptr);
1734
			doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
1735

1736
			brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
1737 1738
					   dptr, pfirst->len,
					   "Rx Subframe Data:\n");
1739 1740 1741 1742 1743

			__skb_trim(pfirst, sublen);
			skb_pull(pfirst, doff);

			if (pfirst->len == 0) {
1744
				skb_unlink(pfirst, &bus->glom);
1745 1746 1747 1748
				brcmu_pkt_buf_free_skb(pfirst);
				continue;
			}

1749 1750 1751 1752 1753 1754 1755
			brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
					   pfirst->data,
					   min_t(int, pfirst->len, 32),
					   "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
					   bus->glom.qlen, pfirst, pfirst->data,
					   pfirst->len, pfirst->next,
					   pfirst->prev);
1756 1757 1758
			skb_unlink(pfirst, &bus->glom);
			brcmf_rx_frame(bus->sdiodev->dev, pfirst);
			bus->sdcnt.rxglompkts++;
1759 1760
		}

1761
		bus->sdcnt.rxglomframes++;
1762 1763 1764 1765
	}
	return num;
}

1766 1767
static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
				     bool *pending)
1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
{
	DECLARE_WAITQUEUE(wait, current);
	int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);

	/* Wait until control frame is available */
	add_wait_queue(&bus->dcmd_resp_wait, &wait);
	set_current_state(TASK_INTERRUPTIBLE);

	while (!(*condition) && (!signal_pending(current) && timeout))
		timeout = schedule_timeout(timeout);

	if (signal_pending(current))
		*pending = true;

	set_current_state(TASK_RUNNING);
	remove_wait_queue(&bus->dcmd_resp_wait, &wait);

	return timeout;
}

1788
static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
1789 1790 1791 1792 1793 1794 1795
{
	if (waitqueue_active(&bus->dcmd_resp_wait))
		wake_up_interruptible(&bus->dcmd_resp_wait);

	return 0;
}
static void
1796
brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
1797 1798
{
	uint rdlen, pad;
1799
	u8 *buf = NULL, *rbuf;
1800 1801 1802 1803
	int sdret;

	brcmf_dbg(TRACE, "Enter\n");

1804 1805
	if (bus->rxblen)
		buf = vzalloc(bus->rxblen);
1806
	if (!buf)
1807
		goto done;
1808

1809
	rbuf = bus->rxbuf;
1810
	pad = ((unsigned long)rbuf % bus->head_align);
1811
	if (pad)
1812
		rbuf += (bus->head_align - pad);
1813 1814

	/* Copy the already-read portion over */
1815
	memcpy(buf, hdr, BRCMF_FIRSTREAD);
1816 1817 1818 1819 1820 1821 1822 1823
	if (len <= BRCMF_FIRSTREAD)
		goto gotpkt;

	/* Raise rdlen to next SDIO block to avoid tail command */
	rdlen = len - BRCMF_FIRSTREAD;
	if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
		pad = bus->blocksize - (rdlen % bus->blocksize);
		if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
1824
		    ((len + pad) < bus->sdiodev->bus_if->maxctl))
1825
			rdlen += pad;
1826 1827
	} else if (rdlen % bus->head_align) {
		rdlen += bus->head_align - (rdlen % bus->head_align);
1828 1829 1830
	}

	/* Drop if the read is too big or it exceeds our maximum */
1831
	if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
1832
		brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
1833
			  rdlen, bus->sdiodev->bus_if->maxctl);
1834
		brcmf_sdio_rxfail(bus, false, false);
1835 1836 1837
		goto done;
	}

1838
	if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
1839
		brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
1840
			  len, len - doff, bus->sdiodev->bus_if->maxctl);
1841
		bus->sdcnt.rx_toolong++;
1842
		brcmf_sdio_rxfail(bus, false, false);
1843 1844 1845
		goto done;
	}

1846
	/* Read remain of frame body */
1847
	sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
1848
	bus->sdcnt.f2rxdata++;
1849 1850 1851

	/* Control frame failures need retransmission */
	if (sdret < 0) {
1852
		brcmf_err("read %d control bytes failed: %d\n",
1853
			  rdlen, sdret);
1854
		bus->sdcnt.rxc_errors++;
1855
		brcmf_sdio_rxfail(bus, true, true);
1856
		goto done;
1857 1858
	} else
		memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
1859 1860 1861

gotpkt:

1862
	brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
1863
			   buf, len, "RxCtrl:\n");
1864 1865

	/* Point to valid data and indicate its length */
1866 1867
	spin_lock_bh(&bus->rxctl_lock);
	if (bus->rxctl) {
1868
		brcmf_err("last control frame is being processed.\n");
1869 1870 1871 1872 1873 1874
		spin_unlock_bh(&bus->rxctl_lock);
		vfree(buf);
		goto done;
	}
	bus->rxctl = buf + doff;
	bus->rxctl_orig = buf;
1875
	bus->rxlen = len - doff;
1876
	spin_unlock_bh(&bus->rxctl_lock);
1877 1878 1879

done:
	/* Awake any waiters */
1880
	brcmf_sdio_dcmd_resp_wake(bus);
1881 1882 1883
}

/* Pad read to blocksize for efficiency */
1884
static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
1885 1886 1887 1888 1889 1890
{
	if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
		*pad = bus->blocksize - (*rdlen % bus->blocksize);
		if (*pad <= bus->roundup && *pad < bus->blocksize &&
		    *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
			*rdlen += *pad;
1891 1892
	} else if (*rdlen % bus->head_align) {
		*rdlen += bus->head_align - (*rdlen % bus->head_align);
1893 1894 1895
	}
}

1896
static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
1897 1898 1899 1900
{
	struct sk_buff *pkt;		/* Packet for event or data frames */
	u16 pad;		/* Number of pad bytes to read */
	uint rxleft = 0;	/* Remaining number of frames allowed */
1901
	int ret;		/* Return code from calls */
1902
	uint rxcount = 0;	/* Total frames read */
1903
	struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
1904
	u8 head_read = 0;
1905 1906 1907 1908

	brcmf_dbg(TRACE, "Enter\n");

	/* Not finished unless we encounter no more frames indication */
1909
	bus->rxpending = true;
1910

1911
	for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
1912
	     !bus->rxskip && rxleft && bus->sdiodev->state == BRCMF_SDIOD_DATA;
1913
	     rd->seq_num++, rxleft--) {
1914 1915

		/* Handle glomming separately */
1916
		if (bus->glomd || !skb_queue_empty(&bus->glom)) {
1917 1918
			u8 cnt;
			brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
1919
				  bus->glomd, skb_peek(&bus->glom));
1920
			cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
1921
			brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
1922
			rd->seq_num += cnt - 1;
1923 1924 1925 1926
			rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
			continue;
		}

1927 1928
		rd->len_left = rd->len;
		/* read header first for unknow frame length */
1929
		sdio_claim_host(bus->sdiodev->func[1]);
1930
		if (!rd->len) {
1931 1932
			ret = brcmf_sdiod_recv_buf(bus->sdiodev,
						   bus->rxhdr, BRCMF_FIRSTREAD);
1933
			bus->sdcnt.f2rxhdrs++;
1934
			if (ret < 0) {
1935
				brcmf_err("RXHEADER FAILED: %d\n",
1936
					  ret);
1937
				bus->sdcnt.rx_hdrfail++;
1938
				brcmf_sdio_rxfail(bus, true, true);
1939
				sdio_release_host(bus->sdiodev->func[1]);
1940 1941 1942
				continue;
			}

1943
			brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
1944 1945
					   bus->rxhdr, SDPCM_HDRLEN,
					   "RxHdr:\n");
1946

1947 1948
			if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
					       BRCMF_SDIO_FT_NORMAL)) {
1949
				sdio_release_host(bus->sdiodev->func[1]);
1950 1951 1952 1953
				if (!bus->rxpending)
					break;
				else
					continue;
1954 1955
			}

1956
			if (rd->channel == SDPCM_CONTROL_CHANNEL) {
1957 1958 1959
				brcmf_sdio_read_control(bus, bus->rxhdr,
							rd->len,
							rd->dat_offset);
1960 1961 1962 1963 1964
				/* prepare the descriptor for the next read */
				rd->len = rd->len_nxtfrm << 4;
				rd->len_nxtfrm = 0;
				/* treat all packet as event if we don't know */
				rd->channel = SDPCM_EVENT_CHANNEL;
1965
				sdio_release_host(bus->sdiodev->func[1]);
1966 1967
				continue;
			}
1968 1969 1970
			rd->len_left = rd->len > BRCMF_FIRSTREAD ?
				       rd->len - BRCMF_FIRSTREAD : 0;
			head_read = BRCMF_FIRSTREAD;
1971 1972
		}

1973
		brcmf_sdio_pad(bus, &pad, &rd->len_left);
1974

1975
		pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
1976
					    bus->head_align);
1977 1978
		if (!pkt) {
			/* Give up on data, request rtx of events */
1979
			brcmf_err("brcmu_pkt_buf_get_skb failed\n");
1980
			brcmf_sdio_rxfail(bus, false,
1981
					    RETRYCHAN(rd->channel));
1982
			sdio_release_host(bus->sdiodev->func[1]);
1983 1984
			continue;
		}
1985
		skb_pull(pkt, head_read);
1986
		pkt_align(pkt, rd->len_left, bus->head_align);
1987

1988
		ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
1989
		bus->sdcnt.f2rxdata++;
1990
		sdio_release_host(bus->sdiodev->func[1]);
1991

1992
		if (ret < 0) {
1993
			brcmf_err("read %d bytes from channel %d failed: %d\n",
1994
				  rd->len, rd->channel, ret);
1995
			brcmu_pkt_buf_free_skb(pkt);
1996
			sdio_claim_host(bus->sdiodev->func[1]);
1997
			brcmf_sdio_rxfail(bus, true,
1998
					    RETRYCHAN(rd->channel));
1999
			sdio_release_host(bus->sdiodev->func[1]);
2000 2001 2002
			continue;
		}

2003 2004 2005 2006 2007 2008 2009
		if (head_read) {
			skb_push(pkt, head_read);
			memcpy(pkt->data, bus->rxhdr, head_read);
			head_read = 0;
		} else {
			memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
			rd_new.seq_num = rd->seq_num;
2010
			sdio_claim_host(bus->sdiodev->func[1]);
2011 2012
			if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
					       BRCMF_SDIO_FT_NORMAL)) {
2013 2014 2015 2016 2017
				rd->len = 0;
				brcmu_pkt_buf_free_skb(pkt);
			}
			bus->sdcnt.rx_readahead_cnt++;
			if (rd->len != roundup(rd_new.len, 16)) {
2018
				brcmf_err("frame length mismatch:read %d, should be %d\n",
2019 2020 2021
					  rd->len,
					  roundup(rd_new.len, 16) >> 4);
				rd->len = 0;
2022
				brcmf_sdio_rxfail(bus, true, true);
2023
				sdio_release_host(bus->sdiodev->func[1]);
2024 2025 2026
				brcmu_pkt_buf_free_skb(pkt);
				continue;
			}
2027
			sdio_release_host(bus->sdiodev->func[1]);
2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
			rd->len_nxtfrm = rd_new.len_nxtfrm;
			rd->channel = rd_new.channel;
			rd->dat_offset = rd_new.dat_offset;

			brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
					     BRCMF_DATA_ON()) &&
					   BRCMF_HDRS_ON(),
					   bus->rxhdr, SDPCM_HDRLEN,
					   "RxHdr:\n");

			if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
2039
				brcmf_err("readahead on control packet %d?\n",
2040 2041 2042
					  rd_new.seq_num);
				/* Force retry w/normal header read */
				rd->len = 0;
2043
				sdio_claim_host(bus->sdiodev->func[1]);
2044
				brcmf_sdio_rxfail(bus, false, true);
2045
				sdio_release_host(bus->sdiodev->func[1]);
2046 2047 2048 2049
				brcmu_pkt_buf_free_skb(pkt);
				continue;
			}
		}
2050

2051
		brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
2052
				   pkt->data, rd->len, "Rx Data:\n");
2053 2054

		/* Save superframe descriptor and allocate packet frame */
2055
		if (rd->channel == SDPCM_GLOM_CHANNEL) {
2056
			if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
2057
				brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
2058
					  rd->len);
2059
				brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
2060
						   pkt->data, rd->len,
2061
						   "Glom Data:\n");
2062
				__skb_trim(pkt, rd->len);
2063 2064 2065
				skb_pull(pkt, SDPCM_HDRLEN);
				bus->glomd = pkt;
			} else {
2066
				brcmf_err("%s: glom superframe w/o "
2067
					  "descriptor!\n", __func__);
2068
				sdio_claim_host(bus->sdiodev->func[1]);
2069
				brcmf_sdio_rxfail(bus, false, false);
2070
				sdio_release_host(bus->sdiodev->func[1]);
2071
			}
2072 2073 2074 2075 2076
			/* prepare the descriptor for the next read */
			rd->len = rd->len_nxtfrm << 4;
			rd->len_nxtfrm = 0;
			/* treat all packet as event if we don't know */
			rd->channel = SDPCM_EVENT_CHANNEL;
2077 2078 2079 2080
			continue;
		}

		/* Fill in packet len and prio, deliver upward */
2081 2082 2083 2084 2085 2086 2087 2088
		__skb_trim(pkt, rd->len);
		skb_pull(pkt, rd->dat_offset);

		/* prepare the descriptor for the next read */
		rd->len = rd->len_nxtfrm << 4;
		rd->len_nxtfrm = 0;
		/* treat all packet as event if we don't know */
		rd->channel = SDPCM_EVENT_CHANNEL;
2089 2090 2091 2092 2093 2094

		if (pkt->len == 0) {
			brcmu_pkt_buf_free_skb(pkt);
			continue;
		}

2095
		brcmf_rx_frame(bus->sdiodev->dev, pkt);
2096
	}
2097

2098 2099 2100
	rxcount = maxframes - rxleft;
	/* Message if we hit the limit */
	if (!rxleft)
2101
		brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
2102 2103 2104 2105
	else
		brcmf_dbg(DATA, "processed %d frames\n", rxcount);
	/* Back off rxseq if awaiting rtx, update rx_seq */
	if (bus->rxskip)
2106 2107
		rd->seq_num--;
	bus->rx_seq = rd->seq_num;
2108 2109 2110 2111 2112

	return rxcount;
}

static void
2113
brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
2114 2115 2116 2117 2118 2119
{
	if (waitqueue_active(&bus->ctrl_wait))
		wake_up_interruptible(&bus->ctrl_wait);
	return;
}

2120 2121
static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
{
2122
	u16 head_pad;
2123 2124 2125 2126 2127
	u8 *dat_buf;

	dat_buf = (u8 *)(pkt->data);

	/* Check head padding */
2128
	head_pad = ((unsigned long)dat_buf % bus->head_align);
2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
	if (head_pad) {
		if (skb_headroom(pkt) < head_pad) {
			bus->sdiodev->bus_if->tx_realloc++;
			head_pad = 0;
			if (skb_cow(pkt, head_pad))
				return -ENOMEM;
		}
		skb_push(pkt, head_pad);
		dat_buf = (u8 *)(pkt->data);
		memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
	}
	return head_pad;
}

2143 2144 2145 2146
/**
 * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
 * bus layer usage.
 */
2147
/* flag marking a dummy skb added for DMA alignment requirement */
2148
#define ALIGN_SKB_FLAG		0x8000
2149
/* bit mask of data length chopped from the previous packet */
2150 2151
#define ALIGN_SKB_CHOP_LEN_MASK	0x7fff

2152
static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
2153
				    struct sk_buff_head *pktq,
2154
				    struct sk_buff *pkt, u16 total_len)
2155
{
2156
	struct brcmf_sdio_dev *sdiodev;
2157
	struct sk_buff *pkt_pad;
2158
	u16 tail_pad, tail_chop, chain_pad;
2159
	unsigned int blksize;
2160 2161
	bool lastfrm;
	int ntail, ret;
2162

2163
	sdiodev = bus->sdiodev;
2164 2165
	blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
	/* sg entry alignment should be a divisor of block size */
2166
	WARN_ON(blksize % bus->sgentry_align);
2167 2168

	/* Check tail padding */
2169 2170
	lastfrm = skb_queue_is_last(pktq, pkt);
	tail_pad = 0;
2171
	tail_chop = pkt->len % bus->sgentry_align;
2172
	if (tail_chop)
2173
		tail_pad = bus->sgentry_align - tail_chop;
2174 2175 2176
	chain_pad = (total_len + tail_pad) % blksize;
	if (lastfrm && chain_pad)
		tail_pad += blksize - chain_pad;
2177
	if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
2178 2179
		pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
						bus->head_align);
2180 2181
		if (pkt_pad == NULL)
			return -ENOMEM;
2182
		ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
2183 2184
		if (unlikely(ret < 0)) {
			kfree_skb(pkt_pad);
2185
			return ret;
2186
		}
2187 2188 2189
		memcpy(pkt_pad->data,
		       pkt->data + pkt->len - tail_chop,
		       tail_chop);
2190
		*(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
2191
		skb_trim(pkt, pkt->len - tail_chop);
2192
		skb_trim(pkt_pad, tail_pad + tail_chop);
2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
		__skb_queue_after(pktq, pkt, pkt_pad);
	} else {
		ntail = pkt->data_len + tail_pad -
			(pkt->end - pkt->tail);
		if (skb_cloned(pkt) || ntail > 0)
			if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
				return -ENOMEM;
		if (skb_linearize(pkt))
			return -ENOMEM;
		__skb_put(pkt, tail_pad);
	}

2205
	return tail_pad;
2206 2207
}

2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
/**
 * brcmf_sdio_txpkt_prep - packet preparation for transmit
 * @bus: brcmf_sdio structure pointer
 * @pktq: packet list pointer
 * @chan: virtual channel to transmit the packet
 *
 * Processes to be applied to the packet
 *	- Align data buffer pointer
 *	- Align data buffer length
 *	- Prepare header
 * Return: negative value if there is error
 */
static int
brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
		      uint chan)
2223
{
2224
	u16 head_pad, total_len;
2225
	struct sk_buff *pkt_next;
2226 2227
	u8 txseq;
	int ret;
2228
	struct brcmf_sdio_hdrinfo hd_info = {0};
2229

2230 2231 2232 2233 2234 2235 2236 2237
	txseq = bus->tx_seq;
	total_len = 0;
	skb_queue_walk(pktq, pkt_next) {
		/* alignment packet inserted in previous
		 * loop cycle can be skipped as it is
		 * already properly aligned and does not
		 * need an sdpcm header.
		 */
2238
		if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
2239
			continue;
2240

2241 2242 2243 2244 2245 2246
		/* align packet data pointer */
		ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
		if (ret < 0)
			return ret;
		head_pad = (u16)ret;
		if (head_pad)
2247
			memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
2248

2249
		total_len += pkt_next->len;
2250

2251
		hd_info.len = pkt_next->len;
2252 2253 2254 2255 2256 2257 2258 2259 2260
		hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
		if (bus->txglom && pktq->qlen > 1) {
			ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
						       pkt_next, total_len);
			if (ret < 0)
				return ret;
			hd_info.tail_pad = (u16)ret;
			total_len += (u16)ret;
		}
2261

2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
		hd_info.channel = chan;
		hd_info.dat_offset = head_pad + bus->tx_hdrlen;
		hd_info.seq_num = txseq++;

		/* Now fill the header */
		brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);

		if (BRCMF_BYTES_ON() &&
		    ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
		     (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
2272
			brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
2273 2274
					   "Tx Frame:\n");
		else if (BRCMF_HDRS_ON())
2275
			brcmf_dbg_hex_dump(true, pkt_next->data,
2276 2277 2278 2279 2280 2281 2282 2283
					   head_pad + bus->tx_hdrlen,
					   "Tx Header:\n");
	}
	/* Hardware length tag of the first packet should be total
	 * length of the chain (including padding)
	 */
	if (bus->txglom)
		brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
2284 2285
	return 0;
}
2286

2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
/**
 * brcmf_sdio_txpkt_postp - packet post processing for transmit
 * @bus: brcmf_sdio structure pointer
 * @pktq: packet list pointer
 *
 * Processes to be applied to the packet
 *	- Remove head padding
 *	- Remove tail padding
 */
static void
brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
{
	u8 *hdr;
	u32 dat_offset;
2301
	u16 tail_pad;
2302
	u16 dummy_flags, chop_len;
2303 2304 2305
	struct sk_buff *pkt_next, *tmp, *pkt_prev;

	skb_queue_walk_safe(pktq, pkt_next, tmp) {
2306
		dummy_flags = *(u16 *)(pkt_next->cb);
2307 2308
		if (dummy_flags & ALIGN_SKB_FLAG) {
			chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
2309 2310 2311 2312 2313 2314 2315
			if (chop_len) {
				pkt_prev = pkt_next->prev;
				skb_put(pkt_prev, chop_len);
			}
			__skb_unlink(pkt_next, pktq);
			brcmu_pkt_buf_free_skb(pkt_next);
		} else {
2316
			hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
2317 2318 2319 2320
			dat_offset = le32_to_cpu(*(__le32 *)hdr);
			dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
				     SDPCM_DOFFSET_SHIFT;
			skb_pull(pkt_next, dat_offset);
2321 2322 2323 2324
			if (bus->txglom) {
				tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
				skb_trim(pkt_next, pkt_next->len - tail_pad);
			}
2325
		}
2326
	}
2327
}
2328

2329 2330
/* Writes a HW/SW header into the packet and sends it. */
/* Assumes: (a) header space already there, (b) caller holds lock */
2331 2332
static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
			    uint chan)
2333 2334
{
	int ret;
2335
	struct sk_buff *pkt_next, *tmp;
2336 2337 2338

	brcmf_dbg(TRACE, "Enter\n");

2339
	ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
2340 2341
	if (ret)
		goto done;
2342

2343
	sdio_claim_host(bus->sdiodev->func[1]);
2344
	ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
2345
	bus->sdcnt.f2txdata++;
2346

2347 2348
	if (ret < 0)
		brcmf_sdio_txfail(bus);
2349

2350
	sdio_release_host(bus->sdiodev->func[1]);
2351 2352

done:
2353 2354 2355 2356 2357 2358 2359
	brcmf_sdio_txpkt_postp(bus, pktq);
	if (ret == 0)
		bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
	skb_queue_walk_safe(pktq, pkt_next, tmp) {
		__skb_unlink(pkt_next, pktq);
		brcmf_txcomplete(bus->sdiodev->dev, pkt_next, ret == 0);
	}
2360 2361 2362
	return ret;
}

2363
static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
2364 2365
{
	struct sk_buff *pkt;
2366
	struct sk_buff_head pktq;
2367
	u32 intstatus = 0;
2368
	int ret = 0, prec_out, i;
2369
	uint cnt = 0;
2370
	u8 tx_prec_map, pkt_num;
2371 2372 2373 2374 2375 2376

	brcmf_dbg(TRACE, "Enter\n");

	tx_prec_map = ~bus->flowcontrol;

	/* Send frames until the limit or some other event */
2377 2378 2379 2380
	for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
		pkt_num = 1;
		if (bus->txglom)
			pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
2381
					bus->sdiodev->txglomsz);
2382 2383
		pkt_num = min_t(u32, pkt_num,
				brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
2384 2385
		__skb_queue_head_init(&pktq);
		spin_lock_bh(&bus->txq_lock);
2386 2387 2388 2389 2390 2391
		for (i = 0; i < pkt_num; i++) {
			pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
					      &prec_out);
			if (pkt == NULL)
				break;
			__skb_queue_tail(&pktq, pkt);
2392
		}
2393
		spin_unlock_bh(&bus->txq_lock);
2394
		if (i == 0)
2395
			break;
2396

2397
		ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
2398

2399
		cnt += i;
2400 2401

		/* In poll mode, need to check for other events */
2402
		if (!bus->intr) {
2403
			/* Check device status, signal pending interrupt */
2404
			sdio_claim_host(bus->sdiodev->func[1]);
2405 2406 2407
			ret = r_sdreg32(bus, &intstatus,
					offsetof(struct sdpcmd_regs,
						 intstatus));
2408
			sdio_release_host(bus->sdiodev->func[1]);
2409
			bus->sdcnt.f2txdata++;
2410
			if (ret != 0)
2411 2412
				break;
			if (intstatus & bus->hostintmask)
2413
				atomic_set(&bus->ipend, 1);
2414 2415 2416 2417
		}
	}

	/* Deflow-control stack if needed */
2418
	if ((bus->sdiodev->state == BRCMF_SDIOD_DATA) &&
2419
	    bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
2420 2421
		bus->txoff = false;
		brcmf_txflowblock(bus->sdiodev->dev, false);
2422
	}
2423 2424 2425 2426

	return cnt;
}

2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488
static int brcmf_sdio_tx_ctrlframe(struct brcmf_sdio *bus, u8 *frame, u16 len)
{
	u8 doff;
	u16 pad;
	uint retries = 0;
	struct brcmf_sdio_hdrinfo hd_info = {0};
	int ret;

	brcmf_dbg(TRACE, "Enter\n");

	/* Back the pointer to make room for bus header */
	frame -= bus->tx_hdrlen;
	len += bus->tx_hdrlen;

	/* Add alignment padding (optional for ctl frames) */
	doff = ((unsigned long)frame % bus->head_align);
	if (doff) {
		frame -= doff;
		len += doff;
		memset(frame + bus->tx_hdrlen, 0, doff);
	}

	/* Round send length to next SDIO block */
	pad = 0;
	if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
		pad = bus->blocksize - (len % bus->blocksize);
		if ((pad > bus->roundup) || (pad >= bus->blocksize))
			pad = 0;
	} else if (len % bus->head_align) {
		pad = bus->head_align - (len % bus->head_align);
	}
	len += pad;

	hd_info.len = len - pad;
	hd_info.channel = SDPCM_CONTROL_CHANNEL;
	hd_info.dat_offset = doff + bus->tx_hdrlen;
	hd_info.seq_num = bus->tx_seq;
	hd_info.lastfrm = true;
	hd_info.tail_pad = pad;
	brcmf_sdio_hdpack(bus, frame, &hd_info);

	if (bus->txglom)
		brcmf_sdio_update_hwhdr(frame, len);

	brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
			   frame, len, "Tx Frame:\n");
	brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
			   BRCMF_HDRS_ON(),
			   frame, min_t(u16, len, 16), "TxHdr:\n");

	do {
		ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);

		if (ret < 0)
			brcmf_sdio_txfail(bus);
		else
			bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
	} while (ret < 0 && retries++ < TXRETRIES);

	return ret;
}

2489
static void brcmf_sdio_bus_stop(struct device *dev)
2490 2491 2492 2493 2494
{
	u32 local_hostintmask;
	u8 saveclk;
	int err;
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2495
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
	struct brcmf_sdio *bus = sdiodev->bus;

	brcmf_dbg(TRACE, "Enter\n");

	if (bus->watchdog_tsk) {
		send_sig(SIGTERM, bus->watchdog_tsk, 1);
		kthread_stop(bus->watchdog_tsk);
		bus->watchdog_tsk = NULL;
	}

2506
	if (sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
		sdio_claim_host(sdiodev->func[1]);

		/* Enable clock for device interrupts */
		brcmf_sdio_bus_sleep(bus, false, false);

		/* Disable and clear interrupts at the chip level also */
		w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
		local_hostintmask = bus->hostintmask;
		bus->hostintmask = 0;

		/* Force backplane clocks to assure F2 interrupt propagates */
		saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
					    &err);
		if (!err)
			brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
					  (saveclk | SBSDIO_FORCE_HT), &err);
		if (err)
			brcmf_err("Failed to force clock for F2: err %d\n",
				  err);
2526

2527 2528 2529
		/* Turn off the bus (F2), free any pending packets */
		brcmf_dbg(INTR, "disable SDIO interrupts\n");
		sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
2530

2531 2532 2533
		/* Clear any pending interrupts now that F2 is disabled */
		w_sdreg32(bus, local_hostintmask,
			  offsetof(struct sdpcmd_regs, intstatus));
2534

2535
		sdio_release_host(sdiodev->func[1]);
2536 2537 2538 2539 2540
	}
	/* Clear the data packet queues */
	brcmu_pktq_flush(&bus->txq, true, NULL, NULL);

	/* Clear any held glomming stuff */
2541
	brcmu_pkt_buf_free_skb(bus->glomd);
2542
	brcmf_sdio_free_glom(bus);
2543 2544

	/* Clear rx control and wake any waiters */
2545
	spin_lock_bh(&bus->rxctl_lock);
2546
	bus->rxlen = 0;
2547
	spin_unlock_bh(&bus->rxctl_lock);
2548
	brcmf_sdio_dcmd_resp_wake(bus);
2549 2550 2551 2552 2553 2554

	/* Reset some F2 state stuff */
	bus->rxskip = false;
	bus->tx_seq = bus->rx_seq = 0;
}

2555
static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
2556 2557 2558
{
	unsigned long flags;

2559 2560 2561 2562 2563 2564 2565
	if (bus->sdiodev->oob_irq_requested) {
		spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
		if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
			enable_irq(bus->sdiodev->pdata->oob_irq_nr);
			bus->sdiodev->irq_en = true;
		}
		spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
2566 2567 2568
	}
}

2569 2570
static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
{
2571
	struct brcmf_core *buscore;
2572 2573
	u32 addr;
	unsigned long val;
2574
	int ret;
2575

2576 2577
	buscore = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
	addr = buscore->base + offsetof(struct sdpcmd_regs, intstatus);
2578

2579
	val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
2580 2581
	bus->sdcnt.f1regdata++;
	if (ret != 0)
2582
		return ret;
2583 2584 2585 2586 2587 2588

	val &= bus->hostintmask;
	atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));

	/* Clear interrupts */
	if (val) {
2589
		brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
2590
		bus->sdcnt.f1regdata++;
2591
		atomic_or(val, &bus->intstatus);
2592 2593 2594 2595 2596
	}

	return ret;
}

2597
static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
2598
{
2599 2600
	u32 newstatus = 0;
	unsigned long intstatus;
2601
	uint txlimit = bus->txbound;	/* Tx frames to send before resched */
2602
	uint framecnt;			/* Temporary counter of tx/rx frames */
2603
	int err = 0;
2604 2605 2606

	brcmf_dbg(TRACE, "Enter\n");

2607
	sdio_claim_host(bus->sdiodev->func[1]);
2608 2609

	/* If waiting for HTAVAIL, check status */
2610
	if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
2611 2612
		u8 clkctl, devctl = 0;

J
Joe Perches 已提交
2613
#ifdef DEBUG
2614
		/* Check for inconsistent device control */
2615 2616
		devctl = brcmf_sdiod_regrb(bus->sdiodev,
					   SBSDIO_DEVICE_CTL, &err);
J
Joe Perches 已提交
2617
#endif				/* DEBUG */
2618 2619

		/* Read CSR, if clock on switch to AVAIL, else ignore */
2620 2621
		clkctl = brcmf_sdiod_regrb(bus->sdiodev,
					   SBSDIO_FUNC1_CHIPCLKCSR, &err);
2622

2623
		brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
2624 2625 2626
			  devctl, clkctl);

		if (SBSDIO_HTAV(clkctl)) {
2627 2628
			devctl = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_DEVICE_CTL, &err);
2629
			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
2630 2631
			brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					  devctl, &err);
2632 2633 2634 2635 2636
			bus->clkstate = CLK_AVAIL;
		}
	}

	/* Make sure backplane clock is on */
2637
	brcmf_sdio_bus_sleep(bus, false, true);
2638 2639

	/* Pending interrupt indicates new device status */
2640 2641
	if (atomic_read(&bus->ipend) > 0) {
		atomic_set(&bus->ipend, 0);
2642
		err = brcmf_sdio_intr_rstatus(bus);
2643 2644
	}

2645 2646
	/* Start with leftover status bits */
	intstatus = atomic_xchg(&bus->intstatus, 0);
2647 2648 2649 2650 2651 2652 2653

	/* Handle flow-control change: read new state in case our ack
	 * crossed another change interrupt.  If change still set, assume
	 * FC ON for safety, let next loop through do the debounce.
	 */
	if (intstatus & I_HMB_FC_CHANGE) {
		intstatus &= ~I_HMB_FC_CHANGE;
2654 2655
		err = w_sdreg32(bus, I_HMB_FC_CHANGE,
				offsetof(struct sdpcmd_regs, intstatus));
2656

2657 2658
		err = r_sdreg32(bus, &newstatus,
				offsetof(struct sdpcmd_regs, intstatus));
2659
		bus->sdcnt.f1regdata += 2;
2660 2661
		atomic_set(&bus->fcstate,
			   !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
2662 2663 2664 2665 2666 2667
		intstatus |= (newstatus & bus->hostintmask);
	}

	/* Handle host mailbox indication */
	if (intstatus & I_HMB_HOST_INT) {
		intstatus &= ~I_HMB_HOST_INT;
2668
		intstatus |= brcmf_sdio_hostmail(bus);
2669 2670
	}

2671
	sdio_release_host(bus->sdiodev->func[1]);
2672

2673 2674
	/* Generally don't ask for these, can get CRC errors... */
	if (intstatus & I_WR_OOSYNC) {
2675
		brcmf_err("Dongle reports WR_OOSYNC\n");
2676 2677 2678 2679
		intstatus &= ~I_WR_OOSYNC;
	}

	if (intstatus & I_RD_OOSYNC) {
2680
		brcmf_err("Dongle reports RD_OOSYNC\n");
2681 2682 2683 2684
		intstatus &= ~I_RD_OOSYNC;
	}

	if (intstatus & I_SBINT) {
2685
		brcmf_err("Dongle reports SBINT\n");
2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699
		intstatus &= ~I_SBINT;
	}

	/* Would be active due to wake-wlan in gSPI */
	if (intstatus & I_CHIPACTIVE) {
		brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
		intstatus &= ~I_CHIPACTIVE;
	}

	/* Ignore frame indications if rxskip is set */
	if (bus->rxskip)
		intstatus &= ~I_HMB_FRAME_IND;

	/* On frame indication, read available frames */
2700 2701
	if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
		brcmf_sdio_readframes(bus, bus->rxbound);
2702
		if (!bus->rxpending)
2703 2704 2705 2706
			intstatus &= ~I_HMB_FRAME_IND;
	}

	/* Keep still-pending events for next scheduling */
2707
	if (intstatus)
2708
		atomic_or(intstatus, &bus->intstatus);
2709

2710
	brcmf_sdio_clrintr(bus);
2711

2712
	if (bus->ctrl_frame_stat && (bus->clkstate == CLK_AVAIL) &&
2713 2714
	    data_ok(bus)) {
		sdio_claim_host(bus->sdiodev->func[1]);
2715 2716 2717 2718
		if (bus->ctrl_frame_stat) {
			err = brcmf_sdio_tx_ctrlframe(bus,  bus->ctrl_frame_buf,
						      bus->ctrl_frame_len);
			bus->ctrl_frame_err = err;
2719
			wmb();
2720 2721
			bus->ctrl_frame_stat = false;
		}
2722 2723
		sdio_release_host(bus->sdiodev->func[1]);
		brcmf_sdio_wait_event_wakeup(bus);
2724 2725
	}
	/* Send queued frames (limit 1 if rx may still be pending) */
2726 2727 2728
	if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
	    brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit &&
	    data_ok(bus)) {
2729 2730
		framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
					    txlimit;
2731
		brcmf_sdio_sendfromq(bus, framecnt);
2732 2733
	}

2734
	if ((bus->sdiodev->state != BRCMF_SDIOD_DATA) || (err != 0)) {
2735
		brcmf_err("failed backplane access over SDIO, halting operation\n");
2736
		atomic_set(&bus->intstatus, 0);
2737
		if (bus->ctrl_frame_stat) {
2738 2739 2740
			sdio_claim_host(bus->sdiodev->func[1]);
			if (bus->ctrl_frame_stat) {
				bus->ctrl_frame_err = -ENODEV;
2741
				wmb();
2742 2743 2744 2745
				bus->ctrl_frame_stat = false;
				brcmf_sdio_wait_event_wakeup(bus);
			}
			sdio_release_host(bus->sdiodev->func[1]);
2746
		}
2747 2748 2749 2750
	} else if (atomic_read(&bus->intstatus) ||
		   atomic_read(&bus->ipend) > 0 ||
		   (!atomic_read(&bus->fcstate) &&
		    brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
2751
		    data_ok(bus))) {
2752
		bus->dpc_triggered = true;
2753 2754 2755
	}
}

2756
static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
2757 2758 2759 2760 2761 2762 2763 2764
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;

	return &bus->txq;
}

2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806
static bool brcmf_sdio_prec_enq(struct pktq *q, struct sk_buff *pkt, int prec)
{
	struct sk_buff *p;
	int eprec = -1;		/* precedence to evict from */

	/* Fast case, precedence queue is not full and we are also not
	 * exceeding total queue length
	 */
	if (!pktq_pfull(q, prec) && !pktq_full(q)) {
		brcmu_pktq_penq(q, prec, pkt);
		return true;
	}

	/* Determine precedence from which to evict packet, if any */
	if (pktq_pfull(q, prec)) {
		eprec = prec;
	} else if (pktq_full(q)) {
		p = brcmu_pktq_peek_tail(q, &eprec);
		if (eprec > prec)
			return false;
	}

	/* Evict if needed */
	if (eprec >= 0) {
		/* Detect queueing to unconfigured precedence */
		if (eprec == prec)
			return false;	/* refuse newer (incoming) packet */
		/* Evict packet according to discard policy */
		p = brcmu_pktq_pdeq_tail(q, eprec);
		if (p == NULL)
			brcmf_err("brcmu_pktq_pdeq_tail() failed\n");
		brcmu_pkt_buf_free_skb(p);
	}

	/* Enqueue */
	p = brcmu_pktq_penq(q, prec, pkt);
	if (p == NULL)
		brcmf_err("brcmu_pktq_penq() failed\n");

	return p != NULL;
}

2807
static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
2808 2809
{
	int ret = -EBADE;
2810
	uint prec;
2811
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2812
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2813
	struct brcmf_sdio *bus = sdiodev->bus;
2814

2815
	brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
2816 2817
	if (sdiodev->state != BRCMF_SDIOD_DATA)
		return -EIO;
2818 2819

	/* Add space for the header */
2820
	skb_push(pkt, bus->tx_hdrlen);
2821 2822 2823 2824 2825 2826 2827
	/* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */

	prec = prio2prec((pkt->priority & PRIOMASK));

	/* Check for existing queue, current flow-control,
			 pending event, or pending clock */
	brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
2828
	bus->sdcnt.fcqueued++;
2829 2830

	/* Priority based enq */
2831
	spin_lock_bh(&bus->txq_lock);
2832 2833
	/* reset bus_flags in packet cb */
	*(u16 *)(pkt->cb) = 0;
2834
	if (!brcmf_sdio_prec_enq(&bus->txq, pkt, prec)) {
2835
		skb_pull(pkt, bus->tx_hdrlen);
2836
		brcmf_err("out of bus->txq !!!\n");
2837 2838 2839 2840 2841
		ret = -ENOSR;
	} else {
		ret = 0;
	}

2842
	if (pktq_len(&bus->txq) >= TXHI) {
2843
		bus->txoff = true;
2844
		brcmf_txflowblock(dev, true);
2845
	}
2846
	spin_unlock_bh(&bus->txq_lock);
2847

J
Joe Perches 已提交
2848
#ifdef DEBUG
2849 2850 2851
	if (pktq_plen(&bus->txq, prec) > qcount[prec])
		qcount[prec] = pktq_plen(&bus->txq, prec);
#endif
2852

2853
	brcmf_sdio_trigger_dpc(bus);
2854 2855 2856
	return ret;
}

J
Joe Perches 已提交
2857
#ifdef DEBUG
2858 2859
#define CONSOLE_LINE_MAX	192

2860
static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872
{
	struct brcmf_console *c = &bus->console;
	u8 line[CONSOLE_LINE_MAX], ch;
	u32 n, idx, addr;
	int rv;

	/* Don't do anything until FWREADY updates console address */
	if (bus->console_addr == 0)
		return 0;

	/* Read console log struct */
	addr = bus->console_addr + offsetof(struct rte_console, log_le);
2873 2874
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
			       sizeof(c->log_le));
2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898
	if (rv < 0)
		return rv;

	/* Allocate console buffer (one time only) */
	if (c->buf == NULL) {
		c->bufsize = le32_to_cpu(c->log_le.buf_size);
		c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
		if (c->buf == NULL)
			return -ENOMEM;
	}

	idx = le32_to_cpu(c->log_le.idx);

	/* Protect against corrupt value */
	if (idx > c->bufsize)
		return -EBADE;

	/* Skip reading the console buffer if the index pointer
	 has not moved */
	if (idx == c->last)
		return 0;

	/* Read the console buffer */
	addr = le32_to_cpu(c->log_le.buf);
2899
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927
	if (rv < 0)
		return rv;

	while (c->last != idx) {
		for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
			if (c->last == idx) {
				/* This would output a partial line.
				 * Instead, back up
				 * the buffer pointer and output this
				 * line next time around.
				 */
				if (c->last >= n)
					c->last -= n;
				else
					c->last = c->bufsize - n;
				goto break2;
			}
			ch = c->buf[c->last];
			c->last = (c->last + 1) % c->bufsize;
			if (ch == '\n')
				break;
			line[n] = ch;
		}

		if (n > 0) {
			if (line[n - 1] == '\r')
				n--;
			line[n] = 0;
2928
			pr_debug("CONSOLE: %s\n", line);
2929 2930 2931 2932 2933 2934
		}
	}
break2:

	return 0;
}
J
Joe Perches 已提交
2935
#endif				/* DEBUG */
2936

2937
static int
2938
brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
2939
{
2940
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2941
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2942
	struct brcmf_sdio *bus = sdiodev->bus;
2943
	int ret;
2944 2945

	brcmf_dbg(TRACE, "Enter\n");
2946 2947
	if (sdiodev->state != BRCMF_SDIOD_DATA)
		return -EIO;
2948

2949 2950 2951
	/* Send from dpc */
	bus->ctrl_frame_buf = msg;
	bus->ctrl_frame_len = msglen;
2952
	wmb();
2953 2954
	bus->ctrl_frame_stat = true;

2955
	brcmf_sdio_trigger_dpc(bus);
2956 2957
	wait_event_interruptible_timeout(bus->ctrl_wait, !bus->ctrl_frame_stat,
					 msecs_to_jiffies(CTL_DONE_TIMEOUT));
2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968
	ret = 0;
	if (bus->ctrl_frame_stat) {
		sdio_claim_host(bus->sdiodev->func[1]);
		if (bus->ctrl_frame_stat) {
			brcmf_dbg(SDIO, "ctrl_frame timeout\n");
			bus->ctrl_frame_stat = false;
			ret = -ETIMEDOUT;
		}
		sdio_release_host(bus->sdiodev->func[1]);
	}
	if (!ret) {
2969 2970
		brcmf_dbg(SDIO, "ctrl_frame complete, err=%d\n",
			  bus->ctrl_frame_err);
2971
		rmb();
2972
		ret = bus->ctrl_frame_err;
2973 2974 2975
	}

	if (ret)
2976
		bus->sdcnt.tx_ctlerrs++;
2977
	else
2978
		bus->sdcnt.tx_ctlpkts++;
2979

2980
	return ret;
2981 2982
}

2983
#ifdef DEBUG
2984 2985
static int brcmf_sdio_dump_console(struct seq_file *seq, struct brcmf_sdio *bus,
				   struct sdpcm_shared *sh)
2986 2987 2988 2989 2990 2991 2992 2993
{
	u32 addr, console_ptr, console_size, console_index;
	char *conbuf = NULL;
	__le32 sh_val;
	int rv;

	/* obtain console information from device memory */
	addr = sh->console_addr + offsetof(struct rte_console, log_le);
2994 2995
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
			       (u8 *)&sh_val, sizeof(u32));
2996 2997 2998 2999 3000
	if (rv < 0)
		return rv;
	console_ptr = le32_to_cpu(sh_val);

	addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
3001 3002
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
			       (u8 *)&sh_val, sizeof(u32));
3003 3004 3005 3006 3007
	if (rv < 0)
		return rv;
	console_size = le32_to_cpu(sh_val);

	addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
3008 3009
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
			       (u8 *)&sh_val, sizeof(u32));
3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
	if (rv < 0)
		return rv;
	console_index = le32_to_cpu(sh_val);

	/* allocate buffer for console data */
	if (console_size <= CONSOLE_BUFFER_MAX)
		conbuf = vzalloc(console_size+1);

	if (!conbuf)
		return -ENOMEM;

	/* obtain the console data from device */
	conbuf[console_size] = '\0';
3023 3024
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
			       console_size);
3025 3026 3027
	if (rv < 0)
		goto done;

3028 3029
	rv = seq_write(seq, conbuf + console_index,
		       console_size - console_index);
3030 3031 3032
	if (rv < 0)
		goto done;

3033 3034 3035
	if (console_index > 0)
		rv = seq_write(seq, conbuf, console_index - 1);

3036 3037 3038 3039 3040
done:
	vfree(conbuf);
	return rv;
}

3041 3042
static int brcmf_sdio_trap_info(struct seq_file *seq, struct brcmf_sdio *bus,
				struct sdpcm_shared *sh)
3043
{
3044
	int error;
3045 3046
	struct brcmf_trap_info tr;

3047 3048
	if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
		brcmf_dbg(INFO, "no trap in firmware\n");
3049
		return 0;
3050
	}
3051

3052 3053
	error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
				  sizeof(struct brcmf_trap_info));
3054 3055 3056
	if (error < 0)
		return error;

3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072
	seq_printf(seq,
		   "dongle trap info: type 0x%x @ epc 0x%08x\n"
		   "  cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
		   "  lr   0x%08x pc   0x%08x offset 0x%x\n"
		   "  r0   0x%08x r1   0x%08x r2 0x%08x r3 0x%08x\n"
		   "  r4   0x%08x r5   0x%08x r6 0x%08x r7 0x%08x\n",
		   le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
		   le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
		   le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
		   le32_to_cpu(tr.pc), sh->trap_addr,
		   le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
		   le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
		   le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
		   le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));

	return 0;
3073 3074
}

3075 3076
static int brcmf_sdio_assert_info(struct seq_file *seq, struct brcmf_sdio *bus,
				  struct sdpcm_shared *sh)
3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089
{
	int error = 0;
	char file[80] = "?";
	char expr[80] = "<???>";

	if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
		brcmf_dbg(INFO, "firmware not built with -assert\n");
		return 0;
	} else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
		brcmf_dbg(INFO, "no assert in dongle\n");
		return 0;
	}

3090
	sdio_claim_host(bus->sdiodev->func[1]);
3091
	if (sh->assert_file_addr != 0) {
3092 3093
		error = brcmf_sdiod_ramrw(bus->sdiodev, false,
					  sh->assert_file_addr, (u8 *)file, 80);
3094 3095 3096 3097
		if (error < 0)
			return error;
	}
	if (sh->assert_exp_addr != 0) {
3098 3099
		error = brcmf_sdiod_ramrw(bus->sdiodev, false,
					  sh->assert_exp_addr, (u8 *)expr, 80);
3100 3101 3102
		if (error < 0)
			return error;
	}
3103
	sdio_release_host(bus->sdiodev->func[1]);
3104

3105 3106 3107
	seq_printf(seq, "dongle assert: %s:%d: assert(%s)\n",
		   file, sh->assert_line, expr);
	return 0;
3108 3109
}

3110
static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122
{
	int error;
	struct sdpcm_shared sh;

	error = brcmf_sdio_readshared(bus, &sh);

	if (error < 0)
		return error;

	if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
		brcmf_dbg(INFO, "firmware not built with -assert\n");
	else if (sh.flags & SDPCM_SHARED_ASSERT)
3123
		brcmf_err("assertion in dongle\n");
3124 3125

	if (sh.flags & SDPCM_SHARED_TRAP)
3126
		brcmf_err("firmware trap in dongle\n");
3127 3128 3129 3130

	return 0;
}

3131
static int brcmf_sdio_died_dump(struct seq_file *seq, struct brcmf_sdio *bus)
3132 3133 3134 3135 3136 3137 3138 3139
{
	int error = 0;
	struct sdpcm_shared sh;

	error = brcmf_sdio_readshared(bus, &sh);
	if (error < 0)
		goto done;

3140
	error = brcmf_sdio_assert_info(seq, bus, &sh);
3141 3142
	if (error < 0)
		goto done;
3143

3144
	error = brcmf_sdio_trap_info(seq, bus, &sh);
3145 3146
	if (error < 0)
		goto done;
3147

3148
	error = brcmf_sdio_dump_console(seq, bus, &sh);
3149 3150 3151 3152 3153

done:
	return error;
}

3154
static int brcmf_sdio_forensic_read(struct seq_file *seq, void *data)
3155
{
3156 3157
	struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
	struct brcmf_sdio *bus = bus_if->bus_priv.sdio->bus;
3158

3159 3160 3161
	return brcmf_sdio_died_dump(seq, bus);
}

3162
static int brcmf_debugfs_sdio_count_read(struct seq_file *seq, void *data)
3163
{
3164 3165 3166
	struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio_count *sdcnt = &sdiodev->bus->sdcnt;
3167

3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199
	seq_printf(seq,
		   "intrcount:    %u\nlastintrs:    %u\n"
		   "pollcnt:      %u\nregfails:     %u\n"
		   "tx_sderrs:    %u\nfcqueued:     %u\n"
		   "rxrtx:        %u\nrx_toolong:   %u\n"
		   "rxc_errors:   %u\nrx_hdrfail:   %u\n"
		   "rx_badhdr:    %u\nrx_badseq:    %u\n"
		   "fc_rcvd:      %u\nfc_xoff:      %u\n"
		   "fc_xon:       %u\nrxglomfail:   %u\n"
		   "rxglomframes: %u\nrxglompkts:   %u\n"
		   "f2rxhdrs:     %u\nf2rxdata:     %u\n"
		   "f2txdata:     %u\nf1regdata:    %u\n"
		   "tickcnt:      %u\ntx_ctlerrs:   %lu\n"
		   "tx_ctlpkts:   %lu\nrx_ctlerrs:   %lu\n"
		   "rx_ctlpkts:   %lu\nrx_readahead: %lu\n",
		   sdcnt->intrcount, sdcnt->lastintrs,
		   sdcnt->pollcnt, sdcnt->regfails,
		   sdcnt->tx_sderrs, sdcnt->fcqueued,
		   sdcnt->rxrtx, sdcnt->rx_toolong,
		   sdcnt->rxc_errors, sdcnt->rx_hdrfail,
		   sdcnt->rx_badhdr, sdcnt->rx_badseq,
		   sdcnt->fc_rcvd, sdcnt->fc_xoff,
		   sdcnt->fc_xon, sdcnt->rxglomfail,
		   sdcnt->rxglomframes, sdcnt->rxglompkts,
		   sdcnt->f2rxhdrs, sdcnt->f2rxdata,
		   sdcnt->f2txdata, sdcnt->f1regdata,
		   sdcnt->tickcnt, sdcnt->tx_ctlerrs,
		   sdcnt->tx_ctlpkts, sdcnt->rx_ctlerrs,
		   sdcnt->rx_ctlpkts, sdcnt->rx_readahead_cnt);

	return 0;
}
3200

3201 3202 3203
static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
{
	struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
3204
	struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
3205

3206 3207 3208
	if (IS_ERR_OR_NULL(dentry))
		return;

3209 3210
	bus->console_interval = BRCMF_CONSOLE;

3211 3212 3213
	brcmf_debugfs_add_entry(drvr, "forensics", brcmf_sdio_forensic_read);
	brcmf_debugfs_add_entry(drvr, "counters",
				brcmf_debugfs_sdio_count_read);
3214 3215
	debugfs_create_u32("console_interval", 0644, dentry,
			   &bus->console_interval);
3216 3217
}
#else
3218
static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
3219 3220 3221 3222
{
	return 0;
}

3223 3224 3225 3226 3227
static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
{
}
#endif /* DEBUG */

3228
static int
3229
brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
3230 3231 3232 3233
{
	int timeleft;
	uint rxlen = 0;
	bool pending;
3234
	u8 *buf;
3235
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3236
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3237
	struct brcmf_sdio *bus = sdiodev->bus;
3238 3239

	brcmf_dbg(TRACE, "Enter\n");
3240 3241
	if (sdiodev->state != BRCMF_SDIOD_DATA)
		return -EIO;
3242 3243

	/* Wait until control frame is available */
3244
	timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
3245

3246
	spin_lock_bh(&bus->rxctl_lock);
3247 3248
	rxlen = bus->rxlen;
	memcpy(msg, bus->rxctl, min(msglen, rxlen));
3249 3250 3251
	bus->rxctl = NULL;
	buf = bus->rxctl_orig;
	bus->rxctl_orig = NULL;
3252
	bus->rxlen = 0;
3253 3254
	spin_unlock_bh(&bus->rxctl_lock);
	vfree(buf);
3255 3256 3257 3258 3259

	if (rxlen) {
		brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
			  rxlen, msglen);
	} else if (timeleft == 0) {
3260
		brcmf_err("resumed on timeout\n");
3261
		brcmf_sdio_checkdied(bus);
3262
	} else if (pending) {
3263 3264 3265 3266
		brcmf_dbg(CTL, "cancelled\n");
		return -ERESTARTSYS;
	} else {
		brcmf_dbg(CTL, "resumed for unknown reason?\n");
3267
		brcmf_sdio_checkdied(bus);
3268 3269 3270
	}

	if (rxlen)
3271
		bus->sdcnt.rx_ctlpkts++;
3272
	else
3273
		bus->sdcnt.rx_ctlerrs++;
3274 3275 3276 3277

	return rxlen ? (int)rxlen : -ETIMEDOUT;
}

3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331
#ifdef DEBUG
static bool
brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
			u8 *ram_data, uint ram_sz)
{
	char *ram_cmp;
	int err;
	bool ret = true;
	int address;
	int offset;
	int len;

	/* read back and verify */
	brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
		  ram_sz);
	ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
	/* do not proceed while no memory but  */
	if (!ram_cmp)
		return true;

	address = ram_addr;
	offset = 0;
	while (offset < ram_sz) {
		len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
		      ram_sz - offset;
		err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
		if (err) {
			brcmf_err("error %d on reading %d membytes at 0x%08x\n",
				  err, len, address);
			ret = false;
			break;
		} else if (memcmp(ram_cmp, &ram_data[offset], len)) {
			brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
				  offset, len);
			ret = false;
			break;
		}
		offset += len;
		address += len;
	}

	kfree(ram_cmp);

	return ret;
}
#else	/* DEBUG */
static bool
brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
			u8 *ram_data, uint ram_sz)
{
	return true;
}
#endif	/* DEBUG */

3332 3333
static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
					 const struct firmware *fw)
3334
{
3335 3336
	int err;

3337 3338
	brcmf_dbg(TRACE, "Enter\n");

3339 3340 3341 3342 3343 3344 3345 3346
	err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
				(u8 *)fw->data, fw->size);
	if (err)
		brcmf_err("error %d on writing %d membytes at 0x%08x\n",
			  err, (int)fw->size, bus->ci->rambase);
	else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
					  (u8 *)fw->data, fw->size))
		err = -EIO;
3347

3348
	return err;
3349 3350
}

3351
static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
3352
				     void *vars, u32 varsz)
3353
{
3354 3355 3356 3357
	int address;
	int err;

	brcmf_dbg(TRACE, "Enter\n");
3358

3359 3360 3361 3362 3363 3364 3365 3366 3367
	address = bus->ci->ramsize - varsz + bus->ci->rambase;
	err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
	if (err)
		brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
			  err, varsz, address);
	else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
		err = -EIO;

	return err;
3368 3369
}

3370 3371 3372
static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus,
					const struct firmware *fw,
					void *nvram, u32 nvlen)
3373
{
3374
	int bcmerror = -EFAULT;
3375
	u32 rstvec;
3376 3377 3378

	sdio_claim_host(bus->sdiodev->func[1]);
	brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
3379

3380 3381 3382 3383 3384 3385
	rstvec = get_unaligned_le32(fw->data);
	brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);

	bcmerror = brcmf_sdio_download_code_file(bus, fw);
	release_firmware(fw);
	if (bcmerror) {
3386
		brcmf_err("dongle image file download failed\n");
3387
		brcmf_fw_nvram_free(nvram);
3388 3389 3390
		goto err;
	}

3391 3392
	bcmerror = brcmf_sdio_download_nvram(bus, nvram, nvlen);
	brcmf_fw_nvram_free(nvram);
3393
	if (bcmerror) {
3394
		brcmf_err("dongle nvram file download failed\n");
3395 3396
		goto err;
	}
3397 3398

	/* Take arm out of reset */
3399
	if (!brcmf_chip_set_active(bus->ci, rstvec)) {
3400
		brcmf_err("error getting out of ARM core reset\n");
3401 3402 3403
		goto err;
	}

3404
	/* Allow full data communication using DPC from now on. */
3405
	brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
3406 3407 3408
	bcmerror = 0;

err:
3409 3410
	brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
	sdio_release_host(bus->sdiodev->func[1]);
3411 3412 3413
	return bcmerror;
}

3414
static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
3415 3416 3417 3418 3419 3420
{
	int err = 0;
	u8 val;

	brcmf_dbg(TRACE, "Enter\n");

3421
	val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
3422 3423 3424 3425 3426 3427
	if (err) {
		brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
		return;
	}

	val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
3428
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
3429 3430 3431 3432 3433 3434
	if (err) {
		brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
		return;
	}

	/* Add CMD14 Support */
3435 3436 3437 3438
	brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
			  (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
			   SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
			  &err);
3439 3440 3441 3442 3443
	if (err) {
		brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
		return;
	}

3444 3445
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
			  SBSDIO_FORCE_HT, &err);
3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456
	if (err) {
		brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
		return;
	}

	/* set flag */
	bus->sr_enabled = true;
	brcmf_dbg(INFO, "SR enabled\n");
}

/* enable KSO bit */
3457
static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
3458 3459 3460 3461 3462 3463 3464
{
	u8 val;
	int err = 0;

	brcmf_dbg(TRACE, "Enter\n");

	/* KSO bit added in SDIO core rev 12 */
3465
	if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12)
3466 3467
		return 0;

3468
	val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
3469 3470 3471 3472 3473 3474 3475 3476
	if (err) {
		brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
		return err;
	}

	if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
		val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
			SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
3477 3478
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
				  val, &err);
3479 3480 3481 3482 3483 3484 3485 3486 3487 3488
		if (err) {
			brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
			return err;
		}
	}

	return 0;
}


3489
static int brcmf_sdio_bus_preinit(struct device *dev)
3490 3491 3492 3493
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;
3494
	uint pad_size;
3495 3496 3497
	u32 value;
	int err;

3498 3499 3500 3501
	/* the commands below use the terms tx and rx from
	 * a device perspective, ie. bus:txglom affects the
	 * bus transfers from device to host.
	 */
3502
	if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12) {
3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516
		/* for sdio core rev < 12, disable txgloming */
		value = 0;
		err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
					   sizeof(u32));
	} else {
		/* otherwise, set txglomalign */
		value = 4;
		if (sdiodev->pdata)
			value = sdiodev->pdata->sd_sgentry_align;
		/* SDIO ADMA requires at least 32 bit alignment */
		value = max_t(u32, value, 4);
		err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
					   sizeof(u32));
	}
3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538

	if (err < 0)
		goto done;

	bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
	if (sdiodev->sg_support) {
		bus->txglom = false;
		value = 1;
		pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
		err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
					   &value, sizeof(u32));
		if (err < 0) {
			/* bus:rxglom is allowed to fail */
			err = 0;
		} else {
			bus->txglom = true;
			bus->tx_hdrlen += SDPCM_HWEXT_LEN;
		}
	}
	brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);

done:
3539 3540 3541
	return err;
}

3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586
static size_t brcmf_sdio_bus_get_ramsize(struct device *dev)
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;

	return bus->ci->ramsize - bus->ci->srsize;
}

static int brcmf_sdio_bus_get_memdump(struct device *dev, void *data,
				      size_t mem_size)
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;
	int err;
	int address;
	int offset;
	int len;

	brcmf_dbg(INFO, "dump at 0x%08x: size=%zu\n", bus->ci->rambase,
		  mem_size);

	address = bus->ci->rambase;
	offset = err = 0;
	sdio_claim_host(sdiodev->func[1]);
	while (offset < mem_size) {
		len = ((offset + MEMBLOCK) < mem_size) ? MEMBLOCK :
		      mem_size - offset;
		err = brcmf_sdiod_ramrw(sdiodev, false, address, data, len);
		if (err) {
			brcmf_err("error %d on reading %d membytes at 0x%08x\n",
				  err, len, address);
			goto done;
		}
		data += len;
		offset += len;
		address += len;
	}

done:
	sdio_release_host(sdiodev->func[1]);
	return err;
}

3587 3588
void brcmf_sdio_trigger_dpc(struct brcmf_sdio *bus)
{
3589 3590
	if (!bus->dpc_triggered) {
		bus->dpc_triggered = true;
3591 3592 3593 3594
		queue_work(bus->brcmf_wq, &bus->datawork);
	}
}

3595
void brcmf_sdio_isr(struct brcmf_sdio *bus)
3596 3597 3598 3599
{
	brcmf_dbg(TRACE, "Enter\n");

	if (!bus) {
3600
		brcmf_err("bus is null pointer, exiting\n");
3601 3602 3603 3604
		return;
	}

	/* Count the interrupt call */
3605
	bus->sdcnt.intrcount++;
3606 3607 3608 3609
	if (in_interrupt())
		atomic_set(&bus->ipend, 1);
	else
		if (brcmf_sdio_intr_rstatus(bus)) {
3610
			brcmf_err("failed backplane access\n");
3611
		}
3612 3613 3614

	/* Disable additional interrupts (is this needed now)? */
	if (!bus->intr)
3615
		brcmf_err("isr w/o interrupt configured!\n");
3616

3617
	bus->dpc_triggered = true;
3618
	queue_work(bus->brcmf_wq, &bus->datawork);
3619 3620
}

3621
static void brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
3622 3623 3624 3625
{
	brcmf_dbg(TIMER, "Enter\n");

	/* Poll period: check device if appropriate. */
3626 3627
	if (!bus->sr_enabled &&
	    bus->poll && (++bus->polltick >= bus->pollrate)) {
3628 3629 3630 3631 3632 3633
		u32 intstatus = 0;

		/* Reset poll tick */
		bus->polltick = 0;

		/* Check device if no interrupts */
3634 3635
		if (!bus->intr ||
		    (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
3636

3637
			if (!bus->dpc_triggered) {
3638
				u8 devpend;
3639

3640
				sdio_claim_host(bus->sdiodev->func[1]);
3641 3642 3643
				devpend = brcmf_sdiod_regrb(bus->sdiodev,
							    SDIO_CCCR_INTx,
							    NULL);
3644
				sdio_release_host(bus->sdiodev->func[1]);
3645 3646
				intstatus = devpend & (INTR_STATUS_FUNC1 |
						       INTR_STATUS_FUNC2);
3647 3648 3649 3650 3651
			}

			/* If there is something, make like the ISR and
				 schedule the DPC */
			if (intstatus) {
3652
				bus->sdcnt.pollcnt++;
3653
				atomic_set(&bus->ipend, 1);
3654

3655
				bus->dpc_triggered = true;
3656
				queue_work(bus->brcmf_wq, &bus->datawork);
3657 3658 3659 3660
			}
		}

		/* Update interrupt tracking */
3661
		bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
3662
	}
J
Joe Perches 已提交
3663
#ifdef DEBUG
3664
	/* Poll for console output periodically */
3665
	if (bus->sdiodev->state == BRCMF_SDIOD_DATA && BRCMF_FWCON_ON() &&
3666
	    bus->console_interval != 0) {
3667 3668 3669
		bus->console.count += BRCMF_WD_POLL_MS;
		if (bus->console.count >= bus->console_interval) {
			bus->console.count -= bus->console_interval;
3670
			sdio_claim_host(bus->sdiodev->func[1]);
3671
			/* Make sure backplane clock is on */
3672 3673
			brcmf_sdio_bus_sleep(bus, false, false);
			if (brcmf_sdio_readconsole(bus) < 0)
3674 3675
				/* stop on error */
				bus->console_interval = 0;
3676
			sdio_release_host(bus->sdiodev->func[1]);
3677 3678
		}
	}
J
Joe Perches 已提交
3679
#endif				/* DEBUG */
3680 3681

	/* On idle timeout clear activity flag and/or turn off clock */
3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695
	if (!bus->dpc_triggered) {
		rmb();
		if ((!bus->dpc_running) && (bus->idletime > 0) &&
		    (bus->clkstate == CLK_AVAIL)) {
			bus->idlecount++;
			if (bus->idlecount > bus->idletime) {
				brcmf_dbg(SDIO, "idle\n");
				sdio_claim_host(bus->sdiodev->func[1]);
				brcmf_sdio_wd_timer(bus, 0);
				bus->idlecount = 0;
				brcmf_sdio_bus_sleep(bus, true, false);
				sdio_release_host(bus->sdiodev->func[1]);
			}
		} else {
3696 3697
			bus->idlecount = 0;
		}
3698 3699
	} else {
		bus->idlecount = 0;
3700 3701 3702
	}
}

3703 3704 3705 3706 3707
static void brcmf_sdio_dataworker(struct work_struct *work)
{
	struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
					      datawork);

3708 3709 3710 3711
	bus->dpc_running = true;
	wmb();
	while (ACCESS_ONCE(bus->dpc_triggered)) {
		bus->dpc_triggered = false;
3712
		brcmf_sdio_dpc(bus);
3713
		bus->idlecount = 0;
3714
	}
3715
	bus->dpc_running = false;
3716 3717 3718 3719 3720
	if (brcmf_sdiod_freezing(bus->sdiodev)) {
		brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DOWN);
		brcmf_sdiod_try_freeze(bus->sdiodev);
		brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
	}
3721 3722
}

3723 3724
static void
brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
3725
			     struct brcmf_chip *ci, u32 drivestrength)
3726 3727 3728 3729
{
	const struct sdiod_drive_str *str_tab = NULL;
	u32 str_mask;
	u32 str_shift;
3730
	u32 base;
3731 3732 3733 3734 3735
	u32 i;
	u32 drivestrength_sel = 0;
	u32 cc_data_temp;
	u32 addr;

3736
	if (!(ci->cc_caps & CC_CAP_PMU))
3737 3738 3739
		return;

	switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
3740
	case SDIOD_DRVSTR_KEY(BRCM_CC_4330_CHIP_ID, 12):
3741 3742 3743 3744
		str_tab = sdiod_drvstr_tab1_1v8;
		str_mask = 0x00003800;
		str_shift = 11;
		break;
3745
	case SDIOD_DRVSTR_KEY(BRCM_CC_4334_CHIP_ID, 17):
3746 3747 3748 3749
		str_tab = sdiod_drvstr_tab6_1v8;
		str_mask = 0x00001800;
		str_shift = 11;
		break;
3750
	case SDIOD_DRVSTR_KEY(BRCM_CC_43143_CHIP_ID, 17):
3751 3752 3753 3754 3755 3756 3757 3758
		/* note: 43143 does not support tristate */
		i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
		if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
			str_tab = sdiod_drvstr_tab2_3v3;
			str_mask = 0x00000007;
			str_shift = 0;
		} else
			brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
3759
				  ci->name, drivestrength);
3760
		break;
3761
	case SDIOD_DRVSTR_KEY(BRCM_CC_43362_CHIP_ID, 13):
3762 3763 3764 3765 3766 3767
		str_tab = sdiod_drive_strength_tab5_1v8;
		str_mask = 0x00003800;
		str_shift = 11;
		break;
	default:
		brcmf_err("No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
3768
			  ci->name, ci->chiprev, ci->pmurev);
3769 3770 3771 3772 3773 3774 3775 3776 3777 3778
		break;
	}

	if (str_tab != NULL) {
		for (i = 0; str_tab[i].strength != 0; i++) {
			if (drivestrength >= str_tab[i].strength) {
				drivestrength_sel = str_tab[i].sel;
				break;
			}
		}
3779
		base = brcmf_chip_get_chipcommon(ci)->base;
3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792
		addr = CORE_CC_REG(base, chipcontrol_addr);
		brcmf_sdiod_regwl(sdiodev, addr, 1, NULL);
		cc_data_temp = brcmf_sdiod_regrl(sdiodev, addr, NULL);
		cc_data_temp &= ~str_mask;
		drivestrength_sel <<= str_shift;
		cc_data_temp |= drivestrength_sel;
		brcmf_sdiod_regwl(sdiodev, addr, cc_data_temp, NULL);

		brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
			  str_tab[i].strength, drivestrength, cc_data_temp);
	}
}

3793
static int brcmf_sdio_buscoreprep(void *ctx)
3794
{
3795
	struct brcmf_sdio_dev *sdiodev = ctx;
3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837
	int err = 0;
	u8 clkval, clkset;

	/* Try forcing SDIO core to do ALPAvail request only */
	clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
	brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
	if (err) {
		brcmf_err("error writing for HT off\n");
		return err;
	}

	/* If register supported, wait for ALPAvail and then force ALP */
	/* This may take up to 15 milliseconds */
	clkval = brcmf_sdiod_regrb(sdiodev,
				   SBSDIO_FUNC1_CHIPCLKCSR, NULL);

	if ((clkval & ~SBSDIO_AVBITS) != clkset) {
		brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
			  clkset, clkval);
		return -EACCES;
	}

	SPINWAIT(((clkval = brcmf_sdiod_regrb(sdiodev,
					      SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
			!SBSDIO_ALPAV(clkval)),
			PMU_MAX_TRANSITION_DLY);
	if (!SBSDIO_ALPAV(clkval)) {
		brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
			  clkval);
		return -EBUSY;
	}

	clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
	brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
	udelay(65);

	/* Also, disable the extra SDIO pull-ups */
	brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);

	return 0;
}

3838 3839
static void brcmf_sdio_buscore_activate(void *ctx, struct brcmf_chip *chip,
					u32 rstvec)
3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861
{
	struct brcmf_sdio_dev *sdiodev = ctx;
	struct brcmf_core *core;
	u32 reg_addr;

	/* clear all interrupts */
	core = brcmf_chip_get_core(chip, BCMA_CORE_SDIO_DEV);
	reg_addr = core->base + offsetof(struct sdpcmd_regs, intstatus);
	brcmf_sdiod_regwl(sdiodev, reg_addr, 0xFFFFFFFF, NULL);

	if (rstvec)
		/* Write reset vector to address 0 */
		brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
				  sizeof(rstvec));
}

static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
{
	struct brcmf_sdio_dev *sdiodev = ctx;
	u32 val, rev;

	val = brcmf_sdiod_regrl(sdiodev, addr, NULL);
3862
	if (sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4335_4339 &&
3863 3864 3865 3866
	    addr == CORE_CC_REG(SI_ENUM_BASE, chipid)) {
		rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
		if (rev >= 2) {
			val &= ~CID_ID_MASK;
3867
			val |= BRCM_CC_4339_CHIP_ID;
3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881
		}
	}
	return val;
}

static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
{
	struct brcmf_sdio_dev *sdiodev = ctx;

	brcmf_sdiod_regwl(sdiodev, addr, val, NULL);
}

static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
	.prepare = brcmf_sdio_buscoreprep,
3882
	.activate = brcmf_sdio_buscore_activate,
3883 3884 3885 3886
	.read32 = brcmf_sdio_buscore_read32,
	.write32 = brcmf_sdio_buscore_write32,
};

3887
static bool
3888
brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
3889 3890 3891 3892 3893
{
	u8 clkctl = 0;
	int err = 0;
	int reg_addr;
	u32 reg_val;
3894
	u32 drivestrength;
3895

3896 3897
	sdio_claim_host(bus->sdiodev->func[1]);

3898
	pr_debug("F1 signature read @0x18000000=0x%4x\n",
3899
		 brcmf_sdiod_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
3900 3901

	/*
3902
	 * Force PLL off until brcmf_chip_attach()
3903 3904 3905
	 * programs PLL control regs
	 */

3906 3907
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
			  BRCMF_INIT_CLKCTL1, &err);
3908
	if (!err)
3909 3910
		clkctl = brcmf_sdiod_regrb(bus->sdiodev,
					   SBSDIO_FUNC1_CHIPCLKCSR, &err);
3911 3912

	if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
3913
		brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
3914 3915 3916 3917
			  err, BRCMF_INIT_CLKCTL1, clkctl);
		goto fail;
	}

3918 3919 3920 3921
	bus->ci = brcmf_chip_attach(bus->sdiodev, &brcmf_sdio_buscore_ops);
	if (IS_ERR(bus->ci)) {
		brcmf_err("brcmf_chip_attach failed!\n");
		bus->ci = NULL;
3922 3923 3924
		goto fail;
	}

3925
	if (brcmf_sdio_kso_init(bus)) {
3926 3927 3928 3929
		brcmf_err("error enabling KSO\n");
		goto fail;
	}

3930 3931 3932 3933
	if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
		drivestrength = bus->sdiodev->pdata->drive_strength;
	else
		drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
3934
	brcmf_sdio_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
3935

3936
	/* Set card control so an SDIO card reset does a WLAN backplane reset */
3937 3938
	reg_val = brcmf_sdiod_regrb(bus->sdiodev,
				    SDIO_CCCR_BRCM_CARDCTRL, &err);
3939 3940 3941 3942 3943
	if (err)
		goto fail;

	reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;

3944 3945
	brcmf_sdiod_regwb(bus->sdiodev,
			  SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
3946 3947 3948 3949
	if (err)
		goto fail;

	/* set PMUControl so a backplane reset does PMU state reload */
3950
	reg_addr = CORE_CC_REG(brcmf_chip_get_chipcommon(bus->ci)->base,
3951
			       pmucontrol);
3952
	reg_val = brcmf_sdiod_regrl(bus->sdiodev, reg_addr, &err);
3953 3954 3955 3956 3957
	if (err)
		goto fail;

	reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);

3958
	brcmf_sdiod_regwl(bus->sdiodev, reg_addr, reg_val, &err);
3959 3960 3961
	if (err)
		goto fail;

3962 3963
	sdio_release_host(bus->sdiodev->func[1]);

3964 3965
	brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);

3966 3967 3968 3969
	/* allocate header buffer */
	bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
	if (!bus->hdrbuf)
		return false;
3970 3971
	/* Locate an appropriately-aligned portion of hdrbuf */
	bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
3972
				    bus->head_align);
3973 3974 3975 3976 3977 3978 3979 3980 3981 3982

	/* Set the poll and/or interrupt flags */
	bus->intr = true;
	bus->poll = false;
	if (bus->poll)
		bus->pollrate = 1;

	return true;

fail:
3983
	sdio_release_host(bus->sdiodev->func[1]);
3984 3985 3986 3987
	return false;
}

static int
3988
brcmf_sdio_watchdog_thread(void *data)
3989
{
3990
	struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
3991
	int wait;
3992 3993 3994

	allow_signal(SIGTERM);
	/* Run until signal received */
3995
	brcmf_sdiod_freezer_count(bus->sdiodev);
3996 3997 3998
	while (1) {
		if (kthread_should_stop())
			break;
3999 4000 4001 4002 4003
		brcmf_sdiod_freezer_uncount(bus->sdiodev);
		wait = wait_for_completion_interruptible(&bus->watchdog_wait);
		brcmf_sdiod_freezer_count(bus->sdiodev);
		brcmf_sdiod_try_freeze(bus->sdiodev);
		if (!wait) {
4004
			brcmf_sdio_bus_watchdog(bus);
4005
			/* Count the tick for reference */
4006
			bus->sdcnt.tickcnt++;
4007
			reinit_completion(&bus->watchdog_wait);
4008 4009 4010 4011 4012 4013 4014
		} else
			break;
	}
	return 0;
}

static void
4015
brcmf_sdio_watchdog(unsigned long data)
4016
{
4017
	struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
4018 4019 4020 4021 4022 4023

	if (bus->watchdog_tsk) {
		complete(&bus->watchdog_wait);
		/* Reschedule the watchdog */
		if (bus->wd_timer_valid)
			mod_timer(&bus->timer,
4024
				  jiffies + msecs_to_jiffies(BRCMF_WD_POLL_MS));
4025 4026 4027
	}
}

A
Arend van Spriel 已提交
4028
static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
4029 4030 4031 4032 4033 4034
	.stop = brcmf_sdio_bus_stop,
	.preinit = brcmf_sdio_bus_preinit,
	.txdata = brcmf_sdio_bus_txdata,
	.txctl = brcmf_sdio_bus_txctl,
	.rxctl = brcmf_sdio_bus_rxctl,
	.gettxq = brcmf_sdio_bus_gettxq,
4035 4036 4037
	.wowl_config = brcmf_sdio_wowl_config,
	.get_ramsize = brcmf_sdio_bus_get_ramsize,
	.get_memdump = brcmf_sdio_bus_get_memdump,
A
Arend van Spriel 已提交
4038 4039
};

4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054
static void brcmf_sdio_firmware_callback(struct device *dev,
					 const struct firmware *code,
					 void *nvram, u32 nvram_len)
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;
	int err = 0;
	u8 saveclk;

	brcmf_dbg(TRACE, "Enter: dev=%s\n", dev_name(dev));

	if (!bus_if->drvr)
		return;

4055 4056 4057 4058 4059 4060 4061
	/* try to download image and nvram to the dongle */
	bus->alp_only = true;
	err = brcmf_sdio_download_firmware(bus, code, nvram, nvram_len);
	if (err)
		goto fail;
	bus->alp_only = false;

4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139
	/* Start the watchdog timer */
	bus->sdcnt.tickcnt = 0;
	brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);

	sdio_claim_host(sdiodev->func[1]);

	/* Make sure backplane clock is on, needed to generate F2 interrupt */
	brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
	if (bus->clkstate != CLK_AVAIL)
		goto release;

	/* Force clocks on backplane to be sure F2 interrupt propagates */
	saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, &err);
	if (!err) {
		brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				  (saveclk | SBSDIO_FORCE_HT), &err);
	}
	if (err) {
		brcmf_err("Failed to force clock for F2: err %d\n", err);
		goto release;
	}

	/* Enable function 2 (frame transfers) */
	w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
		  offsetof(struct sdpcmd_regs, tosbmailboxdata));
	err = sdio_enable_func(sdiodev->func[SDIO_FUNC_2]);


	brcmf_dbg(INFO, "enable F2: err=%d\n", err);

	/* If F2 successfully enabled, set core and enable interrupts */
	if (!err) {
		/* Set up the interrupt mask and enable interrupts */
		bus->hostintmask = HOSTINTMASK;
		w_sdreg32(bus, bus->hostintmask,
			  offsetof(struct sdpcmd_regs, hostintmask));

		brcmf_sdiod_regwb(sdiodev, SBSDIO_WATERMARK, 8, &err);
	} else {
		/* Disable F2 again */
		sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
		goto release;
	}

	if (brcmf_chip_sr_capable(bus->ci)) {
		brcmf_sdio_sr_init(bus);
	} else {
		/* Restore previous clock setting */
		brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				  saveclk, &err);
	}

	if (err == 0) {
		err = brcmf_sdiod_intr_register(sdiodev);
		if (err != 0)
			brcmf_err("intr register failed:%d\n", err);
	}

	/* If we didn't come up, turn off backplane clock */
	if (err != 0)
		brcmf_sdio_clkctl(bus, CLK_NONE, false);

	sdio_release_host(sdiodev->func[1]);

	err = brcmf_bus_start(dev);
	if (err != 0) {
		brcmf_err("dongle is not responding\n");
		goto fail;
	}
	return;

release:
	sdio_release_host(sdiodev->func[1]);
fail:
	brcmf_dbg(TRACE, "failed: dev=%s, err=%d\n", dev_name(dev), err);
	device_release_driver(dev);
}

4140
struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
4141 4142
{
	int ret;
4143
	struct brcmf_sdio *bus;
4144
	struct workqueue_struct *wq;
4145 4146 4147 4148

	brcmf_dbg(TRACE, "Enter\n");

	/* Allocate private bus interface state */
4149
	bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
4150 4151 4152 4153 4154
	if (!bus)
		goto fail;

	bus->sdiodev = sdiodev;
	sdiodev->bus = bus;
4155
	skb_queue_head_init(&bus->glom);
4156 4157 4158
	bus->txbound = BRCMF_TXBOUND;
	bus->rxbound = BRCMF_RXBOUND;
	bus->txminmax = BRCMF_TXMINMAX;
4159
	bus->tx_seq = SDPCM_SEQ_WRAP - 1;
4160

4161 4162
	/* platform specific configuration:
	 *   alignments must be at least 4 bytes for ADMA
4163
	 */
4164 4165 4166 4167 4168 4169 4170 4171 4172
	bus->head_align = ALIGNMENT;
	bus->sgentry_align = ALIGNMENT;
	if (sdiodev->pdata) {
		if (sdiodev->pdata->sd_head_align > ALIGNMENT)
			bus->head_align = sdiodev->pdata->sd_head_align;
		if (sdiodev->pdata->sd_sgentry_align > ALIGNMENT)
			bus->sgentry_align = sdiodev->pdata->sd_sgentry_align;
	}

4173 4174 4175 4176
	/* single-threaded workqueue */
	wq = alloc_ordered_workqueue("brcmf_wq/%s", WQ_MEM_RECLAIM,
				     dev_name(&sdiodev->func[1]->dev));
	if (!wq) {
4177
		brcmf_err("insufficient memory to create txworkqueue\n");
4178 4179
		goto fail;
	}
4180 4181 4182
	brcmf_sdiod_freezer_count(sdiodev);
	INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
	bus->brcmf_wq = wq;
4183

4184
	/* attempt to attach to the dongle */
4185 4186
	if (!(brcmf_sdio_probe_attach(bus))) {
		brcmf_err("brcmf_sdio_probe_attach failed\n");
4187 4188 4189
		goto fail;
	}

4190
	spin_lock_init(&bus->rxctl_lock);
4191
	spin_lock_init(&bus->txq_lock);
4192 4193 4194 4195 4196 4197
	init_waitqueue_head(&bus->ctrl_wait);
	init_waitqueue_head(&bus->dcmd_resp_wait);

	/* Set up the watchdog timer */
	init_timer(&bus->timer);
	bus->timer.data = (unsigned long)bus;
4198
	bus->timer.function = brcmf_sdio_watchdog;
4199 4200 4201

	/* Initialize watchdog thread */
	init_completion(&bus->watchdog_wait);
4202
	bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
4203 4204
					bus, "brcmf_wdog/%s",
					dev_name(&sdiodev->func[1]->dev));
4205
	if (IS_ERR(bus->watchdog_tsk)) {
4206
		pr_warn("brcmf_watchdog thread failed to start\n");
4207 4208 4209
		bus->watchdog_tsk = NULL;
	}
	/* Initialize DPC thread */
4210 4211
	bus->dpc_triggered = false;
	bus->dpc_running = false;
4212

4213
	/* Assign bus interface call back */
A
Arend van Spriel 已提交
4214 4215
	bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
	bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
4216 4217
	bus->sdiodev->bus_if->chip = bus->ci->chip;
	bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
A
Arend van Spriel 已提交
4218

4219 4220 4221 4222
	/* default sdio bus header length for tx packet */
	bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;

	/* Attach to the common layer, reserve hdr space */
4223
	ret = brcmf_attach(bus->sdiodev->dev);
4224
	if (ret != 0) {
4225
		brcmf_err("brcmf_attach failed\n");
4226 4227 4228
		goto fail;
	}

4229 4230 4231 4232
	/* Query the F2 block size, set roundup accordingly */
	bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
	bus->roundup = min(max_roundup, bus->blocksize);

4233
	/* Allocate buffers */
4234
	if (bus->sdiodev->bus_if->maxctl) {
4235
		bus->sdiodev->bus_if->maxctl += bus->roundup;
4236 4237 4238 4239 4240 4241 4242 4243
		bus->rxblen =
		    roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
			    ALIGNMENT) + bus->head_align;
		bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
		if (!(bus->rxbuf)) {
			brcmf_err("rxbuf allocation failed\n");
			goto fail;
		}
4244 4245
	}

4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264
	sdio_claim_host(bus->sdiodev->func[1]);

	/* Disable F2 to clear any intermediate frame state on the dongle */
	sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);

	bus->rxflow = false;

	/* Done with backplane-dependent accesses, can drop clock... */
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);

	sdio_release_host(bus->sdiodev->func[1]);

	/* ...and initialize clock/power states */
	bus->clkstate = CLK_SDONLY;
	bus->idletime = BRCMF_IDLE_INTERVAL;
	bus->idleclock = BRCMF_IDLE_ACTIVE;

	/* SR state */
	bus->sr_enabled = false;
4265

4266
	brcmf_sdio_debugfs_create(bus);
4267 4268
	brcmf_dbg(INFO, "completed!!\n");

4269 4270 4271 4272
	ret = brcmf_sdio_get_fwnames(bus->ci, sdiodev);
	if (ret)
		goto fail;

4273
	ret = brcmf_fw_get_firmwares(sdiodev->dev, BRCMF_FW_REQUEST_NVRAM,
4274
				     sdiodev->fw_name, sdiodev->nvram_name,
4275
				     brcmf_sdio_firmware_callback);
4276
	if (ret != 0) {
4277
		brcmf_err("async firmware request failed: %d\n", ret);
4278
		goto fail;
4279
	}
4280

4281 4282 4283
	return bus;

fail:
4284
	brcmf_sdio_remove(bus);
4285 4286 4287
	return NULL;
}

4288 4289
/* Detach and free everything */
void brcmf_sdio_remove(struct brcmf_sdio *bus)
4290 4291 4292
{
	brcmf_dbg(TRACE, "Enter\n");

4293 4294 4295 4296
	if (bus) {
		/* De-register interrupt handler */
		brcmf_sdiod_intr_unregister(bus->sdiodev);

4297
		brcmf_detach(bus->sdiodev->dev);
4298

4299 4300 4301 4302
		cancel_work_sync(&bus->datawork);
		if (bus->brcmf_wq)
			destroy_workqueue(bus->brcmf_wq);

4303
		if (bus->ci) {
4304
			if (bus->sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
4305
				sdio_claim_host(bus->sdiodev->func[1]);
4306
				brcmf_sdio_wd_timer(bus, 0);
4307 4308
				brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
				/* Leave the device in state where it is
4309 4310
				 * 'passive'. This is done by resetting all
				 * necessary cores.
4311 4312
				 */
				msleep(20);
4313
				brcmf_chip_set_passive(bus->ci);
4314 4315 4316
				brcmf_sdio_clkctl(bus, CLK_NONE, false);
				sdio_release_host(bus->sdiodev->func[1]);
			}
4317
			brcmf_chip_detach(bus->ci);
4318 4319
		}

4320
		kfree(bus->rxbuf);
4321 4322 4323
		kfree(bus->hdrbuf);
		kfree(bus);
	}
4324 4325 4326 4327

	brcmf_dbg(TRACE, "Disconnected\n");
}

4328
void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, uint wdtick)
4329 4330
{
	/* Totally stop the timer */
4331
	if (!wdtick && bus->wd_timer_valid) {
4332 4333 4334 4335 4336 4337
		del_timer_sync(&bus->timer);
		bus->wd_timer_valid = false;
		bus->save_ms = wdtick;
		return;
	}

4338
	/* don't start the wd until fw is loaded */
4339
	if (bus->sdiodev->state != BRCMF_SDIOD_DATA)
4340 4341
		return;

4342 4343
	if (wdtick) {
		if (bus->save_ms != BRCMF_WD_POLL_MS) {
4344
			if (bus->wd_timer_valid)
4345 4346 4347 4348 4349 4350 4351
				/* Stop timer and restart at new value */
				del_timer_sync(&bus->timer);

			/* Create timer again when watchdog period is
			   dynamically changed or in the first instance
			 */
			bus->timer.expires =
4352
				jiffies + msecs_to_jiffies(BRCMF_WD_POLL_MS);
4353 4354 4355 4356 4357
			add_timer(&bus->timer);

		} else {
			/* Re arm the timer, at last watchdog period */
			mod_timer(&bus->timer,
4358
				jiffies + msecs_to_jiffies(BRCMF_WD_POLL_MS));
4359 4360 4361 4362 4363 4364
		}

		bus->wd_timer_valid = true;
		bus->save_ms = wdtick;
	}
}
4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376

int brcmf_sdio_sleep(struct brcmf_sdio *bus, bool sleep)
{
	int ret;

	sdio_claim_host(bus->sdiodev->func[1]);
	ret = brcmf_sdio_bus_sleep(bus, sleep, false);
	sdio_release_host(bus->sdiodev->func[1]);

	return ret;
}