main.c 37.9 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33
#include <linux/highmem.h>
34 35 36 37 38 39 40
#include <linux/module.h>
#include <linux/init.h>
#include <linux/errno.h>
#include <linux/pci.h>
#include <linux/dma-mapping.h>
#include <linux/slab.h>
#include <linux/io-mapping.h>
41
#include <linux/interrupt.h>
42
#include <linux/delay.h>
43 44 45 46 47
#include <linux/mlx5/driver.h>
#include <linux/mlx5/cq.h>
#include <linux/mlx5/qp.h>
#include <linux/mlx5/srq.h>
#include <linux/debugfs.h>
48
#include <linux/kmod.h>
49
#include <linux/mlx5/mlx5_ifc.h>
50
#include <linux/mlx5/vport.h>
51 52 53
#ifdef CONFIG_RFS_ACCEL
#include <linux/cpu_rmap.h>
#endif
O
Or Gerlitz 已提交
54
#include <net/devlink.h>
55
#include "mlx5_core.h"
56
#include "fs_core.h"
57
#include "lib/mpfs.h"
58
#include "eswitch.h"
59
#include "lib/mlx5.h"
60
#include "fpga/core.h"
61
#include "accel/ipsec.h"
62
#include "lib/clock.h"
63 64

MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
65
MODULE_DESCRIPTION("Mellanox Connect-IB, ConnectX-4 core driver");
66 67 68
MODULE_LICENSE("Dual BSD/GPL");
MODULE_VERSION(DRIVER_VERSION);

K
Kamal Heib 已提交
69 70
unsigned int mlx5_core_debug_mask;
module_param_named(debug_mask, mlx5_core_debug_mask, uint, 0644);
71 72
MODULE_PARM_DESC(debug_mask, "debug mask: 1 = dump cmd data, 2 = dump cmd exec time, 3 = both. Default=0");

73
#define MLX5_DEFAULT_PROF	2
K
Kamal Heib 已提交
74 75
static unsigned int prof_sel = MLX5_DEFAULT_PROF;
module_param_named(prof_sel, prof_sel, uint, 0444);
76 77
MODULE_PARM_DESC(prof_sel, "profile selector. Valid range 0 - 2");

78 79
static u32 sw_owner_id[4];

80 81 82 83 84
enum {
	MLX5_ATOMIC_REQ_MODE_BE = 0x0,
	MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS = 0x1,
};

85 86 87 88 89 90 91 92 93 94 95
static struct mlx5_profile profile[] = {
	[0] = {
		.mask           = 0,
	},
	[1] = {
		.mask		= MLX5_PROF_MASK_QP_SIZE,
		.log_max_qp	= 12,
	},
	[2] = {
		.mask		= MLX5_PROF_MASK_QP_SIZE |
				  MLX5_PROF_MASK_MR_CACHE,
96
		.log_max_qp	= 18,
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
		.mr_cache[0]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[1]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[2]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[3]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[4]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[5]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[6]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[7]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[8]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[9]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[10]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[11]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[12]	= {
			.size	= 64,
			.limit	= 32
		},
		.mr_cache[13]	= {
			.size	= 32,
			.limit	= 16
		},
		.mr_cache[14]	= {
			.size	= 16,
			.limit	= 8
		},
		.mr_cache[15]	= {
			.size	= 8,
			.limit	= 4
		},
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
		.mr_cache[16]	= {
			.size	= 8,
			.limit	= 4
		},
		.mr_cache[17]	= {
			.size	= 8,
			.limit	= 4
		},
		.mr_cache[18]	= {
			.size	= 8,
			.limit	= 4
		},
		.mr_cache[19]	= {
			.size	= 4,
			.limit	= 2
		},
		.mr_cache[20]	= {
			.size	= 4,
			.limit	= 2
		},
181 182
	},
};
183

184 185 186
#define FW_INIT_TIMEOUT_MILI		2000
#define FW_INIT_WAIT_MS			2
#define FW_PRE_INIT_TIMEOUT_MILI	10000
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203

static int wait_fw_init(struct mlx5_core_dev *dev, u32 max_wait_mili)
{
	unsigned long end = jiffies + msecs_to_jiffies(max_wait_mili);
	int err = 0;

	while (fw_initializing(dev)) {
		if (time_after(jiffies, end)) {
			err = -EBUSY;
			break;
		}
		msleep(FW_INIT_WAIT_MS);
	}

	return err;
}

204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
static void mlx5_set_driver_version(struct mlx5_core_dev *dev)
{
	int driver_ver_sz = MLX5_FLD_SZ_BYTES(set_driver_version_in,
					      driver_version);
	u8 in[MLX5_ST_SZ_BYTES(set_driver_version_in)] = {0};
	u8 out[MLX5_ST_SZ_BYTES(set_driver_version_out)] = {0};
	int remaining_size = driver_ver_sz;
	char *string;

	if (!MLX5_CAP_GEN(dev, driver_version))
		return;

	string = MLX5_ADDR_OF(set_driver_version_in, in, driver_version);

	strncpy(string, "Linux", remaining_size);

	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
	strncat(string, ",", remaining_size);

	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
	strncat(string, DRIVER_NAME, remaining_size);

	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
	strncat(string, ",", remaining_size);

	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
	strncat(string, DRIVER_VERSION, remaining_size);

	/*Send the command*/
	MLX5_SET(set_driver_version_in, in, opcode,
		 MLX5_CMD_OP_SET_DRIVER_VERSION);

	mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
}

239 240 241 242 243 244
static int set_dma_caps(struct pci_dev *pdev)
{
	int err;

	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
	if (err) {
J
Joe Perches 已提交
245
		dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
246 247
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (err) {
J
Joe Perches 已提交
248
			dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
249 250 251 252 253 254 255
			return err;
		}
	}

	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
	if (err) {
		dev_warn(&pdev->dev,
J
Joe Perches 已提交
256
			 "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
257 258 259
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
		if (err) {
			dev_err(&pdev->dev,
J
Joe Perches 已提交
260
				"Can't set consistent PCI DMA mask, aborting\n");
261 262 263 264 265 266 267 268
			return err;
		}
	}

	dma_set_max_seg_size(&pdev->dev, 2u * 1024 * 1024 * 1024);
	return err;
}

269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
static int mlx5_pci_enable_device(struct mlx5_core_dev *dev)
{
	struct pci_dev *pdev = dev->pdev;
	int err = 0;

	mutex_lock(&dev->pci_status_mutex);
	if (dev->pci_status == MLX5_PCI_STATUS_DISABLED) {
		err = pci_enable_device(pdev);
		if (!err)
			dev->pci_status = MLX5_PCI_STATUS_ENABLED;
	}
	mutex_unlock(&dev->pci_status_mutex);

	return err;
}

static void mlx5_pci_disable_device(struct mlx5_core_dev *dev)
{
	struct pci_dev *pdev = dev->pdev;

	mutex_lock(&dev->pci_status_mutex);
	if (dev->pci_status == MLX5_PCI_STATUS_ENABLED) {
		pci_disable_device(pdev);
		dev->pci_status = MLX5_PCI_STATUS_DISABLED;
	}
	mutex_unlock(&dev->pci_status_mutex);
}

297 298 299 300 301
static int request_bar(struct pci_dev *pdev)
{
	int err = 0;

	if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
J
Joe Perches 已提交
302
		dev_err(&pdev->dev, "Missing registers BAR, aborting\n");
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
		return -ENODEV;
	}

	err = pci_request_regions(pdev, DRIVER_NAME);
	if (err)
		dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");

	return err;
}

static void release_bar(struct pci_dev *pdev)
{
	pci_release_regions(pdev);
}

318
static int mlx5_alloc_irq_vectors(struct mlx5_core_dev *dev)
319
{
320 321
	struct mlx5_priv *priv = &dev->priv;
	struct mlx5_eq_table *table = &priv->eq_table;
322 323 324
	struct irq_affinity irqdesc = {
		.pre_vectors = MLX5_EQ_VEC_COMP_BASE,
	};
325
	int num_eqs = 1 << MLX5_CAP_GEN(dev, log_max_eq);
326 327
	int nvec;

328 329
	nvec = MLX5_CAP_GEN(dev, num_ports) * num_online_cpus() +
	       MLX5_EQ_VEC_COMP_BASE;
330 331 332 333
	nvec = min_t(int, nvec, num_eqs);
	if (nvec <= MLX5_EQ_VEC_COMP_BASE)
		return -ENOMEM;

334
	priv->irq_info = kcalloc(nvec, sizeof(*priv->irq_info), GFP_KERNEL);
335
	if (!priv->irq_info)
336
		goto err_free_msix;
337

338
	nvec = pci_alloc_irq_vectors_affinity(dev->pdev,
339
			MLX5_EQ_VEC_COMP_BASE + 1, nvec,
340 341
			PCI_IRQ_MSIX | PCI_IRQ_AFFINITY,
			&irqdesc);
342 343
	if (nvec < 0)
		return nvec;
344

345
	table->num_comp_vectors = nvec - MLX5_EQ_VEC_COMP_BASE;
346 347

	return 0;
348 349 350 351

err_free_msix:
	kfree(priv->irq_info);
	return -ENOMEM;
352 353
}

354
static void mlx5_free_irq_vectors(struct mlx5_core_dev *dev)
355
{
356
	struct mlx5_priv *priv = &dev->priv;
357

358
	pci_free_irq_vectors(dev->pdev);
359
	kfree(priv->irq_info);
360 361
}

362
struct mlx5_reg_host_endianness {
363 364 365 366
	u8	he;
	u8      rsvd[15];
};

367 368 369
#define CAP_MASK(pos, size) ((u64)((1 << (size)) - 1) << (pos))

enum {
370 371
	MLX5_CAP_BITS_RW_MASK = CAP_MASK(MLX5_CAP_OFF_CMDIF_CSUM, 2) |
				MLX5_DEV_CAP_FLAG_DCT,
372 373
};

374
static u16 to_fw_pkey_sz(struct mlx5_core_dev *dev, u32 size)
375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
{
	switch (size) {
	case 128:
		return 0;
	case 256:
		return 1;
	case 512:
		return 2;
	case 1024:
		return 3;
	case 2048:
		return 4;
	case 4096:
		return 5;
	default:
390
		mlx5_core_warn(dev, "invalid pkey table size %d\n", size);
391 392 393 394
		return 0;
	}
}

395 396 397
static int mlx5_core_get_caps_mode(struct mlx5_core_dev *dev,
				   enum mlx5_cap_type cap_type,
				   enum mlx5_cap_mode cap_mode)
398
{
399 400
	u8 in[MLX5_ST_SZ_BYTES(query_hca_cap_in)];
	int out_sz = MLX5_ST_SZ_BYTES(query_hca_cap_out);
401 402
	void *out, *hca_caps;
	u16 opmod = (cap_type << 1) | (cap_mode & 0x01);
403 404
	int err;

405 406
	memset(in, 0, sizeof(in));
	out = kzalloc(out_sz, GFP_KERNEL);
407
	if (!out)
408
		return -ENOMEM;
409

410 411 412
	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
	MLX5_SET(query_hca_cap_in, in, op_mod, opmod);
	err = mlx5_cmd_exec(dev, in, sizeof(in), out, out_sz);
413
	if (err) {
414 415 416
		mlx5_core_warn(dev,
			       "QUERY_HCA_CAP : type(%x) opmode(%x) Failed(%d)\n",
			       cap_type, cap_mode, err);
417 418
		goto query_ex;
	}
419

420 421 422 423
	hca_caps =  MLX5_ADDR_OF(query_hca_cap_out, out, capability);

	switch (cap_mode) {
	case HCA_CAP_OPMOD_GET_MAX:
424
		memcpy(dev->caps.hca_max[cap_type], hca_caps,
425 426 427
		       MLX5_UN_SZ_BYTES(hca_cap_union));
		break;
	case HCA_CAP_OPMOD_GET_CUR:
428
		memcpy(dev->caps.hca_cur[cap_type], hca_caps,
429 430 431 432 433 434 435 436 437
		       MLX5_UN_SZ_BYTES(hca_cap_union));
		break;
	default:
		mlx5_core_warn(dev,
			       "Tried to query dev cap type(%x) with wrong opmode(%x)\n",
			       cap_type, cap_mode);
		err = -EINVAL;
		break;
	}
438 439 440 441 442
query_ex:
	kfree(out);
	return err;
}

443 444 445 446 447 448 449 450 451 452
int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type)
{
	int ret;

	ret = mlx5_core_get_caps_mode(dev, cap_type, HCA_CAP_OPMOD_GET_CUR);
	if (ret)
		return ret;
	return mlx5_core_get_caps_mode(dev, cap_type, HCA_CAP_OPMOD_GET_MAX);
}

453
static int set_caps(struct mlx5_core_dev *dev, void *in, int in_sz, int opmod)
454
{
455
	u32 out[MLX5_ST_SZ_DW(set_hca_cap_out)] = {0};
456

457
	MLX5_SET(set_hca_cap_in, in, opcode, MLX5_CMD_OP_SET_HCA_CAP);
458
	MLX5_SET(set_hca_cap_in, in, op_mod, opmod << 1);
459
	return mlx5_cmd_exec(dev, in, in_sz, out, sizeof(out));
460 461
}

462 463 464 465 466 467 468 469 470
static int handle_hca_cap_atomic(struct mlx5_core_dev *dev)
{
	void *set_ctx;
	void *set_hca_cap;
	int set_sz = MLX5_ST_SZ_BYTES(set_hca_cap_in);
	int req_endianness;
	int err;

	if (MLX5_CAP_GEN(dev, atomic)) {
471
		err = mlx5_core_get_caps(dev, MLX5_CAP_ATOMIC);
472 473 474 475 476 477 478 479
		if (err)
			return err;
	} else {
		return 0;
	}

	req_endianness =
		MLX5_CAP_ATOMIC(dev,
480
				supported_atomic_req_8B_endianness_mode_1);
481 482 483 484 485 486 487 488 489 490 491

	if (req_endianness != MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS)
		return 0;

	set_ctx = kzalloc(set_sz, GFP_KERNEL);
	if (!set_ctx)
		return -ENOMEM;

	set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx, capability);

	/* Set requestor to host endianness */
492
	MLX5_SET(atomic_caps, set_hca_cap, atomic_req_8B_endianness_mode,
493 494 495 496 497 498 499 500
		 MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS);

	err = set_caps(dev, set_ctx, set_sz, MLX5_SET_HCA_CAP_OP_MOD_ATOMIC);

	kfree(set_ctx);
	return err;
}

501 502
static int handle_hca_cap(struct mlx5_core_dev *dev)
{
503
	void *set_ctx = NULL;
504 505
	struct mlx5_profile *prof = dev->profile;
	int err = -ENOMEM;
506
	int set_sz = MLX5_ST_SZ_BYTES(set_hca_cap_in);
507
	void *set_hca_cap;
508

509
	set_ctx = kzalloc(set_sz, GFP_KERNEL);
510
	if (!set_ctx)
511 512
		goto query_ex;

513
	err = mlx5_core_get_caps(dev, MLX5_CAP_GENERAL);
514 515 516
	if (err)
		goto query_ex;

517 518
	set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx,
				   capability);
519
	memcpy(set_hca_cap, dev->caps.hca_cur[MLX5_CAP_GENERAL],
520 521 522
	       MLX5_ST_SZ_BYTES(cmd_hca_cap));

	mlx5_core_dbg(dev, "Current Pkey table size %d Setting new size %d\n",
523
		      mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(dev, pkey_table_size)),
524
		      128);
525
	/* we limit the size of the pkey table to 128 entries for now */
526
	MLX5_SET(cmd_hca_cap, set_hca_cap, pkey_table_size,
527
		 to_fw_pkey_sz(dev, 128));
528

529 530 531 532 533 534 535
	/* Check log_max_qp from HCA caps to set in current profile */
	if (MLX5_CAP_GEN_MAX(dev, log_max_qp) < profile[prof_sel].log_max_qp) {
		mlx5_core_warn(dev, "log_max_qp value in current profile is %d, changing it to HCA capability limit (%d)\n",
			       profile[prof_sel].log_max_qp,
			       MLX5_CAP_GEN_MAX(dev, log_max_qp));
		profile[prof_sel].log_max_qp = MLX5_CAP_GEN_MAX(dev, log_max_qp);
	}
536
	if (prof->mask & MLX5_PROF_MASK_QP_SIZE)
537 538
		MLX5_SET(cmd_hca_cap, set_hca_cap, log_max_qp,
			 prof->log_max_qp);
539

540 541
	/* disable cmdif checksum */
	MLX5_SET(cmd_hca_cap, set_hca_cap, cmdif_checksum, 0);
542

543 544 545 546
	/* Enable 4K UAR only when HCA supports it and page size is bigger
	 * than 4K.
	 */
	if (MLX5_CAP_GEN_MAX(dev, uar_4k) && PAGE_SIZE > 4096)
547 548
		MLX5_SET(cmd_hca_cap, set_hca_cap, uar_4k, 1);

549 550
	MLX5_SET(cmd_hca_cap, set_hca_cap, log_uar_page_sz, PAGE_SHIFT - 12);

551 552 553 554 555 556
	if (MLX5_CAP_GEN_MAX(dev, cache_line_128byte))
		MLX5_SET(cmd_hca_cap,
			 set_hca_cap,
			 cache_line_128byte,
			 cache_line_size() == 128 ? 1 : 0);

M
Moni Shoua 已提交
557 558 559
	if (MLX5_CAP_GEN_MAX(dev, dct))
		MLX5_SET(cmd_hca_cap, set_hca_cap, dct, 1);

560 561
	err = set_caps(dev, set_ctx, set_sz,
		       MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE);
562

563 564 565 566 567 568 569
query_ex:
	kfree(set_ctx);
	return err;
}

static int set_hca_ctrl(struct mlx5_core_dev *dev)
{
570 571
	struct mlx5_reg_host_endianness he_in;
	struct mlx5_reg_host_endianness he_out;
572 573
	int err;

E
Eli Cohen 已提交
574 575 576
	if (!mlx5_core_is_pf(dev))
		return 0;

577 578 579 580 581 582 583 584
	memset(&he_in, 0, sizeof(he_in));
	he_in.he = MLX5_SET_HOST_ENDIANNESS;
	err = mlx5_core_access_reg(dev, &he_in,  sizeof(he_in),
					&he_out, sizeof(he_out),
					MLX5_REG_HOST_ENDIANNESS, 0, 1);
	return err;
}

585 586 587 588 589 590 591 592 593 594 595 596
static int mlx5_core_set_hca_defaults(struct mlx5_core_dev *dev)
{
	int ret = 0;

	/* Disable local_lb by default */
	if ((MLX5_CAP_GEN(dev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
	    MLX5_CAP_GEN(dev, disable_local_lb))
		ret = mlx5_nic_vport_update_local_lb(dev, false);

	return ret;
}

597
int mlx5_core_enable_hca(struct mlx5_core_dev *dev, u16 func_id)
598
{
599 600
	u32 out[MLX5_ST_SZ_DW(enable_hca_out)] = {0};
	u32 in[MLX5_ST_SZ_DW(enable_hca_in)]   = {0};
601

602 603
	MLX5_SET(enable_hca_in, in, opcode, MLX5_CMD_OP_ENABLE_HCA);
	MLX5_SET(enable_hca_in, in, function_id, func_id);
604
	return mlx5_cmd_exec(dev, &in, sizeof(in), &out, sizeof(out));
605 606
}

607
int mlx5_core_disable_hca(struct mlx5_core_dev *dev, u16 func_id)
608
{
609 610
	u32 out[MLX5_ST_SZ_DW(disable_hca_out)] = {0};
	u32 in[MLX5_ST_SZ_DW(disable_hca_in)]   = {0};
611

612 613
	MLX5_SET(disable_hca_in, in, opcode, MLX5_CMD_OP_DISABLE_HCA);
	MLX5_SET(disable_hca_in, in, function_id, func_id);
614
	return mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
615 616
}

617
u64 mlx5_read_internal_timer(struct mlx5_core_dev *dev)
618 619 620 621 622 623 624 625 626
{
	u32 timer_h, timer_h1, timer_l;

	timer_h = ioread32be(&dev->iseg->internal_timer_h);
	timer_l = ioread32be(&dev->iseg->internal_timer_l);
	timer_h1 = ioread32be(&dev->iseg->internal_timer_h);
	if (timer_h != timer_h1) /* wrap around */
		timer_l = ioread32be(&dev->iseg->internal_timer_l);

627
	return (u64)timer_l | (u64)timer_h1 << 32;
628 629
}

630 631
int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
		    unsigned int *irqn)
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
{
	struct mlx5_eq_table *table = &dev->priv.eq_table;
	struct mlx5_eq *eq, *n;
	int err = -ENOENT;

	spin_lock(&table->lock);
	list_for_each_entry_safe(eq, n, &table->comp_eqs_list, list) {
		if (eq->index == vector) {
			*eqn = eq->eqn;
			*irqn = eq->irqn;
			err = 0;
			break;
		}
	}
	spin_unlock(&table->lock);

	return err;
}
EXPORT_SYMBOL(mlx5_vector2eqn);

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668
struct mlx5_eq *mlx5_eqn2eq(struct mlx5_core_dev *dev, int eqn)
{
	struct mlx5_eq_table *table = &dev->priv.eq_table;
	struct mlx5_eq *eq;

	spin_lock(&table->lock);
	list_for_each_entry(eq, &table->comp_eqs_list, list)
		if (eq->eqn == eqn) {
			spin_unlock(&table->lock);
			return eq;
		}

	spin_unlock(&table->lock);

	return ERR_PTR(-ENOENT);
}

669 670 671 672 673
static void free_comp_eqs(struct mlx5_core_dev *dev)
{
	struct mlx5_eq_table *table = &dev->priv.eq_table;
	struct mlx5_eq *eq, *n;

674 675 676 677 678 679
#ifdef CONFIG_RFS_ACCEL
	if (dev->rmap) {
		free_irq_cpu_rmap(dev->rmap);
		dev->rmap = NULL;
	}
#endif
680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
	spin_lock(&table->lock);
	list_for_each_entry_safe(eq, n, &table->comp_eqs_list, list) {
		list_del(&eq->list);
		spin_unlock(&table->lock);
		if (mlx5_destroy_unmap_eq(dev, eq))
			mlx5_core_warn(dev, "failed to destroy EQ 0x%x\n",
				       eq->eqn);
		kfree(eq);
		spin_lock(&table->lock);
	}
	spin_unlock(&table->lock);
}

static int alloc_comp_eqs(struct mlx5_core_dev *dev)
{
	struct mlx5_eq_table *table = &dev->priv.eq_table;
696
	char name[MLX5_MAX_IRQ_NAME];
697 698 699 700 701 702 703 704 705
	struct mlx5_eq *eq;
	int ncomp_vec;
	int nent;
	int err;
	int i;

	INIT_LIST_HEAD(&table->comp_eqs_list);
	ncomp_vec = table->num_comp_vectors;
	nent = MLX5_COMP_EQ_SIZE;
706 707 708 709 710
#ifdef CONFIG_RFS_ACCEL
	dev->rmap = alloc_irq_cpu_rmap(ncomp_vec);
	if (!dev->rmap)
		return -ENOMEM;
#endif
711 712 713 714 715 716 717
	for (i = 0; i < ncomp_vec; i++) {
		eq = kzalloc(sizeof(*eq), GFP_KERNEL);
		if (!eq) {
			err = -ENOMEM;
			goto clean;
		}

718
#ifdef CONFIG_RFS_ACCEL
719 720
		irq_cpu_rmap_add(dev->rmap, pci_irq_vector(dev->pdev,
				 MLX5_EQ_VEC_COMP_BASE + i));
721
#endif
722
		snprintf(name, MLX5_MAX_IRQ_NAME, "mlx5_comp%d", i);
723 724
		err = mlx5_create_map_eq(dev, eq,
					 i + MLX5_EQ_VEC_COMP_BASE, nent, 0,
725
					 name, MLX5_EQ_TYPE_COMP);
726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
		if (err) {
			kfree(eq);
			goto clean;
		}
		mlx5_core_dbg(dev, "allocated completion EQN %d\n", eq->eqn);
		eq->index = i;
		spin_lock(&table->lock);
		list_add_tail(&eq->list, &table->comp_eqs_list);
		spin_unlock(&table->lock);
	}

	return 0;

clean:
	free_comp_eqs(dev);
	return err;
}

744 745
static int mlx5_core_set_issi(struct mlx5_core_dev *dev)
{
746 747
	u32 query_in[MLX5_ST_SZ_DW(query_issi_in)]   = {0};
	u32 query_out[MLX5_ST_SZ_DW(query_issi_out)] = {0};
748
	u32 sup_issi;
749
	int err;
750 751

	MLX5_SET(query_issi_in, query_in, opcode, MLX5_CMD_OP_QUERY_ISSI);
752 753
	err = mlx5_cmd_exec(dev, query_in, sizeof(query_in),
			    query_out, sizeof(query_out));
754
	if (err) {
755 756 757 758
		u32 syndrome;
		u8 status;

		mlx5_cmd_mbox_status(query_out, &status, &syndrome);
K
Kamal Heib 已提交
759 760 761 762
		if (!status || syndrome == MLX5_DRIVER_SYND) {
			mlx5_core_err(dev, "Failed to query ISSI err(%d) status(%d) synd(%d)\n",
				      err, status, syndrome);
			return err;
763 764
		}

K
Kamal Heib 已提交
765 766 767
		mlx5_core_warn(dev, "Query ISSI is not supported by FW, ISSI is 0\n");
		dev->issi = 0;
		return 0;
768 769 770 771 772
	}

	sup_issi = MLX5_GET(query_issi_out, query_out, supported_issi_dw0);

	if (sup_issi & (1 << 1)) {
773 774
		u32 set_in[MLX5_ST_SZ_DW(set_issi_in)]   = {0};
		u32 set_out[MLX5_ST_SZ_DW(set_issi_out)] = {0};
775 776 777

		MLX5_SET(set_issi_in, set_in, opcode, MLX5_CMD_OP_SET_ISSI);
		MLX5_SET(set_issi_in, set_in, current_issi, 1);
778 779
		err = mlx5_cmd_exec(dev, set_in, sizeof(set_in),
				    set_out, sizeof(set_out));
780
		if (err) {
K
Kamal Heib 已提交
781 782
			mlx5_core_err(dev, "Failed to set ISSI to 1 err(%d)\n",
				      err);
783 784 785 786 787 788
			return err;
		}

		dev->issi = 1;

		return 0;
789
	} else if (sup_issi & (1 << 0) || !sup_issi) {
790 791 792
		return 0;
	}

793
	return -EOPNOTSUPP;
794 795
}

796 797 798 799
static int mlx5_pci_init(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
{
	struct pci_dev *pdev = dev->pdev;
	int err = 0;
800 801 802 803 804 805 806 807 808

	pci_set_drvdata(dev->pdev, dev);
	strncpy(priv->name, dev_name(&pdev->dev), MLX5_MAX_NAME_LEN);
	priv->name[MLX5_MAX_NAME_LEN - 1] = 0;

	mutex_init(&priv->pgdir_mutex);
	INIT_LIST_HEAD(&priv->pgdir_list);
	spin_lock_init(&priv->mkey_lock);

809 810 811 812
	mutex_init(&priv->alloc_mutex);

	priv->numa_node = dev_to_node(&dev->pdev->dev);

813 814 815 816
	priv->dbg_root = debugfs_create_dir(dev_name(&pdev->dev), mlx5_debugfs_root);
	if (!priv->dbg_root)
		return -ENOMEM;

817
	err = mlx5_pci_enable_device(dev);
818
	if (err) {
J
Joe Perches 已提交
819
		dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
820 821 822 823 824
		goto err_dbg;
	}

	err = request_bar(pdev);
	if (err) {
J
Joe Perches 已提交
825
		dev_err(&pdev->dev, "error requesting BARs, aborting\n");
826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843
		goto err_disable;
	}

	pci_set_master(pdev);

	err = set_dma_caps(pdev);
	if (err) {
		dev_err(&pdev->dev, "Failed setting DMA capabilities mask, aborting\n");
		goto err_clr_master;
	}

	dev->iseg_base = pci_resource_start(dev->pdev, 0);
	dev->iseg = ioremap(dev->iseg_base, sizeof(*dev->iseg));
	if (!dev->iseg) {
		err = -ENOMEM;
		dev_err(&pdev->dev, "Failed mapping initialization segment, aborting\n");
		goto err_clr_master;
	}
844 845 846 847 848 849 850

	return 0;

err_clr_master:
	pci_clear_master(dev->pdev);
	release_bar(dev->pdev);
err_disable:
851
	mlx5_pci_disable_device(dev);
852 853 854 855 856 857 858 859 860 861 862

err_dbg:
	debugfs_remove(priv->dbg_root);
	return err;
}

static void mlx5_pci_close(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
{
	iounmap(dev->iseg);
	pci_clear_master(dev->pdev);
	release_bar(dev->pdev);
863
	mlx5_pci_disable_device(dev);
864 865 866
	debugfs_remove(priv->dbg_root);
}

867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895
static int mlx5_init_once(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
{
	struct pci_dev *pdev = dev->pdev;
	int err;

	err = mlx5_query_board_id(dev);
	if (err) {
		dev_err(&pdev->dev, "query board id failed\n");
		goto out;
	}

	err = mlx5_eq_init(dev);
	if (err) {
		dev_err(&pdev->dev, "failed to initialize eq\n");
		goto out;
	}

	err = mlx5_init_cq_table(dev);
	if (err) {
		dev_err(&pdev->dev, "failed to initialize cq table\n");
		goto err_eq_cleanup;
	}

	mlx5_init_qp_table(dev);

	mlx5_init_srq_table(dev);

	mlx5_init_mkey_table(dev);

896 897
	mlx5_init_reserved_gids(dev);

898 899
	mlx5_init_clock(dev);

900 901 902 903 904 905
	err = mlx5_init_rl_table(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed to init rate limiting\n");
		goto err_tables_cleanup;
	}

906 907 908 909 910 911
	err = mlx5_mpfs_init(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed to init l2 table %d\n", err);
		goto err_rl_cleanup;
	}

912 913 914
	err = mlx5_eswitch_init(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed to init eswitch %d\n", err);
915
		goto err_mpfs_cleanup;
916 917 918 919 920 921 922 923
	}

	err = mlx5_sriov_init(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed to init sriov %d\n", err);
		goto err_eswitch_cleanup;
	}

924 925 926 927 928 929
	err = mlx5_fpga_init(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed to init fpga device %d\n", err);
		goto err_sriov_cleanup;
	}

930 931
	return 0;

932 933
err_sriov_cleanup:
	mlx5_sriov_cleanup(dev);
934 935
err_eswitch_cleanup:
	mlx5_eswitch_cleanup(dev->priv.eswitch);
936 937
err_mpfs_cleanup:
	mlx5_mpfs_cleanup(dev);
938 939
err_rl_cleanup:
	mlx5_cleanup_rl_table(dev);
940 941 942 943 944 945 946 947 948 949 950 951 952 953 954
err_tables_cleanup:
	mlx5_cleanup_mkey_table(dev);
	mlx5_cleanup_srq_table(dev);
	mlx5_cleanup_qp_table(dev);
	mlx5_cleanup_cq_table(dev);

err_eq_cleanup:
	mlx5_eq_cleanup(dev);

out:
	return err;
}

static void mlx5_cleanup_once(struct mlx5_core_dev *dev)
{
955
	mlx5_fpga_cleanup(dev);
956 957
	mlx5_sriov_cleanup(dev);
	mlx5_eswitch_cleanup(dev->priv.eswitch);
958
	mlx5_mpfs_cleanup(dev);
959
	mlx5_cleanup_rl_table(dev);
960
	mlx5_cleanup_clock(dev);
961
	mlx5_cleanup_reserved_gids(dev);
962 963 964 965 966 967 968 969 970
	mlx5_cleanup_mkey_table(dev);
	mlx5_cleanup_srq_table(dev);
	mlx5_cleanup_qp_table(dev);
	mlx5_cleanup_cq_table(dev);
	mlx5_eq_cleanup(dev);
}

static int mlx5_load_one(struct mlx5_core_dev *dev, struct mlx5_priv *priv,
			 bool boot)
971 972 973 974
{
	struct pci_dev *pdev = dev->pdev;
	int err;

975
	mutex_lock(&dev->intf_state_mutex);
976
	if (test_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state)) {
977 978 979 980 981
		dev_warn(&dev->pdev->dev, "%s: interface is up, NOP\n",
			 __func__);
		goto out;
	}

982 983 984
	dev_info(&pdev->dev, "firmware version: %d.%d.%d\n", fw_rev_maj(dev),
		 fw_rev_min(dev), fw_rev_sub(dev));

985 986 987 988 989
	/* on load removing any previous indication of internal error, device is
	 * up
	 */
	dev->state = MLX5_DEVICE_STATE_UP;

990 991 992 993 994 995
	/* wait for firmware to accept initialization segments configurations
	 */
	err = wait_fw_init(dev, FW_PRE_INIT_TIMEOUT_MILI);
	if (err) {
		dev_err(&dev->pdev->dev, "Firmware over %d MS in pre-initializing state, aborting\n",
			FW_PRE_INIT_TIMEOUT_MILI);
996
		goto out_err;
997 998
	}

999 1000 1001
	err = mlx5_cmd_init(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed initializing command interface, aborting\n");
1002
		goto out_err;
1003 1004
	}

1005 1006 1007 1008
	err = wait_fw_init(dev, FW_INIT_TIMEOUT_MILI);
	if (err) {
		dev_err(&dev->pdev->dev, "Firmware over %d MS in initializing state, aborting\n",
			FW_INIT_TIMEOUT_MILI);
1009
		goto err_cmd_cleanup;
1010 1011
	}

1012
	err = mlx5_core_enable_hca(dev, 0);
1013 1014
	if (err) {
		dev_err(&pdev->dev, "enable hca failed\n");
1015
		goto err_cmd_cleanup;
1016 1017
	}

1018 1019 1020 1021 1022 1023
	err = mlx5_core_set_issi(dev);
	if (err) {
		dev_err(&pdev->dev, "failed to set issi\n");
		goto err_disable_hca;
	}

1024 1025 1026 1027 1028 1029
	err = mlx5_satisfy_startup_pages(dev, 1);
	if (err) {
		dev_err(&pdev->dev, "failed to allocate boot pages\n");
		goto err_disable_hca;
	}

1030 1031 1032
	err = set_hca_ctrl(dev);
	if (err) {
		dev_err(&pdev->dev, "set_hca_ctrl failed\n");
1033
		goto reclaim_boot_pages;
1034 1035 1036 1037 1038
	}

	err = handle_hca_cap(dev);
	if (err) {
		dev_err(&pdev->dev, "handle_hca_cap failed\n");
1039
		goto reclaim_boot_pages;
1040 1041
	}

1042 1043 1044 1045
	err = handle_hca_cap_atomic(dev);
	if (err) {
		dev_err(&pdev->dev, "handle_hca_cap_atomic failed\n");
		goto reclaim_boot_pages;
1046 1047
	}

1048
	err = mlx5_satisfy_startup_pages(dev, 0);
1049
	if (err) {
1050 1051
		dev_err(&pdev->dev, "failed to allocate init pages\n");
		goto reclaim_boot_pages;
1052 1053 1054 1055 1056
	}

	err = mlx5_pagealloc_start(dev);
	if (err) {
		dev_err(&pdev->dev, "mlx5_pagealloc_start failed\n");
1057
		goto reclaim_boot_pages;
1058 1059
	}

1060
	err = mlx5_cmd_init_hca(dev, sw_owner_id);
1061 1062 1063 1064 1065
	if (err) {
		dev_err(&pdev->dev, "init hca failed\n");
		goto err_pagealloc_stop;
	}

1066 1067
	mlx5_set_driver_version(dev);

1068 1069
	mlx5_start_health_poll(dev);

1070 1071 1072 1073 1074 1075
	err = mlx5_query_hca_caps(dev);
	if (err) {
		dev_err(&pdev->dev, "query hca failed\n");
		goto err_stop_poll;
	}

1076 1077
	if (boot && mlx5_init_once(dev, priv)) {
		dev_err(&pdev->dev, "sw objs init failed\n");
1078 1079 1080
		goto err_stop_poll;
	}

1081
	err = mlx5_alloc_irq_vectors(dev);
1082
	if (err) {
1083
		dev_err(&pdev->dev, "alloc irq vectors failed\n");
1084
		goto err_cleanup_once;
1085 1086
	}

1087 1088
	dev->priv.uar = mlx5_get_uars_page(dev);
	if (!dev->priv.uar) {
1089
		dev_err(&pdev->dev, "Failed allocating uar, aborting\n");
1090
		goto err_disable_msix;
1091 1092 1093 1094 1095
	}

	err = mlx5_start_eqs(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed to start pages and async EQs\n");
1096
		goto err_put_uars;
1097 1098
	}

1099 1100 1101 1102 1103 1104
	err = alloc_comp_eqs(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed to alloc completion EQs\n");
		goto err_stop_eqs;
	}

1105
	err = mlx5_init_fs(dev);
1106
	if (err) {
1107
		dev_err(&pdev->dev, "Failed to init flow steering\n");
1108
		goto err_fs;
1109
	}
1110

1111
	err = mlx5_core_set_hca_defaults(dev);
1112
	if (err) {
1113
		dev_err(&pdev->dev, "Failed to set hca defaults\n");
1114 1115
		goto err_fs;
	}
1116

1117
	err = mlx5_sriov_attach(dev);
E
Eli Cohen 已提交
1118 1119 1120 1121 1122
	if (err) {
		dev_err(&pdev->dev, "sriov init failed %d\n", err);
		goto err_sriov;
	}

1123 1124 1125
	err = mlx5_fpga_device_start(dev);
	if (err) {
		dev_err(&pdev->dev, "fpga device start failed %d\n", err);
1126
		goto err_fpga_start;
1127
	}
1128 1129 1130 1131 1132
	err = mlx5_accel_ipsec_init(dev);
	if (err) {
		dev_err(&pdev->dev, "IPSec device start failed %d\n", err);
		goto err_ipsec_start;
	}
1133

1134 1135 1136 1137 1138 1139 1140 1141
	if (mlx5_device_registered(dev)) {
		mlx5_attach_device(dev);
	} else {
		err = mlx5_register_device(dev);
		if (err) {
			dev_err(&pdev->dev, "mlx5_register_device failed %d\n", err);
			goto err_reg_dev;
		}
1142 1143
	}

1144
	set_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
1145 1146 1147
out:
	mutex_unlock(&dev->intf_state_mutex);

1148 1149
	return 0;

1150
err_reg_dev:
1151 1152
	mlx5_accel_ipsec_cleanup(dev);
err_ipsec_start:
1153 1154 1155
	mlx5_fpga_device_stop(dev);

err_fpga_start:
1156
	mlx5_sriov_detach(dev);
E
Eli Cohen 已提交
1157

1158
err_sriov:
1159
	mlx5_cleanup_fs(dev);
1160

1161
err_fs:
1162 1163
	free_comp_eqs(dev);

1164 1165 1166
err_stop_eqs:
	mlx5_stop_eqs(dev);

1167
err_put_uars:
1168
	mlx5_put_uars_page(dev, priv->uar);
1169

1170
err_disable_msix:
1171
	mlx5_free_irq_vectors(dev);
1172

1173 1174 1175 1176
err_cleanup_once:
	if (boot)
		mlx5_cleanup_once(dev);

1177 1178
err_stop_poll:
	mlx5_stop_health_poll(dev);
1179 1180
	if (mlx5_cmd_teardown_hca(dev)) {
		dev_err(&dev->pdev->dev, "tear_down_hca failed, skip cleanup\n");
1181
		goto out_err;
1182
	}
1183 1184 1185 1186

err_pagealloc_stop:
	mlx5_pagealloc_stop(dev);

1187
reclaim_boot_pages:
1188 1189
	mlx5_reclaim_startup_pages(dev);

1190
err_disable_hca:
1191
	mlx5_core_disable_hca(dev, 0);
1192

1193
err_cmd_cleanup:
1194 1195
	mlx5_cmd_cleanup(dev);

1196 1197 1198 1199
out_err:
	dev->state = MLX5_DEVICE_STATE_INTERNAL_ERROR;
	mutex_unlock(&dev->intf_state_mutex);

1200 1201 1202
	return err;
}

1203 1204
static int mlx5_unload_one(struct mlx5_core_dev *dev, struct mlx5_priv *priv,
			   bool cleanup)
1205
{
1206
	int err = 0;
1207

1208
	if (cleanup)
1209
		mlx5_drain_health_recovery(dev);
1210

1211
	mutex_lock(&dev->intf_state_mutex);
1212
	if (!test_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state)) {
1213 1214
		dev_warn(&dev->pdev->dev, "%s: interface is down, NOP\n",
			 __func__);
1215 1216
		if (cleanup)
			mlx5_cleanup_once(dev);
1217 1218
		goto out;
	}
1219

1220 1221
	clear_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);

1222 1223 1224
	if (mlx5_device_registered(dev))
		mlx5_detach_device(dev);

1225
	mlx5_accel_ipsec_cleanup(dev);
1226 1227
	mlx5_fpga_device_stop(dev);

1228
	mlx5_sriov_detach(dev);
1229
	mlx5_cleanup_fs(dev);
1230
	free_comp_eqs(dev);
1231
	mlx5_stop_eqs(dev);
1232
	mlx5_put_uars_page(dev, priv->uar);
1233
	mlx5_free_irq_vectors(dev);
1234 1235
	if (cleanup)
		mlx5_cleanup_once(dev);
1236
	mlx5_stop_health_poll(dev);
1237 1238
	err = mlx5_cmd_teardown_hca(dev);
	if (err) {
1239
		dev_err(&dev->pdev->dev, "tear_down_hca failed, skip cleanup\n");
1240
		goto out;
1241
	}
1242 1243
	mlx5_pagealloc_stop(dev);
	mlx5_reclaim_startup_pages(dev);
1244
	mlx5_core_disable_hca(dev, 0);
1245
	mlx5_cmd_cleanup(dev);
1246

1247
out:
1248
	mutex_unlock(&dev->intf_state_mutex);
1249
	return err;
1250
}
1251

1252 1253 1254 1255 1256 1257
struct mlx5_core_event_handler {
	void (*event)(struct mlx5_core_dev *dev,
		      enum mlx5_dev_event event,
		      void *data);
};

O
Or Gerlitz 已提交
1258
static const struct devlink_ops mlx5_devlink_ops = {
1259
#ifdef CONFIG_MLX5_ESWITCH
O
Or Gerlitz 已提交
1260 1261
	.eswitch_mode_set = mlx5_devlink_eswitch_mode_set,
	.eswitch_mode_get = mlx5_devlink_eswitch_mode_get,
1262 1263
	.eswitch_inline_mode_set = mlx5_devlink_eswitch_inline_mode_set,
	.eswitch_inline_mode_get = mlx5_devlink_eswitch_inline_mode_get,
1264 1265
	.eswitch_encap_mode_set = mlx5_devlink_eswitch_encap_mode_set,
	.eswitch_encap_mode_get = mlx5_devlink_eswitch_encap_mode_get,
O
Or Gerlitz 已提交
1266 1267
#endif
};
1268

1269
#define MLX5_IB_MOD "mlx5_ib"
1270 1271 1272 1273
static int init_one(struct pci_dev *pdev,
		    const struct pci_device_id *id)
{
	struct mlx5_core_dev *dev;
O
Or Gerlitz 已提交
1274
	struct devlink *devlink;
1275 1276 1277
	struct mlx5_priv *priv;
	int err;

O
Or Gerlitz 已提交
1278 1279
	devlink = devlink_alloc(&mlx5_devlink_ops, sizeof(*dev));
	if (!devlink) {
1280 1281 1282
		dev_err(&pdev->dev, "kzalloc failed\n");
		return -ENOMEM;
	}
O
Or Gerlitz 已提交
1283 1284

	dev = devlink_priv(devlink);
1285
	priv = &dev->priv;
E
Eli Cohen 已提交
1286
	priv->pci_dev_data = id->driver_data;
1287 1288 1289

	pci_set_drvdata(pdev, dev);

1290 1291
	dev->pdev = pdev;
	dev->event = mlx5_core_event;
1292 1293
	dev->profile = &profile[prof_sel];

E
Eli Cohen 已提交
1294 1295
	INIT_LIST_HEAD(&priv->ctx_list);
	spin_lock_init(&priv->ctx_lock);
1296 1297
	mutex_init(&dev->pci_status_mutex);
	mutex_init(&dev->intf_state_mutex);
1298

1299 1300 1301
	INIT_LIST_HEAD(&priv->waiting_events_list);
	priv->is_accum_events = false;

1302 1303 1304 1305 1306 1307 1308 1309
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
	err = init_srcu_struct(&priv->pfault_srcu);
	if (err) {
		dev_err(&pdev->dev, "init_srcu_struct failed with error code %d\n",
			err);
		goto clean_dev;
	}
#endif
1310 1311 1312 1313 1314
	mutex_init(&priv->bfregs.reg_head.lock);
	mutex_init(&priv->bfregs.wc_head.lock);
	INIT_LIST_HEAD(&priv->bfregs.reg_head.list);
	INIT_LIST_HEAD(&priv->bfregs.wc_head.list);

1315
	err = mlx5_pci_init(dev, priv);
1316
	if (err) {
1317
		dev_err(&pdev->dev, "mlx5_pci_init failed with error code %d\n", err);
1318
		goto clean_srcu;
1319 1320
	}

1321 1322 1323 1324 1325 1326
	err = mlx5_health_init(dev);
	if (err) {
		dev_err(&pdev->dev, "mlx5_health_init failed with error code %d\n", err);
		goto close_pci;
	}

1327 1328 1329
	mlx5_pagealloc_init(dev);

	err = mlx5_load_one(dev, priv, true);
1330
	if (err) {
1331
		dev_err(&pdev->dev, "mlx5_load_one failed with error code %d\n", err);
1332
		goto clean_health;
1333
	}
1334

1335
	request_module_nowait(MLX5_IB_MOD);
1336

O
Or Gerlitz 已提交
1337 1338 1339 1340
	err = devlink_register(devlink, &pdev->dev);
	if (err)
		goto clean_load;

1341
	pci_save_state(pdev);
1342 1343
	return 0;

O
Or Gerlitz 已提交
1344
clean_load:
1345
	mlx5_unload_one(dev, priv, true);
1346
clean_health:
1347
	mlx5_pagealloc_cleanup(dev);
1348
	mlx5_health_cleanup(dev);
1349 1350
close_pci:
	mlx5_pci_close(dev, priv);
1351 1352 1353
clean_srcu:
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
	cleanup_srcu_struct(&priv->pfault_srcu);
1354
clean_dev:
1355
#endif
O
Or Gerlitz 已提交
1356
	devlink_free(devlink);
1357

1358 1359
	return err;
}
1360

1361 1362 1363
static void remove_one(struct pci_dev *pdev)
{
	struct mlx5_core_dev *dev  = pci_get_drvdata(pdev);
O
Or Gerlitz 已提交
1364
	struct devlink *devlink = priv_to_devlink(dev);
1365
	struct mlx5_priv *priv = &dev->priv;
1366

O
Or Gerlitz 已提交
1367
	devlink_unregister(devlink);
1368 1369
	mlx5_unregister_device(dev);

1370
	if (mlx5_unload_one(dev, priv, true)) {
1371
		dev_err(&dev->pdev->dev, "mlx5_unload_one failed\n");
1372
		mlx5_health_cleanup(dev);
1373 1374
		return;
	}
1375

1376
	mlx5_pagealloc_cleanup(dev);
1377
	mlx5_health_cleanup(dev);
1378
	mlx5_pci_close(dev, priv);
1379 1380 1381
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
	cleanup_srcu_struct(&priv->pfault_srcu);
#endif
O
Or Gerlitz 已提交
1382
	devlink_free(devlink);
1383 1384
}

1385 1386 1387 1388 1389 1390 1391
static pci_ers_result_t mlx5_pci_err_detected(struct pci_dev *pdev,
					      pci_channel_state_t state)
{
	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
	struct mlx5_priv *priv = &dev->priv;

	dev_info(&pdev->dev, "%s was called\n", __func__);
1392

1393
	mlx5_enter_error_state(dev, false);
1394
	mlx5_unload_one(dev, priv, false);
1395
	/* In case of kernel call drain the health wq */
1396
	if (state) {
1397
		mlx5_drain_health_wq(dev);
1398 1399 1400
		mlx5_pci_disable_device(dev);
	}

1401 1402 1403 1404
	return state == pci_channel_io_perm_failure ?
		PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
}

1405 1406
/* wait for the device to show vital signs by waiting
 * for the health counter to start counting.
1407
 */
1408
static int wait_vital(struct pci_dev *pdev)
1409 1410 1411 1412
{
	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
	struct mlx5_core_health *health = &dev->priv.health;
	const int niter = 100;
1413
	u32 last_count = 0;
1414 1415 1416 1417 1418 1419
	u32 count;
	int i;

	for (i = 0; i < niter; i++) {
		count = ioread32be(health->health_counter);
		if (count && count != 0xffffffff) {
1420 1421 1422 1423 1424
			if (last_count && last_count != count) {
				dev_info(&pdev->dev, "Counter value 0x%x after %d iterations\n", count, i);
				return 0;
			}
			last_count = count;
1425 1426 1427 1428
		}
		msleep(50);
	}

1429
	return -ETIMEDOUT;
1430 1431
}

1432
static pci_ers_result_t mlx5_pci_slot_reset(struct pci_dev *pdev)
1433 1434 1435 1436 1437 1438
{
	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
	int err;

	dev_info(&pdev->dev, "%s was called\n", __func__);

1439
	err = mlx5_pci_enable_device(dev);
1440
	if (err) {
1441 1442 1443 1444 1445 1446 1447
		dev_err(&pdev->dev, "%s: mlx5_pci_enable_device failed with error code: %d\n"
			, __func__, err);
		return PCI_ERS_RESULT_DISCONNECT;
	}

	pci_set_master(pdev);
	pci_restore_state(pdev);
1448
	pci_save_state(pdev);
1449 1450

	if (wait_vital(pdev)) {
1451
		dev_err(&pdev->dev, "%s: wait_vital timed out\n", __func__);
1452
		return PCI_ERS_RESULT_DISCONNECT;
1453
	}
1454

1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	return PCI_ERS_RESULT_RECOVERED;
}

static void mlx5_pci_resume(struct pci_dev *pdev)
{
	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
	struct mlx5_priv *priv = &dev->priv;
	int err;

	dev_info(&pdev->dev, "%s was called\n", __func__);

1466
	err = mlx5_load_one(dev, priv, false);
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
	if (err)
		dev_err(&pdev->dev, "%s: mlx5_load_one failed with error code: %d\n"
			, __func__, err);
	else
		dev_info(&pdev->dev, "%s: device recovered\n", __func__);
}

static const struct pci_error_handlers mlx5_err_handler = {
	.error_detected = mlx5_pci_err_detected,
	.slot_reset	= mlx5_pci_slot_reset,
	.resume		= mlx5_pci_resume
};

1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
static int mlx5_try_fast_unload(struct mlx5_core_dev *dev)
{
	int ret;

	if (!MLX5_CAP_GEN(dev, force_teardown)) {
		mlx5_core_dbg(dev, "force teardown is not supported in the firmware\n");
		return -EOPNOTSUPP;
	}

	if (dev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
		mlx5_core_dbg(dev, "Device in internal error state, giving up\n");
		return -EAGAIN;
	}

1494 1495 1496 1497 1498 1499
	/* Panic tear down fw command will stop the PCI bus communication
	 * with the HCA, so the health polll is no longer needed.
	 */
	mlx5_drain_health_wq(dev);
	mlx5_stop_health_poll(dev);

1500 1501 1502
	ret = mlx5_cmd_force_teardown_hca(dev);
	if (ret) {
		mlx5_core_dbg(dev, "Firmware couldn't do fast unload error: %d\n", ret);
1503
		mlx5_start_health_poll(dev);
1504 1505 1506 1507 1508 1509 1510 1511
		return ret;
	}

	mlx5_enter_error_state(dev, true);

	return 0;
}

1512 1513 1514 1515
static void shutdown(struct pci_dev *pdev)
{
	struct mlx5_core_dev *dev  = pci_get_drvdata(pdev);
	struct mlx5_priv *priv = &dev->priv;
1516
	int err;
1517 1518

	dev_info(&pdev->dev, "Shutdown was called\n");
1519 1520 1521
	err = mlx5_try_fast_unload(dev);
	if (err)
		mlx5_unload_one(dev, priv, false);
1522 1523 1524
	mlx5_pci_disable_device(dev);
}

1525
static const struct pci_device_id mlx5_core_pci_table[] = {
M
Myron Stowe 已提交
1526
	{ PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_CONNECTIB) },
E
Eli Cohen 已提交
1527
	{ PCI_VDEVICE(MELLANOX, 0x1012), MLX5_PCI_DEV_IS_VF},	/* Connect-IB VF */
M
Myron Stowe 已提交
1528
	{ PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_CONNECTX4) },
E
Eli Cohen 已提交
1529
	{ PCI_VDEVICE(MELLANOX, 0x1014), MLX5_PCI_DEV_IS_VF},	/* ConnectX-4 VF */
M
Myron Stowe 已提交
1530
	{ PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX) },
E
Eli Cohen 已提交
1531
	{ PCI_VDEVICE(MELLANOX, 0x1016), MLX5_PCI_DEV_IS_VF},	/* ConnectX-4LX VF */
1532
	{ PCI_VDEVICE(MELLANOX, 0x1017) },			/* ConnectX-5, PCIe 3.0 */
1533
	{ PCI_VDEVICE(MELLANOX, 0x1018), MLX5_PCI_DEV_IS_VF},	/* ConnectX-5 VF */
1534 1535 1536 1537
	{ PCI_VDEVICE(MELLANOX, 0x1019) },			/* ConnectX-5 Ex */
	{ PCI_VDEVICE(MELLANOX, 0x101a), MLX5_PCI_DEV_IS_VF},	/* ConnectX-5 Ex VF */
	{ PCI_VDEVICE(MELLANOX, 0x101b) },			/* ConnectX-6 */
	{ PCI_VDEVICE(MELLANOX, 0x101c), MLX5_PCI_DEV_IS_VF},	/* ConnectX-6 VF */
1538 1539
	{ PCI_VDEVICE(MELLANOX, 0xa2d2) },			/* BlueField integrated ConnectX-5 network controller */
	{ PCI_VDEVICE(MELLANOX, 0xa2d3), MLX5_PCI_DEV_IS_VF},	/* BlueField integrated ConnectX-5 network controller VF */
1540 1541 1542 1543 1544
	{ 0, }
};

MODULE_DEVICE_TABLE(pci, mlx5_core_pci_table);

1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
void mlx5_disable_device(struct mlx5_core_dev *dev)
{
	mlx5_pci_err_detected(dev->pdev, 0);
}

void mlx5_recover_device(struct mlx5_core_dev *dev)
{
	mlx5_pci_disable_device(dev);
	if (mlx5_pci_slot_reset(dev->pdev) == PCI_ERS_RESULT_RECOVERED)
		mlx5_pci_resume(dev->pdev);
}

1557 1558 1559 1560
static struct pci_driver mlx5_core_driver = {
	.name           = DRIVER_NAME,
	.id_table       = mlx5_core_pci_table,
	.probe          = init_one,
1561
	.remove         = remove_one,
1562
	.shutdown	= shutdown,
E
Eli Cohen 已提交
1563 1564
	.err_handler	= &mlx5_err_handler,
	.sriov_configure   = mlx5_core_sriov_configure,
1565
};
1566

K
Kamal Heib 已提交
1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
static void mlx5_core_verify_params(void)
{
	if (prof_sel >= ARRAY_SIZE(profile)) {
		pr_warn("mlx5_core: WARNING: Invalid module parameter prof_sel %d, valid range 0-%zu, changing back to default(%d)\n",
			prof_sel,
			ARRAY_SIZE(profile) - 1,
			MLX5_DEFAULT_PROF);
		prof_sel = MLX5_DEFAULT_PROF;
	}
}

1578 1579 1580 1581
static int __init init(void)
{
	int err;

1582 1583
	get_random_bytes(&sw_owner_id, sizeof(sw_owner_id));

K
Kamal Heib 已提交
1584
	mlx5_core_verify_params();
1585 1586
	mlx5_register_debugfs();

1587 1588
	err = pci_register_driver(&mlx5_core_driver);
	if (err)
1589
		goto err_debug;
1590

1591 1592 1593 1594
#ifdef CONFIG_MLX5_CORE_EN
	mlx5e_init();
#endif

1595 1596 1597 1598 1599 1600 1601 1602 1603
	return 0;

err_debug:
	mlx5_unregister_debugfs();
	return err;
}

static void __exit cleanup(void)
{
1604 1605 1606
#ifdef CONFIG_MLX5_CORE_EN
	mlx5e_cleanup();
#endif
1607
	pci_unregister_driver(&mlx5_core_driver);
1608 1609 1610 1611 1612
	mlx5_unregister_debugfs();
}

module_init(init);
module_exit(cleanup);