main.c 37.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

33
#include <linux/highmem.h>
34 35 36 37 38 39 40
#include <linux/module.h>
#include <linux/init.h>
#include <linux/errno.h>
#include <linux/pci.h>
#include <linux/dma-mapping.h>
#include <linux/slab.h>
#include <linux/io-mapping.h>
41
#include <linux/interrupt.h>
42
#include <linux/delay.h>
43 44 45 46 47
#include <linux/mlx5/driver.h>
#include <linux/mlx5/cq.h>
#include <linux/mlx5/qp.h>
#include <linux/mlx5/srq.h>
#include <linux/debugfs.h>
48
#include <linux/kmod.h>
49
#include <linux/mlx5/mlx5_ifc.h>
50
#include <linux/mlx5/vport.h>
51 52 53
#ifdef CONFIG_RFS_ACCEL
#include <linux/cpu_rmap.h>
#endif
O
Or Gerlitz 已提交
54
#include <net/devlink.h>
55
#include "mlx5_core.h"
56
#include "fs_core.h"
57
#include "lib/mpfs.h"
58
#include "eswitch.h"
59
#include "lib/mlx5.h"
60
#include "fpga/core.h"
61
#include "accel/ipsec.h"
62
#include "lib/clock.h"
63 64

MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
65
MODULE_DESCRIPTION("Mellanox Connect-IB, ConnectX-4 core driver");
66 67 68
MODULE_LICENSE("Dual BSD/GPL");
MODULE_VERSION(DRIVER_VERSION);

K
Kamal Heib 已提交
69 70
unsigned int mlx5_core_debug_mask;
module_param_named(debug_mask, mlx5_core_debug_mask, uint, 0644);
71 72
MODULE_PARM_DESC(debug_mask, "debug mask: 1 = dump cmd data, 2 = dump cmd exec time, 3 = both. Default=0");

73
#define MLX5_DEFAULT_PROF	2
K
Kamal Heib 已提交
74 75
static unsigned int prof_sel = MLX5_DEFAULT_PROF;
module_param_named(prof_sel, prof_sel, uint, 0444);
76 77
MODULE_PARM_DESC(prof_sel, "profile selector. Valid range 0 - 2");

78 79 80 81 82
enum {
	MLX5_ATOMIC_REQ_MODE_BE = 0x0,
	MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS = 0x1,
};

83 84 85 86 87 88 89 90 91 92 93
static struct mlx5_profile profile[] = {
	[0] = {
		.mask           = 0,
	},
	[1] = {
		.mask		= MLX5_PROF_MASK_QP_SIZE,
		.log_max_qp	= 12,
	},
	[2] = {
		.mask		= MLX5_PROF_MASK_QP_SIZE |
				  MLX5_PROF_MASK_MR_CACHE,
94
		.log_max_qp	= 18,
95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
		.mr_cache[0]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[1]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[2]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[3]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[4]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[5]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[6]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[7]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[8]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[9]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[10]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[11]	= {
			.size	= 500,
			.limit	= 250
		},
		.mr_cache[12]	= {
			.size	= 64,
			.limit	= 32
		},
		.mr_cache[13]	= {
			.size	= 32,
			.limit	= 16
		},
		.mr_cache[14]	= {
			.size	= 16,
			.limit	= 8
		},
		.mr_cache[15]	= {
			.size	= 8,
			.limit	= 4
		},
159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
		.mr_cache[16]	= {
			.size	= 8,
			.limit	= 4
		},
		.mr_cache[17]	= {
			.size	= 8,
			.limit	= 4
		},
		.mr_cache[18]	= {
			.size	= 8,
			.limit	= 4
		},
		.mr_cache[19]	= {
			.size	= 4,
			.limit	= 2
		},
		.mr_cache[20]	= {
			.size	= 4,
			.limit	= 2
		},
179 180
	},
};
181

182 183 184
#define FW_INIT_TIMEOUT_MILI		2000
#define FW_INIT_WAIT_MS			2
#define FW_PRE_INIT_TIMEOUT_MILI	10000
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201

static int wait_fw_init(struct mlx5_core_dev *dev, u32 max_wait_mili)
{
	unsigned long end = jiffies + msecs_to_jiffies(max_wait_mili);
	int err = 0;

	while (fw_initializing(dev)) {
		if (time_after(jiffies, end)) {
			err = -EBUSY;
			break;
		}
		msleep(FW_INIT_WAIT_MS);
	}

	return err;
}

202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
static void mlx5_set_driver_version(struct mlx5_core_dev *dev)
{
	int driver_ver_sz = MLX5_FLD_SZ_BYTES(set_driver_version_in,
					      driver_version);
	u8 in[MLX5_ST_SZ_BYTES(set_driver_version_in)] = {0};
	u8 out[MLX5_ST_SZ_BYTES(set_driver_version_out)] = {0};
	int remaining_size = driver_ver_sz;
	char *string;

	if (!MLX5_CAP_GEN(dev, driver_version))
		return;

	string = MLX5_ADDR_OF(set_driver_version_in, in, driver_version);

	strncpy(string, "Linux", remaining_size);

	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
	strncat(string, ",", remaining_size);

	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
	strncat(string, DRIVER_NAME, remaining_size);

	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
	strncat(string, ",", remaining_size);

	remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
	strncat(string, DRIVER_VERSION, remaining_size);

	/*Send the command*/
	MLX5_SET(set_driver_version_in, in, opcode,
		 MLX5_CMD_OP_SET_DRIVER_VERSION);

	mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
}

237 238 239 240 241 242
static int set_dma_caps(struct pci_dev *pdev)
{
	int err;

	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
	if (err) {
J
Joe Perches 已提交
243
		dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
244 245
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (err) {
J
Joe Perches 已提交
246
			dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
247 248 249 250 251 252 253
			return err;
		}
	}

	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
	if (err) {
		dev_warn(&pdev->dev,
J
Joe Perches 已提交
254
			 "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
255 256 257
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
		if (err) {
			dev_err(&pdev->dev,
J
Joe Perches 已提交
258
				"Can't set consistent PCI DMA mask, aborting\n");
259 260 261 262 263 264 265 266
			return err;
		}
	}

	dma_set_max_seg_size(&pdev->dev, 2u * 1024 * 1024 * 1024);
	return err;
}

267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
static int mlx5_pci_enable_device(struct mlx5_core_dev *dev)
{
	struct pci_dev *pdev = dev->pdev;
	int err = 0;

	mutex_lock(&dev->pci_status_mutex);
	if (dev->pci_status == MLX5_PCI_STATUS_DISABLED) {
		err = pci_enable_device(pdev);
		if (!err)
			dev->pci_status = MLX5_PCI_STATUS_ENABLED;
	}
	mutex_unlock(&dev->pci_status_mutex);

	return err;
}

static void mlx5_pci_disable_device(struct mlx5_core_dev *dev)
{
	struct pci_dev *pdev = dev->pdev;

	mutex_lock(&dev->pci_status_mutex);
	if (dev->pci_status == MLX5_PCI_STATUS_ENABLED) {
		pci_disable_device(pdev);
		dev->pci_status = MLX5_PCI_STATUS_DISABLED;
	}
	mutex_unlock(&dev->pci_status_mutex);
}

295 296 297 298 299
static int request_bar(struct pci_dev *pdev)
{
	int err = 0;

	if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
J
Joe Perches 已提交
300
		dev_err(&pdev->dev, "Missing registers BAR, aborting\n");
301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
		return -ENODEV;
	}

	err = pci_request_regions(pdev, DRIVER_NAME);
	if (err)
		dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");

	return err;
}

static void release_bar(struct pci_dev *pdev)
{
	pci_release_regions(pdev);
}

316
static int mlx5_alloc_irq_vectors(struct mlx5_core_dev *dev)
317
{
318 319
	struct mlx5_priv *priv = &dev->priv;
	struct mlx5_eq_table *table = &priv->eq_table;
320 321 322
	struct irq_affinity irqdesc = {
		.pre_vectors = MLX5_EQ_VEC_COMP_BASE,
	};
323
	int num_eqs = 1 << MLX5_CAP_GEN(dev, log_max_eq);
324 325
	int nvec;

326 327
	nvec = MLX5_CAP_GEN(dev, num_ports) * num_online_cpus() +
	       MLX5_EQ_VEC_COMP_BASE;
328 329 330 331
	nvec = min_t(int, nvec, num_eqs);
	if (nvec <= MLX5_EQ_VEC_COMP_BASE)
		return -ENOMEM;

332
	priv->irq_info = kcalloc(nvec, sizeof(*priv->irq_info), GFP_KERNEL);
333
	if (!priv->irq_info)
334
		goto err_free_msix;
335

336
	nvec = pci_alloc_irq_vectors_affinity(dev->pdev,
337
			MLX5_EQ_VEC_COMP_BASE + 1, nvec,
338 339
			PCI_IRQ_MSIX | PCI_IRQ_AFFINITY,
			&irqdesc);
340 341
	if (nvec < 0)
		return nvec;
342

343
	table->num_comp_vectors = nvec - MLX5_EQ_VEC_COMP_BASE;
344 345

	return 0;
346 347 348 349

err_free_msix:
	kfree(priv->irq_info);
	return -ENOMEM;
350 351
}

352
static void mlx5_free_irq_vectors(struct mlx5_core_dev *dev)
353
{
354
	struct mlx5_priv *priv = &dev->priv;
355

356
	pci_free_irq_vectors(dev->pdev);
357
	kfree(priv->irq_info);
358 359
}

360
struct mlx5_reg_host_endianness {
361 362 363 364
	u8	he;
	u8      rsvd[15];
};

365 366 367
#define CAP_MASK(pos, size) ((u64)((1 << (size)) - 1) << (pos))

enum {
368 369
	MLX5_CAP_BITS_RW_MASK = CAP_MASK(MLX5_CAP_OFF_CMDIF_CSUM, 2) |
				MLX5_DEV_CAP_FLAG_DCT,
370 371
};

372
static u16 to_fw_pkey_sz(struct mlx5_core_dev *dev, u32 size)
373 374 375 376 377 378 379 380 381 382 383 384 385 386 387
{
	switch (size) {
	case 128:
		return 0;
	case 256:
		return 1;
	case 512:
		return 2;
	case 1024:
		return 3;
	case 2048:
		return 4;
	case 4096:
		return 5;
	default:
388
		mlx5_core_warn(dev, "invalid pkey table size %d\n", size);
389 390 391 392
		return 0;
	}
}

393 394 395
static int mlx5_core_get_caps_mode(struct mlx5_core_dev *dev,
				   enum mlx5_cap_type cap_type,
				   enum mlx5_cap_mode cap_mode)
396
{
397 398
	u8 in[MLX5_ST_SZ_BYTES(query_hca_cap_in)];
	int out_sz = MLX5_ST_SZ_BYTES(query_hca_cap_out);
399 400
	void *out, *hca_caps;
	u16 opmod = (cap_type << 1) | (cap_mode & 0x01);
401 402
	int err;

403 404
	memset(in, 0, sizeof(in));
	out = kzalloc(out_sz, GFP_KERNEL);
405
	if (!out)
406
		return -ENOMEM;
407

408 409 410
	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
	MLX5_SET(query_hca_cap_in, in, op_mod, opmod);
	err = mlx5_cmd_exec(dev, in, sizeof(in), out, out_sz);
411
	if (err) {
412 413 414
		mlx5_core_warn(dev,
			       "QUERY_HCA_CAP : type(%x) opmode(%x) Failed(%d)\n",
			       cap_type, cap_mode, err);
415 416
		goto query_ex;
	}
417

418 419 420 421
	hca_caps =  MLX5_ADDR_OF(query_hca_cap_out, out, capability);

	switch (cap_mode) {
	case HCA_CAP_OPMOD_GET_MAX:
422
		memcpy(dev->caps.hca_max[cap_type], hca_caps,
423 424 425
		       MLX5_UN_SZ_BYTES(hca_cap_union));
		break;
	case HCA_CAP_OPMOD_GET_CUR:
426
		memcpy(dev->caps.hca_cur[cap_type], hca_caps,
427 428 429 430 431 432 433 434 435
		       MLX5_UN_SZ_BYTES(hca_cap_union));
		break;
	default:
		mlx5_core_warn(dev,
			       "Tried to query dev cap type(%x) with wrong opmode(%x)\n",
			       cap_type, cap_mode);
		err = -EINVAL;
		break;
	}
436 437 438 439 440
query_ex:
	kfree(out);
	return err;
}

441 442 443 444 445 446 447 448 449 450
int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type)
{
	int ret;

	ret = mlx5_core_get_caps_mode(dev, cap_type, HCA_CAP_OPMOD_GET_CUR);
	if (ret)
		return ret;
	return mlx5_core_get_caps_mode(dev, cap_type, HCA_CAP_OPMOD_GET_MAX);
}

451
static int set_caps(struct mlx5_core_dev *dev, void *in, int in_sz, int opmod)
452
{
453
	u32 out[MLX5_ST_SZ_DW(set_hca_cap_out)] = {0};
454

455
	MLX5_SET(set_hca_cap_in, in, opcode, MLX5_CMD_OP_SET_HCA_CAP);
456
	MLX5_SET(set_hca_cap_in, in, op_mod, opmod << 1);
457
	return mlx5_cmd_exec(dev, in, in_sz, out, sizeof(out));
458 459
}

460 461 462 463 464 465 466 467 468
static int handle_hca_cap_atomic(struct mlx5_core_dev *dev)
{
	void *set_ctx;
	void *set_hca_cap;
	int set_sz = MLX5_ST_SZ_BYTES(set_hca_cap_in);
	int req_endianness;
	int err;

	if (MLX5_CAP_GEN(dev, atomic)) {
469
		err = mlx5_core_get_caps(dev, MLX5_CAP_ATOMIC);
470 471 472 473 474 475 476 477
		if (err)
			return err;
	} else {
		return 0;
	}

	req_endianness =
		MLX5_CAP_ATOMIC(dev,
478
				supported_atomic_req_8B_endianness_mode_1);
479 480 481 482 483 484 485 486 487 488 489

	if (req_endianness != MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS)
		return 0;

	set_ctx = kzalloc(set_sz, GFP_KERNEL);
	if (!set_ctx)
		return -ENOMEM;

	set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx, capability);

	/* Set requestor to host endianness */
490
	MLX5_SET(atomic_caps, set_hca_cap, atomic_req_8B_endianness_mode,
491 492 493 494 495 496 497 498
		 MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS);

	err = set_caps(dev, set_ctx, set_sz, MLX5_SET_HCA_CAP_OP_MOD_ATOMIC);

	kfree(set_ctx);
	return err;
}

499 500
static int handle_hca_cap(struct mlx5_core_dev *dev)
{
501
	void *set_ctx = NULL;
502 503
	struct mlx5_profile *prof = dev->profile;
	int err = -ENOMEM;
504
	int set_sz = MLX5_ST_SZ_BYTES(set_hca_cap_in);
505
	void *set_hca_cap;
506

507
	set_ctx = kzalloc(set_sz, GFP_KERNEL);
508
	if (!set_ctx)
509 510
		goto query_ex;

511
	err = mlx5_core_get_caps(dev, MLX5_CAP_GENERAL);
512 513 514
	if (err)
		goto query_ex;

515 516
	set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx,
				   capability);
517
	memcpy(set_hca_cap, dev->caps.hca_cur[MLX5_CAP_GENERAL],
518 519 520
	       MLX5_ST_SZ_BYTES(cmd_hca_cap));

	mlx5_core_dbg(dev, "Current Pkey table size %d Setting new size %d\n",
521
		      mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(dev, pkey_table_size)),
522
		      128);
523
	/* we limit the size of the pkey table to 128 entries for now */
524
	MLX5_SET(cmd_hca_cap, set_hca_cap, pkey_table_size,
525
		 to_fw_pkey_sz(dev, 128));
526

527 528 529 530 531 532 533
	/* Check log_max_qp from HCA caps to set in current profile */
	if (MLX5_CAP_GEN_MAX(dev, log_max_qp) < profile[prof_sel].log_max_qp) {
		mlx5_core_warn(dev, "log_max_qp value in current profile is %d, changing it to HCA capability limit (%d)\n",
			       profile[prof_sel].log_max_qp,
			       MLX5_CAP_GEN_MAX(dev, log_max_qp));
		profile[prof_sel].log_max_qp = MLX5_CAP_GEN_MAX(dev, log_max_qp);
	}
534
	if (prof->mask & MLX5_PROF_MASK_QP_SIZE)
535 536
		MLX5_SET(cmd_hca_cap, set_hca_cap, log_max_qp,
			 prof->log_max_qp);
537

538 539
	/* disable cmdif checksum */
	MLX5_SET(cmd_hca_cap, set_hca_cap, cmdif_checksum, 0);
540

541 542 543 544
	/* Enable 4K UAR only when HCA supports it and page size is bigger
	 * than 4K.
	 */
	if (MLX5_CAP_GEN_MAX(dev, uar_4k) && PAGE_SIZE > 4096)
545 546
		MLX5_SET(cmd_hca_cap, set_hca_cap, uar_4k, 1);

547 548
	MLX5_SET(cmd_hca_cap, set_hca_cap, log_uar_page_sz, PAGE_SHIFT - 12);

549 550 551 552 553 554
	if (MLX5_CAP_GEN_MAX(dev, cache_line_128byte))
		MLX5_SET(cmd_hca_cap,
			 set_hca_cap,
			 cache_line_128byte,
			 cache_line_size() == 128 ? 1 : 0);

M
Moni Shoua 已提交
555 556 557
	if (MLX5_CAP_GEN_MAX(dev, dct))
		MLX5_SET(cmd_hca_cap, set_hca_cap, dct, 1);

558 559
	err = set_caps(dev, set_ctx, set_sz,
		       MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE);
560

561 562 563 564 565 566 567
query_ex:
	kfree(set_ctx);
	return err;
}

static int set_hca_ctrl(struct mlx5_core_dev *dev)
{
568 569
	struct mlx5_reg_host_endianness he_in;
	struct mlx5_reg_host_endianness he_out;
570 571
	int err;

E
Eli Cohen 已提交
572 573 574
	if (!mlx5_core_is_pf(dev))
		return 0;

575 576 577 578 579 580 581 582
	memset(&he_in, 0, sizeof(he_in));
	he_in.he = MLX5_SET_HOST_ENDIANNESS;
	err = mlx5_core_access_reg(dev, &he_in,  sizeof(he_in),
					&he_out, sizeof(he_out),
					MLX5_REG_HOST_ENDIANNESS, 0, 1);
	return err;
}

583 584 585 586 587 588 589 590 591 592 593 594
static int mlx5_core_set_hca_defaults(struct mlx5_core_dev *dev)
{
	int ret = 0;

	/* Disable local_lb by default */
	if ((MLX5_CAP_GEN(dev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
	    MLX5_CAP_GEN(dev, disable_local_lb))
		ret = mlx5_nic_vport_update_local_lb(dev, false);

	return ret;
}

595
int mlx5_core_enable_hca(struct mlx5_core_dev *dev, u16 func_id)
596
{
597 598
	u32 out[MLX5_ST_SZ_DW(enable_hca_out)] = {0};
	u32 in[MLX5_ST_SZ_DW(enable_hca_in)]   = {0};
599

600 601
	MLX5_SET(enable_hca_in, in, opcode, MLX5_CMD_OP_ENABLE_HCA);
	MLX5_SET(enable_hca_in, in, function_id, func_id);
602
	return mlx5_cmd_exec(dev, &in, sizeof(in), &out, sizeof(out));
603 604
}

605
int mlx5_core_disable_hca(struct mlx5_core_dev *dev, u16 func_id)
606
{
607 608
	u32 out[MLX5_ST_SZ_DW(disable_hca_out)] = {0};
	u32 in[MLX5_ST_SZ_DW(disable_hca_in)]   = {0};
609

610 611
	MLX5_SET(disable_hca_in, in, opcode, MLX5_CMD_OP_DISABLE_HCA);
	MLX5_SET(disable_hca_in, in, function_id, func_id);
612
	return mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
613 614
}

615
u64 mlx5_read_internal_timer(struct mlx5_core_dev *dev)
616 617 618 619 620 621 622 623 624
{
	u32 timer_h, timer_h1, timer_l;

	timer_h = ioread32be(&dev->iseg->internal_timer_h);
	timer_l = ioread32be(&dev->iseg->internal_timer_l);
	timer_h1 = ioread32be(&dev->iseg->internal_timer_h);
	if (timer_h != timer_h1) /* wrap around */
		timer_l = ioread32be(&dev->iseg->internal_timer_l);

625
	return (u64)timer_l | (u64)timer_h1 << 32;
626 627
}

628 629
int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
		    unsigned int *irqn)
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
{
	struct mlx5_eq_table *table = &dev->priv.eq_table;
	struct mlx5_eq *eq, *n;
	int err = -ENOENT;

	spin_lock(&table->lock);
	list_for_each_entry_safe(eq, n, &table->comp_eqs_list, list) {
		if (eq->index == vector) {
			*eqn = eq->eqn;
			*irqn = eq->irqn;
			err = 0;
			break;
		}
	}
	spin_unlock(&table->lock);

	return err;
}
EXPORT_SYMBOL(mlx5_vector2eqn);

650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
struct mlx5_eq *mlx5_eqn2eq(struct mlx5_core_dev *dev, int eqn)
{
	struct mlx5_eq_table *table = &dev->priv.eq_table;
	struct mlx5_eq *eq;

	spin_lock(&table->lock);
	list_for_each_entry(eq, &table->comp_eqs_list, list)
		if (eq->eqn == eqn) {
			spin_unlock(&table->lock);
			return eq;
		}

	spin_unlock(&table->lock);

	return ERR_PTR(-ENOENT);
}

667 668 669 670 671
static void free_comp_eqs(struct mlx5_core_dev *dev)
{
	struct mlx5_eq_table *table = &dev->priv.eq_table;
	struct mlx5_eq *eq, *n;

672 673 674 675 676 677
#ifdef CONFIG_RFS_ACCEL
	if (dev->rmap) {
		free_irq_cpu_rmap(dev->rmap);
		dev->rmap = NULL;
	}
#endif
678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
	spin_lock(&table->lock);
	list_for_each_entry_safe(eq, n, &table->comp_eqs_list, list) {
		list_del(&eq->list);
		spin_unlock(&table->lock);
		if (mlx5_destroy_unmap_eq(dev, eq))
			mlx5_core_warn(dev, "failed to destroy EQ 0x%x\n",
				       eq->eqn);
		kfree(eq);
		spin_lock(&table->lock);
	}
	spin_unlock(&table->lock);
}

static int alloc_comp_eqs(struct mlx5_core_dev *dev)
{
	struct mlx5_eq_table *table = &dev->priv.eq_table;
694
	char name[MLX5_MAX_IRQ_NAME];
695 696 697 698 699 700 701 702 703
	struct mlx5_eq *eq;
	int ncomp_vec;
	int nent;
	int err;
	int i;

	INIT_LIST_HEAD(&table->comp_eqs_list);
	ncomp_vec = table->num_comp_vectors;
	nent = MLX5_COMP_EQ_SIZE;
704 705 706 707 708
#ifdef CONFIG_RFS_ACCEL
	dev->rmap = alloc_irq_cpu_rmap(ncomp_vec);
	if (!dev->rmap)
		return -ENOMEM;
#endif
709 710 711 712 713 714 715
	for (i = 0; i < ncomp_vec; i++) {
		eq = kzalloc(sizeof(*eq), GFP_KERNEL);
		if (!eq) {
			err = -ENOMEM;
			goto clean;
		}

716
#ifdef CONFIG_RFS_ACCEL
717 718
		irq_cpu_rmap_add(dev->rmap, pci_irq_vector(dev->pdev,
				 MLX5_EQ_VEC_COMP_BASE + i));
719
#endif
720
		snprintf(name, MLX5_MAX_IRQ_NAME, "mlx5_comp%d", i);
721 722
		err = mlx5_create_map_eq(dev, eq,
					 i + MLX5_EQ_VEC_COMP_BASE, nent, 0,
723
					 name, MLX5_EQ_TYPE_COMP);
724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741
		if (err) {
			kfree(eq);
			goto clean;
		}
		mlx5_core_dbg(dev, "allocated completion EQN %d\n", eq->eqn);
		eq->index = i;
		spin_lock(&table->lock);
		list_add_tail(&eq->list, &table->comp_eqs_list);
		spin_unlock(&table->lock);
	}

	return 0;

clean:
	free_comp_eqs(dev);
	return err;
}

742 743
static int mlx5_core_set_issi(struct mlx5_core_dev *dev)
{
744 745
	u32 query_in[MLX5_ST_SZ_DW(query_issi_in)]   = {0};
	u32 query_out[MLX5_ST_SZ_DW(query_issi_out)] = {0};
746
	u32 sup_issi;
747
	int err;
748 749

	MLX5_SET(query_issi_in, query_in, opcode, MLX5_CMD_OP_QUERY_ISSI);
750 751
	err = mlx5_cmd_exec(dev, query_in, sizeof(query_in),
			    query_out, sizeof(query_out));
752
	if (err) {
753 754 755 756
		u32 syndrome;
		u8 status;

		mlx5_cmd_mbox_status(query_out, &status, &syndrome);
K
Kamal Heib 已提交
757 758 759 760
		if (!status || syndrome == MLX5_DRIVER_SYND) {
			mlx5_core_err(dev, "Failed to query ISSI err(%d) status(%d) synd(%d)\n",
				      err, status, syndrome);
			return err;
761 762
		}

K
Kamal Heib 已提交
763 764 765
		mlx5_core_warn(dev, "Query ISSI is not supported by FW, ISSI is 0\n");
		dev->issi = 0;
		return 0;
766 767 768 769 770
	}

	sup_issi = MLX5_GET(query_issi_out, query_out, supported_issi_dw0);

	if (sup_issi & (1 << 1)) {
771 772
		u32 set_in[MLX5_ST_SZ_DW(set_issi_in)]   = {0};
		u32 set_out[MLX5_ST_SZ_DW(set_issi_out)] = {0};
773 774 775

		MLX5_SET(set_issi_in, set_in, opcode, MLX5_CMD_OP_SET_ISSI);
		MLX5_SET(set_issi_in, set_in, current_issi, 1);
776 777
		err = mlx5_cmd_exec(dev, set_in, sizeof(set_in),
				    set_out, sizeof(set_out));
778
		if (err) {
K
Kamal Heib 已提交
779 780
			mlx5_core_err(dev, "Failed to set ISSI to 1 err(%d)\n",
				      err);
781 782 783 784 785 786
			return err;
		}

		dev->issi = 1;

		return 0;
787
	} else if (sup_issi & (1 << 0) || !sup_issi) {
788 789 790
		return 0;
	}

791
	return -EOPNOTSUPP;
792 793
}

794 795 796 797
static int mlx5_pci_init(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
{
	struct pci_dev *pdev = dev->pdev;
	int err = 0;
798 799 800 801 802 803 804 805 806

	pci_set_drvdata(dev->pdev, dev);
	strncpy(priv->name, dev_name(&pdev->dev), MLX5_MAX_NAME_LEN);
	priv->name[MLX5_MAX_NAME_LEN - 1] = 0;

	mutex_init(&priv->pgdir_mutex);
	INIT_LIST_HEAD(&priv->pgdir_list);
	spin_lock_init(&priv->mkey_lock);

807 808 809 810
	mutex_init(&priv->alloc_mutex);

	priv->numa_node = dev_to_node(&dev->pdev->dev);

811 812 813 814
	priv->dbg_root = debugfs_create_dir(dev_name(&pdev->dev), mlx5_debugfs_root);
	if (!priv->dbg_root)
		return -ENOMEM;

815
	err = mlx5_pci_enable_device(dev);
816
	if (err) {
J
Joe Perches 已提交
817
		dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
818 819 820 821 822
		goto err_dbg;
	}

	err = request_bar(pdev);
	if (err) {
J
Joe Perches 已提交
823
		dev_err(&pdev->dev, "error requesting BARs, aborting\n");
824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
		goto err_disable;
	}

	pci_set_master(pdev);

	err = set_dma_caps(pdev);
	if (err) {
		dev_err(&pdev->dev, "Failed setting DMA capabilities mask, aborting\n");
		goto err_clr_master;
	}

	dev->iseg_base = pci_resource_start(dev->pdev, 0);
	dev->iseg = ioremap(dev->iseg_base, sizeof(*dev->iseg));
	if (!dev->iseg) {
		err = -ENOMEM;
		dev_err(&pdev->dev, "Failed mapping initialization segment, aborting\n");
		goto err_clr_master;
	}
842 843 844 845 846 847 848

	return 0;

err_clr_master:
	pci_clear_master(dev->pdev);
	release_bar(dev->pdev);
err_disable:
849
	mlx5_pci_disable_device(dev);
850 851 852 853 854 855 856 857 858 859 860

err_dbg:
	debugfs_remove(priv->dbg_root);
	return err;
}

static void mlx5_pci_close(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
{
	iounmap(dev->iseg);
	pci_clear_master(dev->pdev);
	release_bar(dev->pdev);
861
	mlx5_pci_disable_device(dev);
862 863 864
	debugfs_remove(priv->dbg_root);
}

865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
static int mlx5_init_once(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
{
	struct pci_dev *pdev = dev->pdev;
	int err;

	err = mlx5_query_board_id(dev);
	if (err) {
		dev_err(&pdev->dev, "query board id failed\n");
		goto out;
	}

	err = mlx5_eq_init(dev);
	if (err) {
		dev_err(&pdev->dev, "failed to initialize eq\n");
		goto out;
	}

	err = mlx5_init_cq_table(dev);
	if (err) {
		dev_err(&pdev->dev, "failed to initialize cq table\n");
		goto err_eq_cleanup;
	}

	mlx5_init_qp_table(dev);

	mlx5_init_srq_table(dev);

	mlx5_init_mkey_table(dev);

894 895
	mlx5_init_reserved_gids(dev);

896 897
	mlx5_init_clock(dev);

898 899 900 901 902 903
	err = mlx5_init_rl_table(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed to init rate limiting\n");
		goto err_tables_cleanup;
	}

904 905 906 907 908 909
	err = mlx5_mpfs_init(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed to init l2 table %d\n", err);
		goto err_rl_cleanup;
	}

910 911 912
	err = mlx5_eswitch_init(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed to init eswitch %d\n", err);
913
		goto err_mpfs_cleanup;
914 915 916 917 918 919 920 921
	}

	err = mlx5_sriov_init(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed to init sriov %d\n", err);
		goto err_eswitch_cleanup;
	}

922 923 924 925 926 927
	err = mlx5_fpga_init(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed to init fpga device %d\n", err);
		goto err_sriov_cleanup;
	}

928 929
	return 0;

930 931
err_sriov_cleanup:
	mlx5_sriov_cleanup(dev);
932 933
err_eswitch_cleanup:
	mlx5_eswitch_cleanup(dev->priv.eswitch);
934 935
err_mpfs_cleanup:
	mlx5_mpfs_cleanup(dev);
936 937
err_rl_cleanup:
	mlx5_cleanup_rl_table(dev);
938 939 940 941 942 943 944 945 946 947 948 949 950 951 952
err_tables_cleanup:
	mlx5_cleanup_mkey_table(dev);
	mlx5_cleanup_srq_table(dev);
	mlx5_cleanup_qp_table(dev);
	mlx5_cleanup_cq_table(dev);

err_eq_cleanup:
	mlx5_eq_cleanup(dev);

out:
	return err;
}

static void mlx5_cleanup_once(struct mlx5_core_dev *dev)
{
953
	mlx5_fpga_cleanup(dev);
954 955
	mlx5_sriov_cleanup(dev);
	mlx5_eswitch_cleanup(dev->priv.eswitch);
956
	mlx5_mpfs_cleanup(dev);
957
	mlx5_cleanup_rl_table(dev);
958
	mlx5_cleanup_clock(dev);
959
	mlx5_cleanup_reserved_gids(dev);
960 961 962 963 964 965 966 967 968
	mlx5_cleanup_mkey_table(dev);
	mlx5_cleanup_srq_table(dev);
	mlx5_cleanup_qp_table(dev);
	mlx5_cleanup_cq_table(dev);
	mlx5_eq_cleanup(dev);
}

static int mlx5_load_one(struct mlx5_core_dev *dev, struct mlx5_priv *priv,
			 bool boot)
969 970 971 972
{
	struct pci_dev *pdev = dev->pdev;
	int err;

973
	mutex_lock(&dev->intf_state_mutex);
974
	if (test_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state)) {
975 976 977 978 979
		dev_warn(&dev->pdev->dev, "%s: interface is up, NOP\n",
			 __func__);
		goto out;
	}

980 981 982
	dev_info(&pdev->dev, "firmware version: %d.%d.%d\n", fw_rev_maj(dev),
		 fw_rev_min(dev), fw_rev_sub(dev));

983 984 985 986 987
	/* on load removing any previous indication of internal error, device is
	 * up
	 */
	dev->state = MLX5_DEVICE_STATE_UP;

988 989 990 991 992 993
	/* wait for firmware to accept initialization segments configurations
	 */
	err = wait_fw_init(dev, FW_PRE_INIT_TIMEOUT_MILI);
	if (err) {
		dev_err(&dev->pdev->dev, "Firmware over %d MS in pre-initializing state, aborting\n",
			FW_PRE_INIT_TIMEOUT_MILI);
994
		goto out_err;
995 996
	}

997 998 999
	err = mlx5_cmd_init(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed initializing command interface, aborting\n");
1000
		goto out_err;
1001 1002
	}

1003 1004 1005 1006
	err = wait_fw_init(dev, FW_INIT_TIMEOUT_MILI);
	if (err) {
		dev_err(&dev->pdev->dev, "Firmware over %d MS in initializing state, aborting\n",
			FW_INIT_TIMEOUT_MILI);
1007
		goto err_cmd_cleanup;
1008 1009
	}

1010
	err = mlx5_core_enable_hca(dev, 0);
1011 1012
	if (err) {
		dev_err(&pdev->dev, "enable hca failed\n");
1013
		goto err_cmd_cleanup;
1014 1015
	}

1016 1017 1018 1019 1020 1021
	err = mlx5_core_set_issi(dev);
	if (err) {
		dev_err(&pdev->dev, "failed to set issi\n");
		goto err_disable_hca;
	}

1022 1023 1024 1025 1026 1027
	err = mlx5_satisfy_startup_pages(dev, 1);
	if (err) {
		dev_err(&pdev->dev, "failed to allocate boot pages\n");
		goto err_disable_hca;
	}

1028 1029 1030
	err = set_hca_ctrl(dev);
	if (err) {
		dev_err(&pdev->dev, "set_hca_ctrl failed\n");
1031
		goto reclaim_boot_pages;
1032 1033 1034 1035 1036
	}

	err = handle_hca_cap(dev);
	if (err) {
		dev_err(&pdev->dev, "handle_hca_cap failed\n");
1037
		goto reclaim_boot_pages;
1038 1039
	}

1040 1041 1042 1043
	err = handle_hca_cap_atomic(dev);
	if (err) {
		dev_err(&pdev->dev, "handle_hca_cap_atomic failed\n");
		goto reclaim_boot_pages;
1044 1045
	}

1046
	err = mlx5_satisfy_startup_pages(dev, 0);
1047
	if (err) {
1048 1049
		dev_err(&pdev->dev, "failed to allocate init pages\n");
		goto reclaim_boot_pages;
1050 1051 1052 1053 1054
	}

	err = mlx5_pagealloc_start(dev);
	if (err) {
		dev_err(&pdev->dev, "mlx5_pagealloc_start failed\n");
1055
		goto reclaim_boot_pages;
1056 1057 1058 1059 1060 1061 1062 1063
	}

	err = mlx5_cmd_init_hca(dev);
	if (err) {
		dev_err(&pdev->dev, "init hca failed\n");
		goto err_pagealloc_stop;
	}

1064 1065
	mlx5_set_driver_version(dev);

1066 1067
	mlx5_start_health_poll(dev);

1068 1069 1070 1071 1072 1073
	err = mlx5_query_hca_caps(dev);
	if (err) {
		dev_err(&pdev->dev, "query hca failed\n");
		goto err_stop_poll;
	}

1074 1075
	if (boot && mlx5_init_once(dev, priv)) {
		dev_err(&pdev->dev, "sw objs init failed\n");
1076 1077 1078
		goto err_stop_poll;
	}

1079
	err = mlx5_alloc_irq_vectors(dev);
1080
	if (err) {
1081
		dev_err(&pdev->dev, "alloc irq vectors failed\n");
1082
		goto err_cleanup_once;
1083 1084
	}

1085 1086
	dev->priv.uar = mlx5_get_uars_page(dev);
	if (!dev->priv.uar) {
1087
		dev_err(&pdev->dev, "Failed allocating uar, aborting\n");
1088
		goto err_disable_msix;
1089 1090 1091 1092 1093
	}

	err = mlx5_start_eqs(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed to start pages and async EQs\n");
1094
		goto err_put_uars;
1095 1096
	}

1097 1098 1099 1100 1101 1102
	err = alloc_comp_eqs(dev);
	if (err) {
		dev_err(&pdev->dev, "Failed to alloc completion EQs\n");
		goto err_stop_eqs;
	}

1103
	err = mlx5_init_fs(dev);
1104
	if (err) {
1105
		dev_err(&pdev->dev, "Failed to init flow steering\n");
1106
		goto err_fs;
1107
	}
1108

1109
	err = mlx5_core_set_hca_defaults(dev);
1110
	if (err) {
1111
		dev_err(&pdev->dev, "Failed to set hca defaults\n");
1112 1113
		goto err_fs;
	}
1114

1115
	err = mlx5_sriov_attach(dev);
E
Eli Cohen 已提交
1116 1117 1118 1119 1120
	if (err) {
		dev_err(&pdev->dev, "sriov init failed %d\n", err);
		goto err_sriov;
	}

1121 1122 1123
	err = mlx5_fpga_device_start(dev);
	if (err) {
		dev_err(&pdev->dev, "fpga device start failed %d\n", err);
1124
		goto err_fpga_start;
1125
	}
1126 1127 1128 1129 1130
	err = mlx5_accel_ipsec_init(dev);
	if (err) {
		dev_err(&pdev->dev, "IPSec device start failed %d\n", err);
		goto err_ipsec_start;
	}
1131

1132 1133 1134 1135 1136 1137 1138 1139
	if (mlx5_device_registered(dev)) {
		mlx5_attach_device(dev);
	} else {
		err = mlx5_register_device(dev);
		if (err) {
			dev_err(&pdev->dev, "mlx5_register_device failed %d\n", err);
			goto err_reg_dev;
		}
1140 1141
	}

1142
	set_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
1143 1144 1145
out:
	mutex_unlock(&dev->intf_state_mutex);

1146 1147
	return 0;

1148
err_reg_dev:
1149 1150
	mlx5_accel_ipsec_cleanup(dev);
err_ipsec_start:
1151 1152 1153
	mlx5_fpga_device_stop(dev);

err_fpga_start:
1154
	mlx5_sriov_detach(dev);
E
Eli Cohen 已提交
1155

1156
err_sriov:
1157
	mlx5_cleanup_fs(dev);
1158

1159
err_fs:
1160 1161
	free_comp_eqs(dev);

1162 1163 1164
err_stop_eqs:
	mlx5_stop_eqs(dev);

1165
err_put_uars:
1166
	mlx5_put_uars_page(dev, priv->uar);
1167

1168
err_disable_msix:
1169
	mlx5_free_irq_vectors(dev);
1170

1171 1172 1173 1174
err_cleanup_once:
	if (boot)
		mlx5_cleanup_once(dev);

1175 1176
err_stop_poll:
	mlx5_stop_health_poll(dev);
1177 1178
	if (mlx5_cmd_teardown_hca(dev)) {
		dev_err(&dev->pdev->dev, "tear_down_hca failed, skip cleanup\n");
1179
		goto out_err;
1180
	}
1181 1182 1183 1184

err_pagealloc_stop:
	mlx5_pagealloc_stop(dev);

1185
reclaim_boot_pages:
1186 1187
	mlx5_reclaim_startup_pages(dev);

1188
err_disable_hca:
1189
	mlx5_core_disable_hca(dev, 0);
1190

1191
err_cmd_cleanup:
1192 1193
	mlx5_cmd_cleanup(dev);

1194 1195 1196 1197
out_err:
	dev->state = MLX5_DEVICE_STATE_INTERNAL_ERROR;
	mutex_unlock(&dev->intf_state_mutex);

1198 1199 1200
	return err;
}

1201 1202
static int mlx5_unload_one(struct mlx5_core_dev *dev, struct mlx5_priv *priv,
			   bool cleanup)
1203
{
1204
	int err = 0;
1205

1206
	if (cleanup)
1207
		mlx5_drain_health_recovery(dev);
1208

1209
	mutex_lock(&dev->intf_state_mutex);
1210
	if (!test_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state)) {
1211 1212
		dev_warn(&dev->pdev->dev, "%s: interface is down, NOP\n",
			 __func__);
1213 1214
		if (cleanup)
			mlx5_cleanup_once(dev);
1215 1216
		goto out;
	}
1217

1218 1219
	clear_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);

1220 1221 1222
	if (mlx5_device_registered(dev))
		mlx5_detach_device(dev);

1223
	mlx5_accel_ipsec_cleanup(dev);
1224 1225
	mlx5_fpga_device_stop(dev);

1226
	mlx5_sriov_detach(dev);
1227
	mlx5_cleanup_fs(dev);
1228
	free_comp_eqs(dev);
1229
	mlx5_stop_eqs(dev);
1230
	mlx5_put_uars_page(dev, priv->uar);
1231
	mlx5_free_irq_vectors(dev);
1232 1233
	if (cleanup)
		mlx5_cleanup_once(dev);
1234
	mlx5_stop_health_poll(dev);
1235 1236
	err = mlx5_cmd_teardown_hca(dev);
	if (err) {
1237
		dev_err(&dev->pdev->dev, "tear_down_hca failed, skip cleanup\n");
1238
		goto out;
1239
	}
1240 1241
	mlx5_pagealloc_stop(dev);
	mlx5_reclaim_startup_pages(dev);
1242
	mlx5_core_disable_hca(dev, 0);
1243
	mlx5_cmd_cleanup(dev);
1244

1245
out:
1246
	mutex_unlock(&dev->intf_state_mutex);
1247
	return err;
1248
}
1249

1250 1251 1252 1253 1254 1255
struct mlx5_core_event_handler {
	void (*event)(struct mlx5_core_dev *dev,
		      enum mlx5_dev_event event,
		      void *data);
};

O
Or Gerlitz 已提交
1256
static const struct devlink_ops mlx5_devlink_ops = {
1257
#ifdef CONFIG_MLX5_ESWITCH
O
Or Gerlitz 已提交
1258 1259
	.eswitch_mode_set = mlx5_devlink_eswitch_mode_set,
	.eswitch_mode_get = mlx5_devlink_eswitch_mode_get,
1260 1261
	.eswitch_inline_mode_set = mlx5_devlink_eswitch_inline_mode_set,
	.eswitch_inline_mode_get = mlx5_devlink_eswitch_inline_mode_get,
1262 1263
	.eswitch_encap_mode_set = mlx5_devlink_eswitch_encap_mode_set,
	.eswitch_encap_mode_get = mlx5_devlink_eswitch_encap_mode_get,
O
Or Gerlitz 已提交
1264 1265
#endif
};
1266

1267
#define MLX5_IB_MOD "mlx5_ib"
1268 1269 1270 1271
static int init_one(struct pci_dev *pdev,
		    const struct pci_device_id *id)
{
	struct mlx5_core_dev *dev;
O
Or Gerlitz 已提交
1272
	struct devlink *devlink;
1273 1274 1275
	struct mlx5_priv *priv;
	int err;

O
Or Gerlitz 已提交
1276 1277
	devlink = devlink_alloc(&mlx5_devlink_ops, sizeof(*dev));
	if (!devlink) {
1278 1279 1280
		dev_err(&pdev->dev, "kzalloc failed\n");
		return -ENOMEM;
	}
O
Or Gerlitz 已提交
1281 1282

	dev = devlink_priv(devlink);
1283
	priv = &dev->priv;
E
Eli Cohen 已提交
1284
	priv->pci_dev_data = id->driver_data;
1285 1286 1287

	pci_set_drvdata(pdev, dev);

1288 1289
	dev->pdev = pdev;
	dev->event = mlx5_core_event;
1290 1291
	dev->profile = &profile[prof_sel];

E
Eli Cohen 已提交
1292 1293
	INIT_LIST_HEAD(&priv->ctx_list);
	spin_lock_init(&priv->ctx_lock);
1294 1295
	mutex_init(&dev->pci_status_mutex);
	mutex_init(&dev->intf_state_mutex);
1296

1297 1298 1299
	INIT_LIST_HEAD(&priv->waiting_events_list);
	priv->is_accum_events = false;

1300 1301 1302 1303 1304 1305 1306 1307
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
	err = init_srcu_struct(&priv->pfault_srcu);
	if (err) {
		dev_err(&pdev->dev, "init_srcu_struct failed with error code %d\n",
			err);
		goto clean_dev;
	}
#endif
1308 1309 1310 1311 1312
	mutex_init(&priv->bfregs.reg_head.lock);
	mutex_init(&priv->bfregs.wc_head.lock);
	INIT_LIST_HEAD(&priv->bfregs.reg_head.list);
	INIT_LIST_HEAD(&priv->bfregs.wc_head.list);

1313
	err = mlx5_pci_init(dev, priv);
1314
	if (err) {
1315
		dev_err(&pdev->dev, "mlx5_pci_init failed with error code %d\n", err);
1316
		goto clean_srcu;
1317 1318
	}

1319 1320 1321 1322 1323 1324
	err = mlx5_health_init(dev);
	if (err) {
		dev_err(&pdev->dev, "mlx5_health_init failed with error code %d\n", err);
		goto close_pci;
	}

1325 1326 1327
	mlx5_pagealloc_init(dev);

	err = mlx5_load_one(dev, priv, true);
1328
	if (err) {
1329
		dev_err(&pdev->dev, "mlx5_load_one failed with error code %d\n", err);
1330
		goto clean_health;
1331
	}
1332

1333
	request_module_nowait(MLX5_IB_MOD);
1334

O
Or Gerlitz 已提交
1335 1336 1337 1338
	err = devlink_register(devlink, &pdev->dev);
	if (err)
		goto clean_load;

1339
	pci_save_state(pdev);
1340 1341
	return 0;

O
Or Gerlitz 已提交
1342
clean_load:
1343
	mlx5_unload_one(dev, priv, true);
1344
clean_health:
1345
	mlx5_pagealloc_cleanup(dev);
1346
	mlx5_health_cleanup(dev);
1347 1348
close_pci:
	mlx5_pci_close(dev, priv);
1349 1350 1351
clean_srcu:
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
	cleanup_srcu_struct(&priv->pfault_srcu);
1352
clean_dev:
1353
#endif
O
Or Gerlitz 已提交
1354
	devlink_free(devlink);
1355

1356 1357
	return err;
}
1358

1359 1360 1361
static void remove_one(struct pci_dev *pdev)
{
	struct mlx5_core_dev *dev  = pci_get_drvdata(pdev);
O
Or Gerlitz 已提交
1362
	struct devlink *devlink = priv_to_devlink(dev);
1363
	struct mlx5_priv *priv = &dev->priv;
1364

O
Or Gerlitz 已提交
1365
	devlink_unregister(devlink);
1366 1367
	mlx5_unregister_device(dev);

1368
	if (mlx5_unload_one(dev, priv, true)) {
1369
		dev_err(&dev->pdev->dev, "mlx5_unload_one failed\n");
1370
		mlx5_health_cleanup(dev);
1371 1372
		return;
	}
1373

1374
	mlx5_pagealloc_cleanup(dev);
1375
	mlx5_health_cleanup(dev);
1376
	mlx5_pci_close(dev, priv);
1377 1378 1379
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
	cleanup_srcu_struct(&priv->pfault_srcu);
#endif
O
Or Gerlitz 已提交
1380
	devlink_free(devlink);
1381 1382
}

1383 1384 1385 1386 1387 1388 1389
static pci_ers_result_t mlx5_pci_err_detected(struct pci_dev *pdev,
					      pci_channel_state_t state)
{
	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
	struct mlx5_priv *priv = &dev->priv;

	dev_info(&pdev->dev, "%s was called\n", __func__);
1390

1391
	mlx5_enter_error_state(dev, false);
1392
	mlx5_unload_one(dev, priv, false);
1393
	/* In case of kernel call drain the health wq */
1394
	if (state) {
1395
		mlx5_drain_health_wq(dev);
1396 1397 1398
		mlx5_pci_disable_device(dev);
	}

1399 1400 1401 1402
	return state == pci_channel_io_perm_failure ?
		PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
}

1403 1404
/* wait for the device to show vital signs by waiting
 * for the health counter to start counting.
1405
 */
1406
static int wait_vital(struct pci_dev *pdev)
1407 1408 1409 1410
{
	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
	struct mlx5_core_health *health = &dev->priv.health;
	const int niter = 100;
1411
	u32 last_count = 0;
1412 1413 1414 1415 1416 1417
	u32 count;
	int i;

	for (i = 0; i < niter; i++) {
		count = ioread32be(health->health_counter);
		if (count && count != 0xffffffff) {
1418 1419 1420 1421 1422
			if (last_count && last_count != count) {
				dev_info(&pdev->dev, "Counter value 0x%x after %d iterations\n", count, i);
				return 0;
			}
			last_count = count;
1423 1424 1425 1426
		}
		msleep(50);
	}

1427
	return -ETIMEDOUT;
1428 1429
}

1430
static pci_ers_result_t mlx5_pci_slot_reset(struct pci_dev *pdev)
1431 1432 1433 1434 1435 1436
{
	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
	int err;

	dev_info(&pdev->dev, "%s was called\n", __func__);

1437
	err = mlx5_pci_enable_device(dev);
1438
	if (err) {
1439 1440 1441 1442 1443 1444 1445
		dev_err(&pdev->dev, "%s: mlx5_pci_enable_device failed with error code: %d\n"
			, __func__, err);
		return PCI_ERS_RESULT_DISCONNECT;
	}

	pci_set_master(pdev);
	pci_restore_state(pdev);
1446
	pci_save_state(pdev);
1447 1448

	if (wait_vital(pdev)) {
1449
		dev_err(&pdev->dev, "%s: wait_vital timed out\n", __func__);
1450
		return PCI_ERS_RESULT_DISCONNECT;
1451
	}
1452

1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
	return PCI_ERS_RESULT_RECOVERED;
}

static void mlx5_pci_resume(struct pci_dev *pdev)
{
	struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
	struct mlx5_priv *priv = &dev->priv;
	int err;

	dev_info(&pdev->dev, "%s was called\n", __func__);

1464
	err = mlx5_load_one(dev, priv, false);
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
	if (err)
		dev_err(&pdev->dev, "%s: mlx5_load_one failed with error code: %d\n"
			, __func__, err);
	else
		dev_info(&pdev->dev, "%s: device recovered\n", __func__);
}

static const struct pci_error_handlers mlx5_err_handler = {
	.error_detected = mlx5_pci_err_detected,
	.slot_reset	= mlx5_pci_slot_reset,
	.resume		= mlx5_pci_resume
};

1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
static int mlx5_try_fast_unload(struct mlx5_core_dev *dev)
{
	int ret;

	if (!MLX5_CAP_GEN(dev, force_teardown)) {
		mlx5_core_dbg(dev, "force teardown is not supported in the firmware\n");
		return -EOPNOTSUPP;
	}

	if (dev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
		mlx5_core_dbg(dev, "Device in internal error state, giving up\n");
		return -EAGAIN;
	}

1492 1493 1494 1495 1496 1497
	/* Panic tear down fw command will stop the PCI bus communication
	 * with the HCA, so the health polll is no longer needed.
	 */
	mlx5_drain_health_wq(dev);
	mlx5_stop_health_poll(dev);

1498 1499 1500
	ret = mlx5_cmd_force_teardown_hca(dev);
	if (ret) {
		mlx5_core_dbg(dev, "Firmware couldn't do fast unload error: %d\n", ret);
1501
		mlx5_start_health_poll(dev);
1502 1503 1504 1505 1506 1507 1508 1509
		return ret;
	}

	mlx5_enter_error_state(dev, true);

	return 0;
}

1510 1511 1512 1513
static void shutdown(struct pci_dev *pdev)
{
	struct mlx5_core_dev *dev  = pci_get_drvdata(pdev);
	struct mlx5_priv *priv = &dev->priv;
1514
	int err;
1515 1516

	dev_info(&pdev->dev, "Shutdown was called\n");
1517 1518 1519
	err = mlx5_try_fast_unload(dev);
	if (err)
		mlx5_unload_one(dev, priv, false);
1520 1521 1522
	mlx5_pci_disable_device(dev);
}

1523
static const struct pci_device_id mlx5_core_pci_table[] = {
M
Myron Stowe 已提交
1524
	{ PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_CONNECTIB) },
E
Eli Cohen 已提交
1525
	{ PCI_VDEVICE(MELLANOX, 0x1012), MLX5_PCI_DEV_IS_VF},	/* Connect-IB VF */
M
Myron Stowe 已提交
1526
	{ PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_CONNECTX4) },
E
Eli Cohen 已提交
1527
	{ PCI_VDEVICE(MELLANOX, 0x1014), MLX5_PCI_DEV_IS_VF},	/* ConnectX-4 VF */
M
Myron Stowe 已提交
1528
	{ PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX) },
E
Eli Cohen 已提交
1529
	{ PCI_VDEVICE(MELLANOX, 0x1016), MLX5_PCI_DEV_IS_VF},	/* ConnectX-4LX VF */
1530
	{ PCI_VDEVICE(MELLANOX, 0x1017) },			/* ConnectX-5, PCIe 3.0 */
1531
	{ PCI_VDEVICE(MELLANOX, 0x1018), MLX5_PCI_DEV_IS_VF},	/* ConnectX-5 VF */
1532 1533 1534 1535
	{ PCI_VDEVICE(MELLANOX, 0x1019) },			/* ConnectX-5 Ex */
	{ PCI_VDEVICE(MELLANOX, 0x101a), MLX5_PCI_DEV_IS_VF},	/* ConnectX-5 Ex VF */
	{ PCI_VDEVICE(MELLANOX, 0x101b) },			/* ConnectX-6 */
	{ PCI_VDEVICE(MELLANOX, 0x101c), MLX5_PCI_DEV_IS_VF},	/* ConnectX-6 VF */
1536 1537
	{ PCI_VDEVICE(MELLANOX, 0xa2d2) },			/* BlueField integrated ConnectX-5 network controller */
	{ PCI_VDEVICE(MELLANOX, 0xa2d3), MLX5_PCI_DEV_IS_VF},	/* BlueField integrated ConnectX-5 network controller VF */
1538 1539 1540 1541 1542
	{ 0, }
};

MODULE_DEVICE_TABLE(pci, mlx5_core_pci_table);

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
void mlx5_disable_device(struct mlx5_core_dev *dev)
{
	mlx5_pci_err_detected(dev->pdev, 0);
}

void mlx5_recover_device(struct mlx5_core_dev *dev)
{
	mlx5_pci_disable_device(dev);
	if (mlx5_pci_slot_reset(dev->pdev) == PCI_ERS_RESULT_RECOVERED)
		mlx5_pci_resume(dev->pdev);
}

1555 1556 1557 1558
static struct pci_driver mlx5_core_driver = {
	.name           = DRIVER_NAME,
	.id_table       = mlx5_core_pci_table,
	.probe          = init_one,
1559
	.remove         = remove_one,
1560
	.shutdown	= shutdown,
E
Eli Cohen 已提交
1561 1562
	.err_handler	= &mlx5_err_handler,
	.sriov_configure   = mlx5_core_sriov_configure,
1563
};
1564

K
Kamal Heib 已提交
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
static void mlx5_core_verify_params(void)
{
	if (prof_sel >= ARRAY_SIZE(profile)) {
		pr_warn("mlx5_core: WARNING: Invalid module parameter prof_sel %d, valid range 0-%zu, changing back to default(%d)\n",
			prof_sel,
			ARRAY_SIZE(profile) - 1,
			MLX5_DEFAULT_PROF);
		prof_sel = MLX5_DEFAULT_PROF;
	}
}

1576 1577 1578 1579
static int __init init(void)
{
	int err;

K
Kamal Heib 已提交
1580
	mlx5_core_verify_params();
1581 1582
	mlx5_register_debugfs();

1583 1584
	err = pci_register_driver(&mlx5_core_driver);
	if (err)
1585
		goto err_debug;
1586

1587 1588 1589 1590
#ifdef CONFIG_MLX5_CORE_EN
	mlx5e_init();
#endif

1591 1592 1593 1594 1595 1596 1597 1598 1599
	return 0;

err_debug:
	mlx5_unregister_debugfs();
	return err;
}

static void __exit cleanup(void)
{
1600 1601 1602
#ifdef CONFIG_MLX5_CORE_EN
	mlx5e_cleanup();
#endif
1603
	pci_unregister_driver(&mlx5_core_driver);
1604 1605 1606 1607 1608
	mlx5_unregister_debugfs();
}

module_init(init);
module_exit(cleanup);