io_apic.c 98.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
 *	Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39 40 41 42 43
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
44
#include <linux/hpet.h>
45

46
#include <asm/idle.h>
L
Linus Torvalds 已提交
47 48 49
#include <asm/io.h>
#include <asm/smp.h>
#include <asm/desc.h>
50 51 52
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
53
#include <asm/timer.h>
54
#include <asm/i8259.h>
55
#include <asm/nmi.h>
56
#include <asm/msidef.h>
57
#include <asm/hypertransport.h>
58
#include <asm/setup.h>
59
#include <asm/irq_remapping.h>
60
#include <asm/hpet.h>
61 62
#include <asm/uv/uv_hub.h>
#include <asm/uv/uv_irq.h>
L
Linus Torvalds 已提交
63

64
#include <mach_ipi.h>
L
Linus Torvalds 已提交
65
#include <mach_apic.h>
66
#include <mach_apicdef.h>
L
Linus Torvalds 已提交
67

68 69
#define __apicdebuginit(type) static type __init

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

Y
Yinghai Lu 已提交
76 77 78
static DEFINE_SPINLOCK(ioapic_lock);
static DEFINE_SPINLOCK(vector_lock);

L
Linus Torvalds 已提交
79 80 81 82 83
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

84
/* I/O APIC entries */
85
struct mp_config_ioapic mp_ioapics[MAX_IO_APICS];
86 87
int nr_ioapics;

88
/* MP IRQ source entries */
89
struct mp_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
90 91 92 93

/* # of MP IRQ source entries */
int mp_irq_entries;

94 95 96 97 98 99
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
100 101
int skip_ioapic_setup;

102
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
103 104 105 106 107 108
{
	/* disable IO-APIC */
	disable_ioapic_setup();
	return 0;
}
early_param("noapic", parse_noapic);
109

110
struct irq_pin_list;
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136

/*
 * This is performance-critical, we want to do it O(1)
 *
 * the indexing order of this array favors 1:1 mappings
 * between pins and IRQs.
 */

struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

static struct irq_pin_list *get_one_free_irq_2_pin(int cpu)
{
	struct irq_pin_list *pin;
	int node;

	node = cpu_to_node(cpu);

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
	printk(KERN_DEBUG "  alloc irq_2_pin on cpu %d node %d\n", cpu, node);

	return pin;
}

Y
Yinghai Lu 已提交
137
struct irq_cfg {
138
	struct irq_pin_list *irq_2_pin;
139 140
	cpumask_var_t domain;
	cpumask_var_t old_domain;
141
	unsigned move_cleanup_count;
Y
Yinghai Lu 已提交
142
	u8 vector;
143
	u8 move_in_progress : 1;
144 145 146
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
	u8 move_desc_pending : 1;
#endif
Y
Yinghai Lu 已提交
147 148 149
};

/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
150 151 152
#ifdef CONFIG_SPARSE_IRQ
static struct irq_cfg irq_cfgx[] = {
#else
T
Thomas Gleixner 已提交
153
static struct irq_cfg irq_cfgx[NR_IRQS] = {
154
#endif
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
	[0]  = { .vector = IRQ0_VECTOR,  },
	[1]  = { .vector = IRQ1_VECTOR,  },
	[2]  = { .vector = IRQ2_VECTOR,  },
	[3]  = { .vector = IRQ3_VECTOR,  },
	[4]  = { .vector = IRQ4_VECTOR,  },
	[5]  = { .vector = IRQ5_VECTOR,  },
	[6]  = { .vector = IRQ6_VECTOR,  },
	[7]  = { .vector = IRQ7_VECTOR,  },
	[8]  = { .vector = IRQ8_VECTOR,  },
	[9]  = { .vector = IRQ9_VECTOR,  },
	[10] = { .vector = IRQ10_VECTOR, },
	[11] = { .vector = IRQ11_VECTOR, },
	[12] = { .vector = IRQ12_VECTOR, },
	[13] = { .vector = IRQ13_VECTOR, },
	[14] = { .vector = IRQ14_VECTOR, },
	[15] = { .vector = IRQ15_VECTOR, },
Y
Yinghai Lu 已提交
171 172
};

173
void __init arch_early_irq_init(void)
174
{
175 176 177 178
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
	int i;
T
Thomas Gleixner 已提交
179

180 181
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
182

183 184 185
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
186 187 188 189
		alloc_bootmem_cpumask_var(&cfg[i].domain);
		alloc_bootmem_cpumask_var(&cfg[i].old_domain);
		if (i < NR_IRQS_LEGACY)
			cpumask_setall(cfg[i].domain);
190
	}
191
}
T
Thomas Gleixner 已提交
192

193 194
#ifdef CONFIG_SPARSE_IRQ
static struct irq_cfg *irq_cfg(unsigned int irq)
195
{
196 197
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
198

199 200 201
	desc = irq_to_desc(irq);
	if (desc)
		cfg = desc->chip_data;
202

203
	return cfg;
204 205
}

206
static struct irq_cfg *get_one_free_irq_cfg(int cpu)
207
{
208 209
	struct irq_cfg *cfg;
	int node;
T
Thomas Gleixner 已提交
210

211
	node = cpu_to_node(cpu);
L
Linus Torvalds 已提交
212

213
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
214 215 216 217 218 219 220 221 222 223 224 225 226 227
	if (cfg) {
		/* FIXME: needs alloc_cpumask_var_node() */
		if (!alloc_cpumask_var(&cfg->domain, GFP_ATOMIC)) {
			kfree(cfg);
			cfg = NULL;
		} else if (!alloc_cpumask_var(&cfg->old_domain, GFP_ATOMIC)) {
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		} else {
			cpumask_clear(cfg->domain);
			cpumask_clear(cfg->old_domain);
		}
	}
228
	printk(KERN_DEBUG "  alloc irq_cfg on cpu %d node %d\n", cpu, node);
229

230
	return cfg;
231
}
T
Thomas Gleixner 已提交
232

233
void arch_init_chip_data(struct irq_desc *desc, int cpu)
234
{
235
	struct irq_cfg *cfg;
236

237 238 239 240 241 242 243 244
	cfg = desc->chip_data;
	if (!cfg) {
		desc->chip_data = get_one_free_irq_cfg(cpu);
		if (!desc->chip_data) {
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
245 246
}

247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC

static void
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int cpu)
{
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;

	entry = get_one_free_irq_2_pin(cpu);
	if (!entry)
		return;

	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
		entry = get_one_free_irq_2_pin(cpu);
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}

	tail->next = NULL;
	cfg->irq_2_pin = head;
}

static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
{
	struct irq_pin_list *entry, *next;

	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;

	entry = old_cfg->irq_2_pin;

	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
}

void arch_init_copy_chip_data(struct irq_desc *old_desc,
				 struct irq_desc *desc, int cpu)
{
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;

	cfg = get_one_free_irq_cfg(cpu);

	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

	memcpy(cfg, old_cfg, sizeof(struct irq_cfg));

	init_copy_irq_2_pin(old_cfg, cfg, cpu);
}

static void free_irq_cfg(struct irq_cfg *old_cfg)
{
	kfree(old_cfg);
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

	old_cfg = old_desc->chip_data;
	cfg = desc->chip_data;

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}

static void set_extra_move_desc(struct irq_desc *desc, cpumask_t mask)
{
	struct irq_cfg *cfg = desc->chip_data;

	if (!cfg->move_in_progress) {
		/* it means that domain is not changed */
		if (!cpus_intersects(desc->affinity, mask))
			cfg->move_desc_pending = 1;
	}
}
#endif

362 363
#else
static struct irq_cfg *irq_cfg(unsigned int irq)
364
{
365
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
366 367
}

368
#endif
Y
Yinghai Lu 已提交
369

370
#ifndef CONFIG_NUMA_MIGRATE_IRQ_DESC
371 372
static inline void
set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
Y
Yinghai Lu 已提交
373
{
374
}
375
#endif
L
Linus Torvalds 已提交
376

L
Linus Torvalds 已提交
377 378 379 380 381 382 383 384 385
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
386
		+ (mp_ioapics[idx].mp_apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
}

static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
411
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
412 413 414

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
415 416 417
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
418
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
{
	struct irq_pin_list *entry;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	entry = cfg->irq_2_pin;
	for (;;) {
		unsigned int reg;
		int pin;

		if (!entry)
			break;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
		if (!entry->next)
			break;
		entry = entry->next;
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
	spin_unlock_irqrestore(&ioapic_lock, flags);
	return eu.entry;
}

463 464 465 466 467 468
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
469 470
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
471 472 473
{
	union entry_union eu;
	eu.entry = e;
474 475
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
476 477 478 479 480 481 482
}

static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
{
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	__ioapic_write_entry(apic, pin, e);
483 484 485 486 487 488 489 490 491 492 493 494 495
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

496 497 498 499 500 501
	spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

502
#ifdef CONFIG_SMP
503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522
static void send_cleanup_vector(struct irq_cfg *cfg)
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		cfg->move_cleanup_count = 0;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			cfg->move_cleanup_count++;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
		send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

Y
Yinghai Lu 已提交
523
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
524 525 526
{
	int apic, pin;
	struct irq_pin_list *entry;
Y
Yinghai Lu 已提交
527
	u8 vector = cfg->vector;
528 529 530 531 532 533 534 535 536 537

	entry = cfg->irq_2_pin;
	for (;;) {
		unsigned int reg;

		if (!entry)
			break;

		apic = entry->apic;
		pin = entry->pin;
538 539 540 541 542 543 544 545
#ifdef CONFIG_INTR_REMAP
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
#else
546
		io_apic_write(apic, 0x11 + pin*2, dest);
547
#endif
548 549 550
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
551
		io_apic_modify(apic, 0x10 + pin*2, reg);
552 553 554 555 556
		if (!entry->next)
			break;
		entry = entry->next;
	}
}
Y
Yinghai Lu 已提交
557

558 559
static int
assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask);
Y
Yinghai Lu 已提交
560

561 562 563 564 565 566
/*
 * Either sets desc->affinity to a valid value, and returns cpu_mask_to_apicid
 * of that, or returns BAD_APICID and leaves desc->affinity untouched.
 */
static unsigned int
set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
567 568
{
	struct irq_cfg *cfg;
Y
Yinghai Lu 已提交
569
	unsigned int irq;
570

571
	if (!cpumask_intersects(mask, cpu_online_mask))
572
		return BAD_APICID;
573

Y
Yinghai Lu 已提交
574 575
	irq = desc->irq;
	cfg = desc->chip_data;
576
	if (assign_irq_vector(irq, cfg, mask))
577
		return BAD_APICID;
578

579
	cpumask_and(&desc->affinity, cfg->domain, mask);
580
	set_extra_move_desc(desc, mask);
581 582
	return cpu_mask_to_apicid_and(&desc->affinity, cpu_online_mask);
}
Y
Yinghai Lu 已提交
583

584 585 586 587 588 589 590 591 592 593
static void
set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
	unsigned int irq;

	irq = desc->irq;
	cfg = desc->chip_data;
594 595

	spin_lock_irqsave(&ioapic_lock, flags);
596 597 598 599 600 601
	dest = set_desc_affinity(desc, mask);
	if (dest != BAD_APICID) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, cfg);
	}
602 603
	spin_unlock_irqrestore(&ioapic_lock, flags);
}
Y
Yinghai Lu 已提交
604

605 606
static void
set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
Y
Yinghai Lu 已提交
607 608 609 610 611 612 613
{
	struct irq_desc *desc;

	desc = irq_to_desc(irq);

	set_ioapic_affinity_irq_desc(desc, mask);
}
614 615
#endif /* CONFIG_SMP */

L
Linus Torvalds 已提交
616 617 618 619 620
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
Y
Yinghai Lu 已提交
621
static void add_pin_to_irq_cpu(struct irq_cfg *cfg, int cpu, int apic, int pin)
L
Linus Torvalds 已提交
622
{
623 624 625 626
	struct irq_pin_list *entry;

	entry = cfg->irq_2_pin;
	if (!entry) {
627 628 629 630 631 632
		entry = get_one_free_irq_2_pin(cpu);
		if (!entry) {
			printk(KERN_ERR "can not alloc irq_2_pin to add %d - %d\n",
					apic, pin);
			return;
		}
633 634 635 636 637
		cfg->irq_2_pin = entry;
		entry->apic = apic;
		entry->pin = pin;
		return;
	}
L
Linus Torvalds 已提交
638

639 640 641 642
	while (entry->next) {
		/* not again, please */
		if (entry->apic == apic && entry->pin == pin)
			return;
L
Linus Torvalds 已提交
643

644
		entry = entry->next;
L
Linus Torvalds 已提交
645
	}
646

647
	entry->next = get_one_free_irq_2_pin(cpu);
648
	entry = entry->next;
L
Linus Torvalds 已提交
649 650 651 652 653 654 655
	entry->apic = apic;
	entry->pin = pin;
}

/*
 * Reroute an IRQ to a different pin.
 */
Y
Yinghai Lu 已提交
656
static void __init replace_pin_at_irq_cpu(struct irq_cfg *cfg, int cpu,
L
Linus Torvalds 已提交
657 658 659
				      int oldapic, int oldpin,
				      int newapic, int newpin)
{
660 661
	struct irq_pin_list *entry = cfg->irq_2_pin;
	int replaced = 0;
L
Linus Torvalds 已提交
662

663
	while (entry) {
L
Linus Torvalds 已提交
664 665 666
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
667 668
			replaced = 1;
			/* every one is different, right? */
L
Linus Torvalds 已提交
669
			break;
670 671
		}
		entry = entry->next;
L
Linus Torvalds 已提交
672
	}
673 674 675

	/* why? call replace before add? */
	if (!replaced)
Y
Yinghai Lu 已提交
676
		add_pin_to_irq_cpu(cfg, cpu, newapic, newpin);
L
Linus Torvalds 已提交
677 678
}

Y
Yinghai Lu 已提交
679
static inline void io_apic_modify_irq(struct irq_cfg *cfg,
680 681 682 683 684
				int mask_and, int mask_or,
				void (*final)(struct irq_pin_list *entry))
{
	int pin;
	struct irq_pin_list *entry;
685

686 687 688 689 690 691 692 693 694 695 696
	for (entry = cfg->irq_2_pin; entry != NULL; entry = entry->next) {
		unsigned int reg;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin * 2);
		reg &= mask_and;
		reg |= mask_or;
		io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
		if (final)
			final(entry);
	}
}
697

Y
Yinghai Lu 已提交
698
static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
699
{
Y
Yinghai Lu 已提交
700
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
701
}
702

Y
Yinghai Lu 已提交
703
#ifdef CONFIG_X86_64
704
void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
705
{
706 707 708 709 710 711
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
712
	readl(&io_apic->data);
L
Linus Torvalds 已提交
713 714
}

Y
Yinghai Lu 已提交
715
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
716
{
Y
Yinghai Lu 已提交
717
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
718 719
}
#else /* CONFIG_X86_32 */
Y
Yinghai Lu 已提交
720
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
721
{
Y
Yinghai Lu 已提交
722
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, NULL);
723
}
L
Linus Torvalds 已提交
724

Y
Yinghai Lu 已提交
725
static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
726
{
Y
Yinghai Lu 已提交
727
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
728 729
			IO_APIC_REDIR_MASKED, NULL);
}
L
Linus Torvalds 已提交
730

Y
Yinghai Lu 已提交
731
static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
732
{
Y
Yinghai Lu 已提交
733
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
734 735 736
			IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
}
#endif /* CONFIG_X86_32 */
737

Y
Yinghai Lu 已提交
738
static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
739
{
Y
Yinghai Lu 已提交
740
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
741 742
	unsigned long flags;

Y
Yinghai Lu 已提交
743 744
	BUG_ON(!cfg);

L
Linus Torvalds 已提交
745
	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
746
	__mask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
747 748 749
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
750
static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
751
{
Y
Yinghai Lu 已提交
752
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
753 754 755
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
756
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
757 758 759
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
760 761 762 763 764 765 766 767 768 769 770 771 772
static void mask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	mask_IO_APIC_irq_desc(desc);
}
static void unmask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	unmask_IO_APIC_irq_desc(desc);
}

L
Linus Torvalds 已提交
773 774 775
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
776

L
Linus Torvalds 已提交
777
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
778
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
779 780 781 782 783
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
784
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
785 786
}

787
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
788 789 790 791 792 793 794 795
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

796
#if !defined(CONFIG_SMP) && defined(CONFIG_X86_32)
797
void send_IPI_self(int vector)
L
Linus Torvalds 已提交
798 799 800 801 802 803 804 805 806 807 808
{
	unsigned int cfg;

	/*
	 * Wait for idle.
	 */
	apic_wait_icr_idle();
	cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
	/*
	 * Send the IPI. The write to APIC_ICR fires this off.
	 */
809
	apic_write(APIC_ICR, cfg);
L
Linus Torvalds 已提交
810
}
811
#endif /* !CONFIG_SMP && CONFIG_X86_32*/
L
Linus Torvalds 已提交
812

813
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
static int pirq_entries [MAX_PIRQS];
static int pirqs_enabled;

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	for (i = 0; i < MAX_PIRQS; i++)
		pirq_entries[i] = -1;

	pirqs_enabled = 1;
	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
#endif /* CONFIG_X86_32 */

#ifdef CONFIG_INTR_REMAP
/* I/O APIC RTE contents at the OS boot up */
static struct IO_APIC_route_entry *early_ioapic_entries[MAX_IO_APICS];

/*
 * Saves and masks all the unmasked IO-APIC RTE's
 */
int save_mask_IO_APIC_setup(void)
{
	union IO_APIC_reg_01 reg_01;
	unsigned long flags;
	int apic, pin;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
	for (apic = 0; apic < nr_ioapics; apic++) {
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_01.raw = io_apic_read(apic, 1);
		spin_unlock_irqrestore(&ioapic_lock, flags);
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}

	for (apic = 0; apic < nr_ioapics; apic++) {
		early_ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_KERNEL);
		if (!early_ioapic_entries[apic])
882
			goto nomem;
883 884 885 886 887 888 889 890 891 892 893 894 895
	}

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

			entry = early_ioapic_entries[apic][pin] =
				ioapic_read_entry(apic, pin);
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
896

897
	return 0;
898 899

nomem:
900 901
	while (apic >= 0)
		kfree(early_ioapic_entries[apic--]);
902 903 904 905
	memset(early_ioapic_entries, 0,
		ARRAY_SIZE(early_ioapic_entries));

	return -ENOMEM;
906 907 908 909 910 911
}

void restore_IO_APIC_setup(void)
{
	int apic, pin;

912 913 914
	for (apic = 0; apic < nr_ioapics; apic++) {
		if (!early_ioapic_entries[apic])
			break;
915 916 917
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
					   early_ioapic_entries[apic][pin]);
918 919 920
		kfree(early_ioapic_entries[apic]);
		early_ioapic_entries[apic] = NULL;
	}
921 922 923 924 925 926 927 928 929 930 931 932 933 934
}

void reinit_intr_remapped_IO_APIC(int intr_remapping)
{
	/*
	 * for now plain restore of previous settings.
	 * TBD: In the case of OS enabling interrupt-remapping,
	 * IO-APIC RTE's need to be setup to point to interrupt-remapping
	 * table entries. for now, do a plain restore, and wait for
	 * the setup_IO_APIC_irqs() to do proper initialization.
	 */
	restore_IO_APIC_setup();
}
#endif
L
Linus Torvalds 已提交
935 936 937 938 939 940 941 942 943

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
944 945 946 947
		if (mp_irqs[i].mp_irqtype == type &&
		    (mp_irqs[i].mp_dstapic == mp_ioapics[apic].mp_apicid ||
		     mp_irqs[i].mp_dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].mp_dstirq == pin)
L
Linus Torvalds 已提交
948 949 950 951 952 953 954 955
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
956
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
957 958 959 960
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
961
		int lbus = mp_irqs[i].mp_srcbus;
L
Linus Torvalds 已提交
962

A
Alexey Starikovskiy 已提交
963
		if (test_bit(lbus, mp_bus_not_pci) &&
964 965
		    (mp_irqs[i].mp_irqtype == type) &&
		    (mp_irqs[i].mp_srcbusirq == irq))
L
Linus Torvalds 已提交
966

967
			return mp_irqs[i].mp_dstirq;
L
Linus Torvalds 已提交
968 969 970 971
	}
	return -1;
}

972 973 974 975 976
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
977
		int lbus = mp_irqs[i].mp_srcbus;
978

A
Alexey Starikovskiy 已提交
979
		if (test_bit(lbus, mp_bus_not_pci) &&
980 981
		    (mp_irqs[i].mp_irqtype == type) &&
		    (mp_irqs[i].mp_srcbusirq == irq))
982 983 984 985
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
986
		for(apic = 0; apic < nr_ioapics; apic++) {
987
			if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic)
988 989 990 991 992 993 994
				return apic;
		}
	}

	return -1;
}

L
Linus Torvalds 已提交
995 996 997 998 999 1000 1001 1002 1003 1004
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
static int pin_2_irq(int idx, int apic, int pin);

int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
{
	int apic, i, best_guess = -1;

1005 1006
	apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		bus, slot, pin);
1007
	if (test_bit(bus, mp_bus_not_pci)) {
1008
		apic_printk(APIC_VERBOSE, "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
L
Linus Torvalds 已提交
1009 1010 1011
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
1012
		int lbus = mp_irqs[i].mp_srcbus;
L
Linus Torvalds 已提交
1013 1014

		for (apic = 0; apic < nr_ioapics; apic++)
1015 1016
			if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic ||
			    mp_irqs[i].mp_dstapic == MP_APIC_ALL)
L
Linus Torvalds 已提交
1017 1018
				break;

A
Alexey Starikovskiy 已提交
1019
		if (!test_bit(lbus, mp_bus_not_pci) &&
1020
		    !mp_irqs[i].mp_irqtype &&
L
Linus Torvalds 已提交
1021
		    (bus == lbus) &&
1022
		    (slot == ((mp_irqs[i].mp_srcbusirq >> 2) & 0x1f))) {
1023
			int irq = pin_2_irq(i,apic,mp_irqs[i].mp_dstirq);
L
Linus Torvalds 已提交
1024 1025 1026 1027

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

1028
			if (pin == (mp_irqs[i].mp_srcbusirq & 3))
L
Linus Torvalds 已提交
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
				return irq;
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0)
				best_guess = irq;
		}
	}
	return best_guess;
}
1040

1041
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
L
Linus Torvalds 已提交
1042

1043
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
1044 1045 1046 1047 1048
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
Y
Yinghai Lu 已提交
1049
	if (irq < NR_IRQS_LEGACY) {
L
Linus Torvalds 已提交
1050 1051 1052 1053 1054 1055 1056
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
1057

1058
#endif
L
Linus Torvalds 已提交
1059

A
Alexey Starikovskiy 已提交
1060 1061 1062 1063 1064 1065
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
1066 1067 1068 1069 1070
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

1071
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].mp_srcbusirq))
A
Alexey Starikovskiy 已提交
1072
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
1084
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
1085

1086
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
1087
{
1088
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
1089 1090 1091 1092 1093
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
1094
	switch (mp_irqs[idx].mp_irqflag & 3)
1095
	{
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
1124 1125 1126 1127 1128 1129
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
1130
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
1131 1132 1133 1134 1135
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
1136
	switch ((mp_irqs[idx].mp_irqflag>>2) & 3)
L
Linus Torvalds 已提交
1137
	{
1138 1139 1140 1141 1142
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
1143
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
1173
			break;
1174
		case 1: /* edge */
L
Linus Torvalds 已提交
1175
		{
1176
			trigger = 0;
L
Linus Torvalds 已提交
1177 1178
			break;
		}
1179
		case 2: /* reserved */
L
Linus Torvalds 已提交
1180
		{
1181 1182
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
1183 1184
			break;
		}
1185
		case 3: /* level */
L
Linus Torvalds 已提交
1186
		{
1187
			trigger = 1;
L
Linus Torvalds 已提交
1188 1189
			break;
		}
1190
		default: /* invalid */
L
Linus Torvalds 已提交
1191 1192
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1193
			trigger = 0;
L
Linus Torvalds 已提交
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

Y
Yinghai Lu 已提交
1210
int (*ioapic_renumber_irq)(int ioapic, int irq);
L
Linus Torvalds 已提交
1211 1212 1213
static int pin_2_irq(int idx, int apic, int pin)
{
	int irq, i;
1214
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
1215 1216 1217 1218

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1219
	if (mp_irqs[idx].mp_dstirq != pin)
L
Linus Torvalds 已提交
1220 1221
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1222
	if (test_bit(bus, mp_bus_not_pci)) {
1223
		irq = mp_irqs[idx].mp_srcbusirq;
1224
	} else {
A
Alexey Starikovskiy 已提交
1225 1226 1227 1228 1229 1230 1231
		/*
		 * PCI IRQs are mapped in order
		 */
		i = irq = 0;
		while (i < apic)
			irq += nr_ioapic_registers[i++];
		irq += pin;
T
Thomas Gleixner 已提交
1232
		/*
1233 1234
                 * For MPS mode, so far only needed by ES7000 platform
                 */
T
Thomas Gleixner 已提交
1235 1236
		if (ioapic_renumber_irq)
			irq = ioapic_renumber_irq(apic, irq);
L
Linus Torvalds 已提交
1237 1238
	}

1239
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1256 1257
#endif

L
Linus Torvalds 已提交
1258 1259 1260
	return irq;
}

1261 1262 1263 1264 1265 1266 1267
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
	spin_lock(&vector_lock);
}
L
Linus Torvalds 已提交
1268

1269
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1270
{
1271 1272
	spin_unlock(&vector_lock);
}
L
Linus Torvalds 已提交
1273

1274 1275
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1276
{
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1288 1289
	static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
	unsigned int old_vector;
1290 1291
	int cpu, err;
	cpumask_var_t tmp_mask;
1292

Y
Yinghai Lu 已提交
1293 1294
	if ((cfg->move_in_progress) || cfg->move_cleanup_count)
		return -EBUSY;
1295

1296 1297 1298
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;

1299 1300
	old_vector = cfg->vector;
	if (old_vector) {
1301 1302 1303 1304
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1305
			return 0;
1306
		}
1307
	}
1308

1309
	/* Only try and allocate irqs on cpus that are present */
1310 1311
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1312 1313
		int new_cpu;
		int vector, offset;
1314

1315
		vector_allocation_domain(cpu, tmp_mask);
1316

1317 1318
		vector = current_vector;
		offset = current_offset;
1319
next:
1320 1321
		vector += 8;
		if (vector >= first_system_vector) {
1322
			/* If out of vectors on large boxen, must share them. */
1323 1324 1325 1326 1327
			offset = (offset + 1) % 8;
			vector = FIRST_DEVICE_VECTOR + offset;
		}
		if (unlikely(current_vector == vector))
			continue;
1328
#ifdef CONFIG_X86_64
1329 1330
		if (vector == IA32_SYSCALL_VECTOR)
			goto next;
1331
#else
1332 1333
		if (vector == SYSCALL_VECTOR)
			goto next;
1334
#endif
1335
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1336 1337 1338 1339 1340 1341 1342
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1343
			cpumask_copy(cfg->old_domain, cfg->domain);
1344
		}
1345
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1346 1347
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1348 1349 1350
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1351
	}
1352 1353
	free_cpumask_var(tmp_mask);
	return err;
1354 1355
}

1356 1357
static int
assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1358 1359
{
	int err;
1360 1361 1362
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1363
	err = __assign_irq_vector(irq, cfg, mask);
1364
	spin_unlock_irqrestore(&vector_lock, flags);
1365 1366 1367
	return err;
}

Y
Yinghai Lu 已提交
1368
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1369 1370 1371 1372 1373 1374
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1375
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1376 1377 1378
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1379
	cpumask_clear(cfg->domain);
1380 1381 1382

	if (likely(!cfg->move_in_progress))
		return;
1383
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1384 1385 1386 1387 1388 1389 1390 1391 1392
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1393 1394 1395 1396 1397 1398 1399 1400
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	/* This function must be called with vector_lock held */
	int irq, vector;
	struct irq_cfg *cfg;
1401
	struct irq_desc *desc;
1402 1403

	/* Mark the inuse vectors */
1404 1405 1406 1407
	for_each_irq_desc(irq, desc) {
		if (!desc)
			continue;
		cfg = desc->chip_data;
1408
		if (!cpumask_test_cpu(cpu, cfg->domain))
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1420
		if (!cpumask_test_cpu(cpu, cfg->domain))
1421
			per_cpu(vector_irq, cpu)[vector] = -1;
1422
	}
L
Linus Torvalds 已提交
1423
}
1424

1425
static struct irq_chip ioapic_chip;
1426 1427 1428
#ifdef CONFIG_INTR_REMAP
static struct irq_chip ir_ioapic_chip;
#endif
L
Linus Torvalds 已提交
1429

1430 1431 1432
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1433

1434
#ifdef CONFIG_X86_32
1435 1436
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1437
	int apic, idx, pin;
1438

T
Thomas Gleixner 已提交
1439 1440 1441 1442 1443 1444 1445 1446
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1447 1448
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1449
	return 0;
1450
}
1451 1452 1453
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1454
	return 1;
1455 1456
}
#endif
1457

Y
Yinghai Lu 已提交
1458
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1459
{
Y
Yinghai Lu 已提交
1460

1461
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1462
	    trigger == IOAPIC_LEVEL)
1463
		desc->status |= IRQ_LEVEL;
1464 1465 1466
	else
		desc->status &= ~IRQ_LEVEL;

1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
#ifdef CONFIG_INTR_REMAP
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
#endif
1480 1481
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1482
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1483 1484
					      handle_fasteoi_irq,
					      "fasteoi");
1485
	else
1486
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1487
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1488 1489
}

1490 1491 1492 1493
static int setup_ioapic_entry(int apic, int irq,
			      struct IO_APIC_route_entry *entry,
			      unsigned int destination, int trigger,
			      int polarity, int vector)
L
Linus Torvalds 已提交
1494
{
1495 1496 1497 1498 1499
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
#ifdef CONFIG_INTR_REMAP
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_ioapic_to_ir(apic);
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
			panic("No mapping iommu for ioapic %d\n", apic);

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			panic("Failed to allocate IRTE for ioapic %d\n", apic);

		memset(&irte, 0, sizeof(irte));

		irte.present = 1;
		irte.dst_mode = INT_DEST_MODE;
		irte.trigger_mode = trigger;
		irte.dlvry_mode = INT_DELIVERY_MODE;
		irte.vector = vector;
		irte.dest_id = IRTE_DEST(destination);

		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
	} else
#endif
	{
		entry->delivery_mode = INT_DELIVERY_MODE;
		entry->dest_mode = INT_DEST_MODE;
		entry->dest = destination;
	}
1537

1538
	entry->mask = 0;				/* enable IRQ */
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
	entry->trigger = trigger;
	entry->polarity = polarity;
	entry->vector = vector;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

Y
Yinghai Lu 已提交
1551
static void setup_IO_APIC_irq(int apic, int pin, unsigned int irq, struct irq_desc *desc,
1552
			      int trigger, int polarity)
1553 1554
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1555
	struct IO_APIC_route_entry entry;
1556
	unsigned int dest;
1557 1558 1559 1560

	if (!IO_APIC_IRQ(irq))
		return;

Y
Yinghai Lu 已提交
1561
	cfg = desc->chip_data;
1562

1563
	if (assign_irq_vector(irq, cfg, TARGET_CPUS))
1564 1565
		return;

1566
	dest = cpu_mask_to_apicid_and(cfg->domain, TARGET_CPUS);
1567 1568 1569 1570 1571 1572 1573 1574 1575

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
		    apic, mp_ioapics[apic].mp_apicid, pin, cfg->vector,
		    irq, trigger, polarity);


	if (setup_ioapic_entry(mp_ioapics[apic].mp_apicid, irq, &entry,
1576
			       dest, trigger, polarity, cfg->vector)) {
1577 1578
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
		       mp_ioapics[apic].mp_apicid, pin);
Y
Yinghai Lu 已提交
1579
		__clear_irq_vector(irq, cfg);
1580 1581 1582
		return;
	}

Y
Yinghai Lu 已提交
1583
	ioapic_register_intr(irq, desc, trigger);
Y
Yinghai Lu 已提交
1584
	if (irq < NR_IRQS_LEGACY)
1585 1586 1587 1588 1589 1590 1591
		disable_8259A_irq(irq);

	ioapic_write_entry(apic, pin, entry);
}

static void __init setup_IO_APIC_irqs(void)
{
1592 1593
	int apic, pin, idx, irq;
	int notcon = 0;
1594
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1595
	struct irq_cfg *cfg;
1596
	int cpu = boot_cpu_id;
L
Linus Torvalds 已提交
1597 1598 1599 1600

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

	for (apic = 0; apic < nr_ioapics; apic++) {
1601
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1602

1603 1604
			idx = find_irq_entry(apic, pin, mp_INT);
			if (idx == -1) {
1605
				if (!notcon) {
1606
					notcon = 1;
1607 1608 1609 1610 1611 1612 1613 1614
					apic_printk(APIC_VERBOSE,
						KERN_DEBUG " %d-%d",
						mp_ioapics[apic].mp_apicid,
						pin);
				} else
					apic_printk(APIC_VERBOSE, " %d-%d",
						mp_ioapics[apic].mp_apicid,
						pin);
1615 1616
				continue;
			}
1617 1618 1619 1620 1621
			if (notcon) {
				apic_printk(APIC_VERBOSE,
					" (apicid-pin) not connected\n");
				notcon = 0;
			}
1622 1623

			irq = pin_2_irq(idx, apic, pin);
1624
#ifdef CONFIG_X86_32
1625 1626
			if (multi_timer_check(apic, irq))
				continue;
1627
#endif
1628 1629 1630 1631 1632
			desc = irq_to_desc_alloc_cpu(irq, cpu);
			if (!desc) {
				printk(KERN_INFO "can not get irq_desc for %d\n", irq);
				continue;
			}
Y
Yinghai Lu 已提交
1633 1634
			cfg = desc->chip_data;
			add_pin_to_irq_cpu(cfg, cpu, apic, pin);
1635

Y
Yinghai Lu 已提交
1636
			setup_IO_APIC_irq(apic, pin, irq, desc,
1637 1638
					irq_trigger(idx), irq_polarity(idx));
		}
L
Linus Torvalds 已提交
1639 1640
	}

1641 1642
	if (notcon)
		apic_printk(APIC_VERBOSE,
1643
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1644 1645 1646
}

/*
1647
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1648
 */
1649 1650
static void __init setup_timer_IRQ0_pin(unsigned int apic, unsigned int pin,
					int vector)
L
Linus Torvalds 已提交
1651 1652 1653
{
	struct IO_APIC_route_entry entry;

1654 1655 1656 1657 1658
#ifdef CONFIG_INTR_REMAP
	if (intr_remapping_enabled)
		return;
#endif

1659
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1660 1661 1662 1663 1664 1665

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
	entry.dest_mode = INT_DEST_MODE;
1666
	entry.mask = 1;					/* mask IRQ now */
1667
	entry.dest = cpu_mask_to_apicid(TARGET_CPUS);
L
Linus Torvalds 已提交
1668 1669 1670 1671 1672 1673 1674
	entry.delivery_mode = INT_DELIVERY_MODE;
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1675
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1676
	 */
1677
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1678 1679 1680 1681

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1682
	ioapic_write_entry(apic, pin, entry);
L
Linus Torvalds 已提交
1683 1684
}

1685 1686

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1687 1688 1689 1690 1691 1692 1693
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1694
	struct irq_cfg *cfg;
1695
	struct irq_desc *desc;
1696
	unsigned int irq;
L
Linus Torvalds 已提交
1697 1698 1699 1700

	if (apic_verbosity == APIC_QUIET)
		return;

1701
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1702 1703
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1704
		       mp_ioapics[i].mp_apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1719 1720
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
L
Linus Torvalds 已提交
1721 1722
	spin_unlock_irqrestore(&ioapic_lock, flags);

1723
	printk("\n");
1724
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1725 1726 1727 1728 1729
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1730
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1759 1760
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			  " Stat Dmod Deli Vect:   \n");
L
Linus Torvalds 已提交
1761 1762 1763 1764

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1765
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1766

1767 1768 1769 1770
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1785 1786 1787 1788 1789 1790 1791
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

		if (!desc)
			continue;
		cfg = desc->chip_data;
		entry = cfg->irq_2_pin;
1792
		if (!entry)
L
Linus Torvalds 已提交
1793
			continue;
1794
		printk(KERN_DEBUG "IRQ%d ", irq);
L
Linus Torvalds 已提交
1795 1796 1797 1798
		for (;;) {
			printk("-> %d:%d", entry->apic, entry->pin);
			if (!entry->next)
				break;
1799
			entry = entry->next;
L
Linus Torvalds 已提交
1800 1801 1802 1803 1804 1805 1806 1807 1808
		}
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1809
__apicdebuginit(void) print_APIC_bitfield(int base)
L
Linus Torvalds 已提交
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
{
	unsigned int v;
	int i, j;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
	for (i = 0; i < 8; i++) {
		v = apic_read(base + i*0x10);
		for (j = 0; j < 32; j++) {
			if (v & (1<<j))
				printk("1");
			else
				printk("0");
		}
		printk("\n");
	}
}

1830
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1831 1832
{
	unsigned int v, ver, maxlvt;
1833
	u64 icr;
L
Linus Torvalds 已提交
1834 1835 1836 1837 1838 1839

	if (apic_verbosity == APIC_QUIET)
		return;

	printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
		smp_processor_id(), hard_smp_processor_id());
1840
	v = apic_read(APIC_ID);
1841
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1842 1843 1844
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1845
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1846 1847 1848 1849

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1850
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1851 1852 1853 1854 1855
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1856 1857 1858 1859
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1860 1861 1862 1863 1864 1865 1866 1867 1868
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1869 1870
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1871 1872 1873 1874
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
	print_APIC_bitfield(APIC_ISR);
	printk(KERN_DEBUG "... APIC TMR field:\n");
	print_APIC_bitfield(APIC_TMR);
	printk(KERN_DEBUG "... APIC IRR field:\n");
	print_APIC_bitfield(APIC_IRR);

1885 1886
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1887
			apic_write(APIC_ESR, 0);
1888

L
Linus Torvalds 已提交
1889 1890 1891 1892
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1893
	icr = apic_icr_read();
1894 1895
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
	printk("\n");
}

1923
__apicdebuginit(void) print_all_local_APICs(void)
L
Linus Torvalds 已提交
1924
{
1925 1926 1927 1928 1929 1930
	int cpu;

	preempt_disable();
	for_each_online_cpu(cpu)
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
	preempt_enable();
L
Linus Torvalds 已提交
1931 1932
}

1933
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
{
	unsigned int v;
	unsigned long flags;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

	spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1951 1952
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1953
	v = inb(0xa0) << 8 | inb(0x20);
1954 1955
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1956 1957 1958 1959 1960 1961 1962 1963 1964

	spin_unlock_irqrestore(&i8259A_lock, flags);

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975
__apicdebuginit(int) print_all_ICs(void)
{
	print_PIC();
	print_all_local_APICs();
	print_IO_APIC();

	return 0;
}

fs_initcall(print_all_ICs);

L
Linus Torvalds 已提交
1976

Y
Yinghai Lu 已提交
1977 1978 1979
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1980
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1981 1982
{
	union IO_APIC_reg_01 reg_01;
1983
	int i8259_apic, i8259_pin;
1984
	int apic;
L
Linus Torvalds 已提交
1985 1986
	unsigned long flags;

1987 1988
#ifdef CONFIG_X86_32
	int i;
L
Linus Torvalds 已提交
1989 1990 1991
	if (!pirqs_enabled)
		for (i = 0; i < MAX_PIRQS; i++)
			pirq_entries[i] = -1;
1992
#endif
L
Linus Torvalds 已提交
1993 1994 1995 1996

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
1997
	for (apic = 0; apic < nr_ioapics; apic++) {
L
Linus Torvalds 已提交
1998
		spin_lock_irqsave(&ioapic_lock, flags);
1999
		reg_01.raw = io_apic_read(apic, 1);
L
Linus Torvalds 已提交
2000
		spin_unlock_irqrestore(&ioapic_lock, flags);
2001 2002
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}
2003
	for(apic = 0; apic < nr_ioapics; apic++) {
2004 2005
		int pin;
		/* See if any of the pins is in ExtINT mode */
2006
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
2007
			struct IO_APIC_route_entry entry;
2008
			entry = ioapic_read_entry(apic, pin);
2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

2057
	/*
2058
	 * If the i8259 is routed through an IOAPIC
2059
	 * Put that IOAPIC in virtual wire mode
2060
	 * so legacy interrupts can be delivered.
2061
	 */
2062
	if (ioapic_i8259.pin != -1) {
2063 2064 2065 2066 2067 2068 2069 2070 2071
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2072
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2073
		entry.vector          = 0;
2074
		entry.dest            = read_apic_id();
2075 2076 2077 2078

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2079
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2080
	}
2081

2082
	disconnect_bsp_APIC(ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2083 2084
}

2085
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

static void __init setup_ioapic_ids_from_mpc(void)
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
	int apic;
	int i;
	unsigned char old_id;
	unsigned long flags;

2102
	if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
2103 2104
		return;

2105 2106 2107 2108
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2109 2110
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2111
		return;
L
Linus Torvalds 已提交
2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
	phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
	for (apic = 0; apic < nr_ioapics; apic++) {

		/* Read the register 0 value */
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_00.raw = io_apic_read(apic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);
2127

2128
		old_id = mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
2129

2130
		if (mp_ioapics[apic].mp_apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2131
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2132
				apic, mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
2133 2134
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
2135
			mp_ioapics[apic].mp_apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2136 2137 2138 2139 2140 2141 2142 2143
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
		if (check_apicid_used(phys_id_present_map,
2144
					mp_ioapics[apic].mp_apicid)) {
L
Linus Torvalds 已提交
2145
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2146
				apic, mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
2147 2148 2149 2150 2151 2152 2153 2154
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2155
			mp_ioapics[apic].mp_apicid = i;
L
Linus Torvalds 已提交
2156 2157
		} else {
			physid_mask_t tmp;
2158
			tmp = apicid_to_cpu_present(mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
2159 2160
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2161
					mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
2162 2163 2164 2165 2166 2167 2168 2169
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2170
		if (old_id != mp_ioapics[apic].mp_apicid)
L
Linus Torvalds 已提交
2171
			for (i = 0; i < mp_irq_entries; i++)
2172 2173
				if (mp_irqs[i].mp_dstapic == old_id)
					mp_irqs[i].mp_dstapic
2174
						= mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
2175 2176 2177 2178

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2179
		 */
L
Linus Torvalds 已提交
2180 2181
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2182
			mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
2183

2184
		reg_00.bits.ID = mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
2185
		spin_lock_irqsave(&ioapic_lock, flags);
2186 2187
		io_apic_write(apic, 0, reg_00.raw);
		spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2188 2189 2190 2191 2192 2193 2194

		/*
		 * Sanity check
		 */
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_00.raw = io_apic_read(apic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);
2195
		if (reg_00.bits.ID != mp_ioapics[apic].mp_apicid)
L
Linus Torvalds 已提交
2196 2197 2198 2199 2200
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2201
#endif
L
Linus Torvalds 已提交
2202

2203
int no_timer_check __initdata;
2204 2205 2206 2207 2208 2209 2210 2211

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2212 2213 2214 2215 2216 2217 2218 2219
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2220
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2221 2222
{
	unsigned long t1 = jiffies;
2223
	unsigned long flags;
L
Linus Torvalds 已提交
2224

2225 2226 2227
	if (no_timer_check)
		return 1;

2228
	local_save_flags(flags);
L
Linus Torvalds 已提交
2229 2230 2231
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2232
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2233 2234 2235 2236 2237 2238 2239 2240

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2241 2242

	/* jiffies wrap? */
2243
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2270

2271
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2272 2273 2274
{
	int was_pending = 0;
	unsigned long flags;
2275
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2276 2277

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
2278
	if (irq < NR_IRQS_LEGACY) {
L
Linus Torvalds 已提交
2279 2280 2281 2282
		disable_8259A_irq(irq);
		if (i8259A_irq_pending(irq))
			was_pending = 1;
	}
2283
	cfg = irq_cfg(irq);
Y
Yinghai Lu 已提交
2284
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
2285 2286 2287 2288 2289
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return was_pending;
}

2290
#ifdef CONFIG_X86_64
2291
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2292
{
2293 2294 2295 2296 2297

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
2298
	send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2299
	spin_unlock_irqrestore(&vector_lock, flags);
2300 2301 2302

	return 1;
}
2303 2304
#else
static int ioapic_retrigger_irq(unsigned int irq)
2305
{
T
Thomas Gleixner 已提交
2306
	send_IPI_self(irq_cfg(irq)->vector);
2307

T
Thomas Gleixner 已提交
2308
	return 1;
2309 2310
}
#endif
2311

2312 2313 2314 2315 2316 2317 2318 2319
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2320

2321
#ifdef CONFIG_SMP
2322

2323 2324
#ifdef CONFIG_INTR_REMAP
static void ir_irq_migration(struct work_struct *work);
2325

2326
static DECLARE_DELAYED_WORK(ir_migration_work, ir_irq_migration);
2327

2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
 * For edge triggered, irq migration is a simple atomic update(of vector
 * and cpu destination) of IRTE and flush the hardware cache.
 *
 * For level triggered, we need to modify the io-apic RTE aswell with the update
 * vector information, along with modifying IRTE with vector and destination.
 * So irq migration for level triggered is little  bit more complex compared to
 * edge triggered migration. But the good news is, we use the same algorithm
 * for level triggered migration as we have today, only difference being,
 * we now initiate the irq migration from process context instead of the
 * interrupt context.
 *
 * In future, when we do a directed EOI (combined with cpu EOI broadcast
 * suppression) to the IO-APIC, level triggered irq migration will also be
 * as simple as edge triggered migration and we can do the irq migration
 * with a simple atomic update to IO-APIC RTE.
 */
2347 2348
static void
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2349
{
2350 2351 2352 2353 2354
	struct irq_cfg *cfg;
	struct irte irte;
	int modify_ioapic_rte;
	unsigned int dest;
	unsigned long flags;
Y
Yinghai Lu 已提交
2355
	unsigned int irq;
2356

2357
	if (!cpumask_intersects(mask, cpu_online_mask))
2358 2359
		return;

Y
Yinghai Lu 已提交
2360
	irq = desc->irq;
2361 2362
	if (get_irte(irq, &irte))
		return;
2363

Y
Yinghai Lu 已提交
2364 2365
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2366 2367
		return;

Y
Yinghai Lu 已提交
2368 2369
	set_extra_move_desc(desc, mask);

2370
	dest = cpu_mask_to_apicid_and(cfg->domain, mask);
2371 2372 2373 2374

	modify_ioapic_rte = desc->status & IRQ_LEVEL;
	if (modify_ioapic_rte) {
		spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
2375
		__target_IO_APIC_irq(irq, dest, cfg);
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
		spin_unlock_irqrestore(&ioapic_lock, flags);
	}

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2387 2388
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2389

2390
	cpumask_copy(&desc->affinity, mask);
2391 2392
}

Y
Yinghai Lu 已提交
2393
static int migrate_irq_remapped_level_desc(struct irq_desc *desc)
2394 2395
{
	int ret = -1;
Y
Yinghai Lu 已提交
2396
	struct irq_cfg *cfg = desc->chip_data;
2397

Y
Yinghai Lu 已提交
2398
	mask_IO_APIC_irq_desc(desc);
2399

Y
Yinghai Lu 已提交
2400
	if (io_apic_level_ack_pending(cfg)) {
2401
		/*
T
Thomas Gleixner 已提交
2402
		 * Interrupt in progress. Migrating irq now will change the
2403 2404 2405 2406 2407 2408 2409 2410 2411
		 * vector information in the IO-APIC RTE and that will confuse
		 * the EOI broadcast performed by cpu.
		 * So, delay the irq migration to the next instance.
		 */
		schedule_delayed_work(&ir_migration_work, 1);
		goto unmask;
	}

	/* everthing is clear. we have right of way */
2412
	migrate_ioapic_irq_desc(desc, &desc->pending_mask);
2413 2414 2415

	ret = 0;
	desc->status &= ~IRQ_MOVE_PENDING;
2416
	cpumask_clear(&desc->pending_mask);
2417 2418

unmask:
Y
Yinghai Lu 已提交
2419 2420
	unmask_IO_APIC_irq_desc(desc);

2421 2422 2423 2424 2425 2426 2427 2428 2429
	return ret;
}

static void ir_irq_migration(struct work_struct *work)
{
	unsigned int irq;
	struct irq_desc *desc;

	for_each_irq_desc(irq, desc) {
2430 2431 2432
		if (!desc)
			continue;

2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
		if (desc->status & IRQ_MOVE_PENDING) {
			unsigned long flags;

			spin_lock_irqsave(&desc->lock, flags);
			if (!desc->chip->set_affinity ||
			    !(desc->status & IRQ_MOVE_PENDING)) {
				desc->status &= ~IRQ_MOVE_PENDING;
				spin_unlock_irqrestore(&desc->lock, flags);
				continue;
			}

2444
			desc->chip->set_affinity(irq, &desc->pending_mask);
2445 2446 2447 2448 2449 2450 2451 2452
			spin_unlock_irqrestore(&desc->lock, flags);
		}
	}
}

/*
 * Migrates the IRQ destination in the process context.
 */
R
Rusty Russell 已提交
2453 2454
static void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
					    const struct cpumask *mask)
2455 2456 2457
{
	if (desc->status & IRQ_LEVEL) {
		desc->status |= IRQ_MOVE_PENDING;
2458
		cpumask_copy(&desc->pending_mask, mask);
Y
Yinghai Lu 已提交
2459
		migrate_irq_remapped_level_desc(desc);
2460 2461 2462
		return;
	}

2463
	migrate_ioapic_irq_desc(desc, mask);
Y
Yinghai Lu 已提交
2464
}
R
Rusty Russell 已提交
2465 2466
static void set_ir_ioapic_affinity_irq(unsigned int irq,
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2467 2468 2469 2470
{
	struct irq_desc *desc = irq_to_desc(irq);

	set_ir_ioapic_affinity_irq_desc(desc, mask);
2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
}
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
	ack_APIC_irq();
#ifdef CONFIG_X86_64
	exit_idle();
#endif
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2490 2491 2492
		if (irq == -1)
			continue;

2493 2494 2495 2496 2497 2498 2499 2500 2501
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
		spin_lock(&desc->lock);
		if (!cfg->move_cleanup_count)
			goto unlock;

2502
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513
			goto unlock;

		__get_cpu_var(vector_irq)[vector] = -1;
		cfg->move_cleanup_count--;
unlock:
		spin_unlock(&desc->lock);
	}

	irq_exit();
}

Y
Yinghai Lu 已提交
2514
static void irq_complete_move(struct irq_desc **descp)
2515
{
Y
Yinghai Lu 已提交
2516 2517
	struct irq_desc *desc = *descp;
	struct irq_cfg *cfg = desc->chip_data;
2518 2519
	unsigned vector, me;

2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
	if (likely(!cfg->move_in_progress)) {
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
		if (likely(!cfg->move_desc_pending))
			return;

		/* domain is not change, but affinity is changed */
		me = smp_processor_id();
		if (cpu_isset(me, desc->affinity)) {
			*descp = desc = move_irq_desc(desc, me);
			/* get the new one */
			cfg = desc->chip_data;
			cfg->move_desc_pending = 0;
		}
#endif
2534
		return;
2535
	}
2536 2537 2538

	vector = ~get_irq_regs()->orig_ax;
	me = smp_processor_id();
2539 2540 2541 2542 2543 2544
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
		*descp = desc = move_irq_desc(desc, me);
		/* get the new one */
		cfg = desc->chip_data;
#endif

2545 2546
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
		send_cleanup_vector(cfg);
2547 2548
}
#else
Y
Yinghai Lu 已提交
2549
static inline void irq_complete_move(struct irq_desc **descp) {}
2550
#endif
Y
Yinghai Lu 已提交
2551

2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
#ifdef CONFIG_INTR_REMAP
static void ack_x2apic_level(unsigned int irq)
{
	ack_x2APIC_irq();
}

static void ack_x2apic_edge(unsigned int irq)
{
	ack_x2APIC_irq();
}
Y
Yinghai Lu 已提交
2562

2563
#endif
2564

2565 2566
static void ack_apic_edge(unsigned int irq)
{
Y
Yinghai Lu 已提交
2567 2568 2569
	struct irq_desc *desc = irq_to_desc(irq);

	irq_complete_move(&desc);
2570 2571 2572 2573
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2574 2575
atomic_t irq_mis_count;

2576 2577
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2578 2579
	struct irq_desc *desc = irq_to_desc(irq);

Y
Yinghai Lu 已提交
2580 2581 2582 2583
#ifdef CONFIG_X86_32
	unsigned long v;
	int i;
#endif
Y
Yinghai Lu 已提交
2584
	struct irq_cfg *cfg;
2585
	int do_unmask_irq = 0;
2586

Y
Yinghai Lu 已提交
2587
	irq_complete_move(&desc);
2588
#ifdef CONFIG_GENERIC_PENDING_IRQ
2589
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2590
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2591
		do_unmask_irq = 1;
Y
Yinghai Lu 已提交
2592
		mask_IO_APIC_irq_desc(desc);
2593
	}
2594 2595
#endif

Y
Yinghai Lu 已提交
2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615
#ifdef CONFIG_X86_32
	/*
	* It appears there is an erratum which affects at least version 0x11
	* of I/O APIC (that's the 82093AA and cores integrated into various
	* chipsets).  Under certain conditions a level-triggered interrupt is
	* erroneously delivered as edge-triggered one but the respective IRR
	* bit gets set nevertheless.  As a result the I/O unit expects an EOI
	* message but it will never arrive and further interrupts are blocked
	* from the source.  The exact reason is so far unknown, but the
	* phenomenon was observed when two consecutive interrupt requests
	* from a given source get delivered to the same CPU and the source is
	* temporarily disabled in between.
	*
	* A workaround is to simulate an EOI message manually.  We achieve it
	* by setting the trigger mode to edge and then to level when the edge
	* trigger mode gets detected in the TMR of a local APIC for a
	* level-triggered interrupt.  We mask the source for the time of the
	* operation to prevent an edge-triggered interrupt escaping meanwhile.
	* The idea is from Manfred Spraul.  --macro
	*/
Y
Yinghai Lu 已提交
2616 2617
	cfg = desc->chip_data;
	i = cfg->vector;
Y
Yinghai Lu 已提交
2618 2619 2620 2621

	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
#endif

2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2656 2657
		cfg = desc->chip_data;
		if (!io_apic_level_ack_pending(cfg))
2658
			move_masked_irq(irq);
Y
Yinghai Lu 已提交
2659
		unmask_IO_APIC_irq_desc(desc);
2660
	}
2661

Y
Yinghai Lu 已提交
2662
#ifdef CONFIG_X86_32
2663 2664 2665
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);
		spin_lock(&ioapic_lock);
Y
Yinghai Lu 已提交
2666 2667
		__mask_and_edge_IO_APIC_irq(cfg);
		__unmask_and_level_IO_APIC_irq(cfg);
2668 2669
		spin_unlock(&ioapic_lock);
	}
2670
#endif
Y
Yinghai Lu 已提交
2671
}
2672

2673
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2674 2675 2676 2677 2678 2679
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2680
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2681
	.set_affinity	= set_ioapic_affinity_irq,
2682
#endif
2683
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2684 2685
};

2686 2687
#ifdef CONFIG_INTR_REMAP
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2688 2689 2690 2691 2692 2693
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_x2apic_edge,
	.eoi		= ack_x2apic_level,
2694
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2695
	.set_affinity	= set_ir_ioapic_affinity_irq,
2696 2697 2698 2699
#endif
	.retrigger	= ioapic_retrigger_irq,
};
#endif
L
Linus Torvalds 已提交
2700 2701 2702 2703

static inline void init_IO_APIC_traps(void)
{
	int irq;
2704
	struct irq_desc *desc;
2705
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2718 2719 2720 2721 2722 2723
	for_each_irq_desc(irq, desc) {
		if (!desc)
			continue;

		cfg = desc->chip_data;
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2724 2725 2726 2727 2728
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
Y
Yinghai Lu 已提交
2729
			if (irq < NR_IRQS_LEGACY)
L
Linus Torvalds 已提交
2730
				make_8259A_irq(irq);
2731
			else
L
Linus Torvalds 已提交
2732
				/* Strange. Oh, well.. */
2733
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2734 2735 2736 2737
		}
	}
}

2738 2739 2740
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2741

2742
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2743 2744 2745 2746
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2747
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2748 2749
}

2750
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2751
{
2752
	unsigned long v;
L
Linus Torvalds 已提交
2753

2754
	v = apic_read(APIC_LVT0);
2755
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2756
}
L
Linus Torvalds 已提交
2757

Y
Yinghai Lu 已提交
2758
static void ack_lapic_irq(unsigned int irq)
2759 2760 2761 2762
{
	ack_APIC_irq();
}

2763
static struct irq_chip lapic_chip __read_mostly = {
2764
	.name		= "local-APIC",
2765 2766
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2767
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2768 2769
};

Y
Yinghai Lu 已提交
2770
static void lapic_register_intr(int irq, struct irq_desc *desc)
2771
{
2772
	desc->status &= ~IRQ_LEVEL;
2773 2774 2775 2776
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2777
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2778 2779
{
	/*
2780
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2781 2782 2783 2784 2785 2786
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2787
	 */
L
Linus Torvalds 已提交
2788 2789
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2790
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2802
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2803
{
2804
	int apic, pin, i;
L
Linus Torvalds 已提交
2805 2806 2807
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2808
	pin  = find_isa_irq_pin(8, mp_INT);
2809 2810 2811 2812
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2813
	apic = find_isa_irq_apic(8, mp_INT);
2814 2815
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2816
		return;
2817
	}
L
Linus Torvalds 已提交
2818

2819
	entry0 = ioapic_read_entry(apic, pin);
2820
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2821 2822 2823 2824 2825

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2826
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2827 2828 2829 2830 2831
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2832
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2849
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2850

2851
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2852 2853
}

Y
Yinghai Lu 已提交
2854
static int disable_timer_pin_1 __initdata;
2855
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2856
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2857 2858 2859 2860
{
	disable_timer_pin_1 = 1;
	return 0;
}
2861
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2862 2863 2864

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2865 2866 2867 2868 2869
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2870 2871
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2872
 */
2873
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2874
{
Y
Yinghai Lu 已提交
2875 2876 2877
	struct irq_desc *desc = irq_to_desc(0);
	struct irq_cfg *cfg = desc->chip_data;
	int cpu = boot_cpu_id;
2878
	int apic1, pin1, apic2, pin2;
2879
	unsigned long flags;
2880 2881
	unsigned int ver;
	int no_pin1 = 0;
2882 2883

	local_irq_save(flags);
2884

T
Thomas Gleixner 已提交
2885 2886
	ver = apic_read(APIC_LVR);
	ver = GET_APIC_VERSION(ver);
I
Ingo Molnar 已提交
2887

L
Linus Torvalds 已提交
2888 2889 2890 2891
	/*
	 * get/set the timer IRQ vector:
	 */
	disable_8259A_irq(0);
Y
Yinghai Lu 已提交
2892
	assign_irq_vector(0, cfg, TARGET_CPUS);
L
Linus Torvalds 已提交
2893 2894

	/*
2895 2896 2897 2898 2899 2900 2901
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2902
	 */
2903
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2904
	init_8259A(1);
2905
#ifdef CONFIG_X86_32
2906
	timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
2907
#endif
L
Linus Torvalds 已提交
2908

2909 2910 2911 2912
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2913

2914 2915
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2916
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2917

2918 2919 2920 2921 2922 2923 2924 2925
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2926 2927 2928 2929
#ifdef CONFIG_INTR_REMAP
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
#endif
2930 2931 2932 2933 2934 2935 2936 2937
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2938 2939 2940 2941
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2942
		if (no_pin1) {
Y
Yinghai Lu 已提交
2943
			add_pin_to_irq_cpu(cfg, cpu, apic1, pin1);
2944
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
2945
		}
Y
Yinghai Lu 已提交
2946
		unmask_IO_APIC_irq_desc(desc);
L
Linus Torvalds 已提交
2947 2948 2949 2950 2951
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
				enable_8259A_irq(0);
			}
2952 2953
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2954
			goto out;
L
Linus Torvalds 已提交
2955
		}
2956 2957 2958 2959
#ifdef CONFIG_INTR_REMAP
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
#endif
2960
		clear_IO_APIC_pin(apic1, pin1);
2961
		if (!no_pin1)
2962 2963
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2964

2965 2966 2967 2968
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2969 2970 2971
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
Y
Yinghai Lu 已提交
2972
		replace_pin_at_irq_cpu(cfg, cpu, apic1, pin1, apic2, pin2);
2973
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
Y
Yinghai Lu 已提交
2974
		unmask_IO_APIC_irq_desc(desc);
2975
		enable_8259A_irq(0);
L
Linus Torvalds 已提交
2976
		if (timer_irq_works()) {
2977
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2978
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
2979
			if (nmi_watchdog == NMI_IO_APIC) {
2980
				disable_8259A_irq(0);
L
Linus Torvalds 已提交
2981
				setup_nmi();
2982
				enable_8259A_irq(0);
L
Linus Torvalds 已提交
2983
			}
2984
			goto out;
L
Linus Torvalds 已提交
2985 2986 2987 2988
		}
		/*
		 * Cleanup, just in case ...
		 */
2989
		disable_8259A_irq(0);
2990
		clear_IO_APIC_pin(apic2, pin2);
2991
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2992 2993 2994
	}

	if (nmi_watchdog == NMI_IO_APIC) {
2995 2996
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
2997
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
2998
	}
2999
#ifdef CONFIG_X86_32
3000
	timer_ack = 0;
3001
#endif
L
Linus Torvalds 已提交
3002

3003 3004
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
3005

Y
Yinghai Lu 已提交
3006
	lapic_register_intr(0, desc);
3007
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
L
Linus Torvalds 已提交
3008 3009 3010
	enable_8259A_irq(0);

	if (timer_irq_works()) {
3011
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3012
		goto out;
L
Linus Torvalds 已提交
3013
	}
3014
	disable_8259A_irq(0);
3015
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
3016
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
3017

3018 3019
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
3020 3021 3022

	init_8259A(0);
	make_8259A_irq(0);
3023
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
3024 3025 3026 3027

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
3028
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3029
		goto out;
L
Linus Torvalds 已提交
3030
	}
3031
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
3032
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3033
		"report.  Then try booting with the 'noapic' option.\n");
3034 3035
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
3036 3037 3038
}

/*
3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3054 3055 3056 3057 3058
 */
#define PIC_IRQS	(1 << PIC_CASCADE_IR)

void __init setup_IO_APIC(void)
{
3059 3060

#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
3061
	enable_IO_APIC();
3062 3063 3064 3065 3066
#else
	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
#endif
L
Linus Torvalds 已提交
3067

3068
	io_apic_irqs = ~PIC_IRQS;
L
Linus Torvalds 已提交
3069

3070
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3071
	/*
3072 3073 3074
         * Set up IO-APIC IRQ routing.
         */
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3075 3076
	if (!acpi_ioapic)
		setup_ioapic_ids_from_mpc();
3077
#endif
L
Linus Torvalds 已提交
3078 3079 3080
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3081
	check_timer();
L
Linus Torvalds 已提交
3082 3083 3084
}

/*
3085 3086
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3087
 */
3088

L
Linus Torvalds 已提交
3089 3090
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3091 3092 3093
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3094 3095 3096 3097 3098 3099 3100 3101
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3102
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3103

3104
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3105 3106 3107 3108
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3109

L
Linus Torvalds 已提交
3110 3111
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3112 3113
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3125

L
Linus Torvalds 已提交
3126 3127 3128 3129 3130
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(dev->id, 0);
3131 3132
	if (reg_00.bits.ID != mp_ioapics[dev->id].mp_apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].mp_apicid;
L
Linus Torvalds 已提交
3133 3134 3135
		io_apic_write(dev->id, 0, reg_00.raw);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
3136
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3137
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3138 3139 3140 3141 3142

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3143
	.name = "ioapic",
L
Linus Torvalds 已提交
3144 3145 3146 3147 3148 3149
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3150 3151
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3152 3153 3154 3155 3156

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3157
	for (i = 0; i < nr_ioapics; i++ ) {
3158
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3159
			* sizeof(struct IO_APIC_route_entry);
3160
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3161 3162 3163 3164 3165
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3166
		dev->id = i;
L
Linus Torvalds 已提交
3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3182
/*
3183
 * Dynamic irq allocate and deallocation
3184
 */
Y
Yinghai Lu 已提交
3185
unsigned int create_irq_nr(unsigned int irq_want)
3186
{
3187
	/* Allocate an unused irq */
3188 3189
	unsigned int irq;
	unsigned int new;
3190
	unsigned long flags;
3191 3192 3193
	struct irq_cfg *cfg_new = NULL;
	int cpu = boot_cpu_id;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3194 3195

	irq = 0;
3196
	spin_lock_irqsave(&vector_lock, flags);
3197
	for (new = irq_want; new < NR_IRQS; new++) {
3198 3199
		if (platform_legacy_irq(new))
			continue;
3200 3201 3202 3203 3204 3205 3206 3207 3208

		desc_new = irq_to_desc_alloc_cpu(new, cpu);
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
			continue;
		}
		cfg_new = desc_new->chip_data;

		if (cfg_new->vector != 0)
3209
			continue;
Y
Yinghai Lu 已提交
3210
		if (__assign_irq_vector(new, cfg_new, TARGET_CPUS) == 0)
3211 3212 3213 3214
			irq = new;
		break;
	}
	spin_unlock_irqrestore(&vector_lock, flags);
3215

Y
Yinghai Lu 已提交
3216
	if (irq > 0) {
3217
		dynamic_irq_init(irq);
3218 3219 3220
		/* restore it, in case dynamic_irq_init clear it */
		if (desc_new)
			desc_new->chip_data = cfg_new;
3221 3222 3223 3224
	}
	return irq;
}

3225
static int nr_irqs_gsi = NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3226 3227
int create_irq(void)
{
3228
	unsigned int irq_want;
3229 3230
	int irq;

3231 3232
	irq_want = nr_irqs_gsi;
	irq = create_irq_nr(irq_want);
3233 3234 3235 3236 3237

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3238 3239
}

3240 3241 3242
void destroy_irq(unsigned int irq)
{
	unsigned long flags;
3243 3244
	struct irq_cfg *cfg;
	struct irq_desc *desc;
3245

3246 3247 3248
	/* store it, in case dynamic_irq_cleanup clear it */
	desc = irq_to_desc(irq);
	cfg = desc->chip_data;
3249
	dynamic_irq_cleanup(irq);
3250 3251 3252
	/* connect back irq_cfg */
	if (desc)
		desc->chip_data = cfg;
3253

3254 3255 3256
#ifdef CONFIG_INTR_REMAP
	free_irte(irq);
#endif
3257
	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
3258
	__clear_irq_vector(irq, cfg);
3259 3260 3261
	spin_unlock_irqrestore(&vector_lock, flags);
}

3262
/*
S
Simon Arlott 已提交
3263
 * MSI message composition
3264 3265
 */
#ifdef CONFIG_PCI_MSI
3266
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
3267
{
3268 3269
	struct irq_cfg *cfg;
	int err;
3270 3271
	unsigned dest;

Y
Yinghai Lu 已提交
3272
	cfg = irq_cfg(irq);
3273
	err = assign_irq_vector(irq, cfg, TARGET_CPUS);
3274 3275
	if (err)
		return err;
3276

3277
	dest = cpu_mask_to_apicid_and(cfg->domain, TARGET_CPUS);
3278

3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317
#ifdef CONFIG_INTR_REMAP
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

		memset (&irte, 0, sizeof(irte));

		irte.present = 1;
		irte.dst_mode = INT_DEST_MODE;
		irte.trigger_mode = 0; /* edge */
		irte.dlvry_mode = INT_DELIVERY_MODE;
		irte.vector = cfg->vector;
		irte.dest_id = IRTE_DEST(dest);

		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
	} else
#endif
	{
		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->address_lo =
			MSI_ADDR_BASE_LO |
			((INT_DEST_MODE == 0) ?
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3318

3319 3320 3321 3322 3323 3324 3325 3326
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3327
	return err;
3328 3329
}

3330
#ifdef CONFIG_SMP
3331
static void set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3332
{
Y
Yinghai Lu 已提交
3333
	struct irq_desc *desc = irq_to_desc(irq);
3334
	struct irq_cfg *cfg;
3335 3336 3337
	struct msi_msg msg;
	unsigned int dest;

3338 3339
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3340
		return;
3341

Y
Yinghai Lu 已提交
3342
	cfg = desc->chip_data;
3343

Y
Yinghai Lu 已提交
3344
	read_msi_msg_desc(desc, &msg);
3345 3346

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3347
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3348 3349 3350
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

Y
Yinghai Lu 已提交
3351
	write_msi_msg_desc(desc, &msg);
3352
}
3353 3354 3355 3356 3357
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3358 3359
static void
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3360
{
Y
Yinghai Lu 已提交
3361
	struct irq_desc *desc = irq_to_desc(irq);
3362 3363 3364 3365 3366 3367 3368
	struct irq_cfg *cfg;
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
		return;

3369 3370
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385
		return;

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3386 3387
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3388
}
Y
Yinghai Lu 已提交
3389

3390
#endif
3391
#endif /* CONFIG_SMP */
3392

3393 3394 3395 3396 3397 3398 3399 3400
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3401
	.ack		= ack_apic_edge,
3402 3403 3404 3405
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3406 3407
};

3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440
#ifdef CONFIG_INTR_REMAP
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
	.ack		= ack_x2apic_edge,
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3441
		       pci_name(dev));
3442 3443 3444 3445 3446
		return -ENOSPC;
	}
	return index;
}
#endif
3447

Y
Yinghai Lu 已提交
3448
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3449 3450 3451 3452 3453 3454 3455 3456
{
	int ret;
	struct msi_msg msg;

	ret = msi_compose_msg(dev, irq, &msg);
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3457
	set_irq_msi(irq, msidesc);
3458 3459
	write_msi_msg(irq, &msg);

3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470
#ifdef CONFIG_INTR_REMAP
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
#endif
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3471

Y
Yinghai Lu 已提交
3472 3473
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3474 3475 3476
	return 0;
}

3477
int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc)
3478
{
3479 3480
	unsigned int irq;
	int ret;
Y
Yinghai Lu 已提交
3481 3482
	unsigned int irq_want;

3483
	irq_want = nr_irqs_gsi;
Y
Yinghai Lu 已提交
3484 3485 3486
	irq = create_irq_nr(irq_want);
	if (irq == 0)
		return -1;
3487

3488 3489 3490 3491 3492 3493 3494 3495 3496
#ifdef CONFIG_INTR_REMAP
	if (!intr_remapping_enabled)
		goto no_ir;

	ret = msi_alloc_irte(dev, irq, 1);
	if (ret < 0)
		goto error;
no_ir:
#endif
3497
	ret = setup_msi_irq(dev, msidesc, irq);
3498 3499
	if (ret < 0) {
		destroy_irq(irq);
3500
		return ret;
3501
	}
3502
	return 0;
3503 3504 3505 3506 3507 3508

#ifdef CONFIG_INTR_REMAP
error:
	destroy_irq(irq);
	return ret;
#endif
3509 3510
}

3511 3512
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3513 3514
	unsigned int irq;
	int ret, sub_handle;
3515
	struct msi_desc *msidesc;
3516 3517 3518 3519 3520 3521 3522
	unsigned int irq_want;

#ifdef CONFIG_INTR_REMAP
	struct intel_iommu *iommu = 0;
	int index = 0;
#endif

3523
	irq_want = nr_irqs_gsi;
3524
	sub_handle = 0;
3525 3526
	list_for_each_entry(msidesc, &dev->msi_list, list) {
		irq = create_irq_nr(irq_want);
3527
		irq_want++;
3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558
		if (irq == 0)
			return -1;
#ifdef CONFIG_INTR_REMAP
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
#endif
3559
		ret = setup_msi_irq(dev, msidesc, irq);
3560 3561 3562 3563 3564
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3565 3566

error:
3567 3568
	destroy_irq(irq);
	return ret;
3569 3570
}

3571 3572
void arch_teardown_msi_irq(unsigned int irq)
{
3573
	destroy_irq(irq);
3574 3575
}

3576 3577
#ifdef CONFIG_DMAR
#ifdef CONFIG_SMP
3578
static void dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3579
{
Y
Yinghai Lu 已提交
3580
	struct irq_desc *desc = irq_to_desc(irq);
3581 3582 3583 3584
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3585 3586
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3587 3588
		return;

Y
Yinghai Lu 已提交
3589
	cfg = desc->chip_data;
3590 3591 3592 3593 3594 3595 3596 3597 3598 3599

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
}
Y
Yinghai Lu 已提交
3600

3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617
#endif /* CONFIG_SMP */

struct irq_chip dmar_msi_type = {
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3618

3619 3620 3621 3622 3623 3624 3625 3626 3627 3628
	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3629 3630 3631
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3632
static void hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3633
{
Y
Yinghai Lu 已提交
3634
	struct irq_desc *desc = irq_to_desc(irq);
3635 3636 3637 3638
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3639 3640
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3641 3642
		return;

Y
Yinghai Lu 已提交
3643
	cfg = desc->chip_data;
3644 3645 3646 3647 3648 3649 3650 3651 3652 3653

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
}
Y
Yinghai Lu 已提交
3654

3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679
#endif /* CONFIG_SMP */

struct irq_chip hpet_msi_type = {
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_hpet_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;

	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
		"edge");
Y
Yinghai Lu 已提交
3680

3681 3682 3683 3684
	return 0;
}
#endif

3685
#endif /* CONFIG_PCI_MSI */
3686 3687 3688 3689 3690 3691 3692
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3693
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3694
{
3695 3696
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3697

3698
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3699
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3700

3701
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3702
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3703

3704
	write_ht_irq_msg(irq, &msg);
3705 3706
}

3707
static void set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3708
{
Y
Yinghai Lu 已提交
3709
	struct irq_desc *desc = irq_to_desc(irq);
3710
	struct irq_cfg *cfg;
3711 3712
	unsigned int dest;

3713 3714
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3715
		return;
3716

Y
Yinghai Lu 已提交
3717
	cfg = desc->chip_data;
3718

3719
	target_ht_irq(irq, dest, cfg->vector);
3720
}
Y
Yinghai Lu 已提交
3721

3722 3723
#endif

3724
static struct irq_chip ht_irq_chip = {
3725 3726 3727
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3728
	.ack		= ack_apic_edge,
3729 3730 3731 3732 3733 3734 3735 3736
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3737 3738
	struct irq_cfg *cfg;
	int err;
3739

Y
Yinghai Lu 已提交
3740
	cfg = irq_cfg(irq);
3741
	err = assign_irq_vector(irq, cfg, TARGET_CPUS);
3742
	if (!err) {
3743
		struct ht_irq_msg msg;
3744 3745
		unsigned dest;

3746
		dest = cpu_mask_to_apicid_and(cfg->domain, TARGET_CPUS);
3747

3748
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3749

3750 3751
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3752
			HT_IRQ_LOW_DEST_ID(dest) |
3753
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3754 3755 3756 3757 3758 3759 3760 3761 3762
			((INT_DEST_MODE == 0) ?
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3763
		write_ht_irq_msg(irq, &msg);
3764

3765 3766
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3767 3768

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3769
	}
3770
	return err;
3771 3772 3773
}
#endif /* CONFIG_HT_IRQ */

3774 3775 3776 3777 3778 3779 3780 3781
#ifdef CONFIG_X86_64
/*
 * Re-target the irq to the specified CPU and enable the specified MMR located
 * on the specified blade to allow the sending of MSIs to the specified CPU.
 */
int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
		       unsigned long mmr_offset)
{
3782
	const struct cpumask *eligible_cpu = cpumask_of(cpu);
3783 3784 3785 3786 3787 3788 3789
	struct irq_cfg *cfg;
	int mmr_pnode;
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	unsigned long flags;
	int err;

Y
Yinghai Lu 已提交
3790 3791
	cfg = irq_cfg(irq);

3792
	err = assign_irq_vector(irq, cfg, eligible_cpu);
3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810
	if (err != 0)
		return err;

	spin_lock_irqsave(&vector_lock, flags);
	set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
				      irq_name);
	spin_unlock_irqrestore(&vector_lock, flags);

	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
	BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

	entry->vector = cfg->vector;
	entry->delivery_mode = INT_DELIVERY_MODE;
	entry->dest_mode = INT_DEST_MODE;
	entry->polarity = 0;
	entry->trigger = 0;
	entry->mask = 0;
3811
	entry->dest = cpu_mask_to_apicid(eligible_cpu);
3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);

	return irq;
}

/*
 * Disable the specified MMR located on the specified blade so that MSIs are
 * longer allowed to be sent.
 */
void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
{
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	int mmr_pnode;

	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
	BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

	entry->mask = 1;

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
}
#endif /* CONFIG_X86_64 */

3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.entries;
}

3852
void __init probe_nr_irqs_gsi(void)
3853
{
3854 3855 3856 3857 3858 3859 3860 3861
	int idx;
	int nr = 0;

	for (idx = 0; idx < nr_ioapics; idx++)
		nr += io_apic_get_redir_entries(idx) + 1;

	if (nr > nr_irqs_gsi)
		nr_irqs_gsi = nr;
3862 3863
}

L
Linus Torvalds 已提交
3864
/* --------------------------------------------------------------------------
3865
                          ACPI-based IOAPIC Configuration
L
Linus Torvalds 已提交
3866 3867
   -------------------------------------------------------------------------- */

L
Len Brown 已提交
3868
#ifdef CONFIG_ACPI
L
Linus Torvalds 已提交
3869

3870
#ifdef CONFIG_X86_32
3871
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3872 3873 3874 3875 3876 3877 3878 3879
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3880 3881
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3882
	 * supports up to 16 on one shared APIC bus.
3883
	 *
L
Linus Torvalds 已提交
3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
		apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(ioapic, 0);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3902
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
	if (check_apicid_used(apic_id_map, apic_id)) {

		for (i = 0; i < get_physical_broadcast(); i++) {
			if (!check_apicid_used(apic_id_map, i))
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3919
	}
L
Linus Torvalds 已提交
3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932

	tmp = apicid_to_cpu_present(apic_id);
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/* Sanity check */
3933 3934 3935 3936
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3937 3938 3939 3940 3941 3942 3943 3944
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}

3945
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3946 3947 3948 3949 3950 3951 3952 3953 3954 3955
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.version;
}
3956
#endif
L
Linus Torvalds 已提交
3957

3958
int io_apic_set_pci_routing (int ioapic, int pin, int irq, int triggering, int polarity)
L
Linus Torvalds 已提交
3959
{
3960 3961 3962 3963
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int cpu = boot_cpu_id;

L
Linus Torvalds 已提交
3964
	if (!IO_APIC_IRQ(irq)) {
3965
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
L
Linus Torvalds 已提交
3966 3967 3968 3969
			ioapic);
		return -EINVAL;
	}

3970 3971 3972 3973 3974 3975
	desc = irq_to_desc_alloc_cpu(irq, cpu);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

L
Linus Torvalds 已提交
3976 3977 3978
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
Y
Yinghai Lu 已提交
3979
	if (irq >= NR_IRQS_LEGACY) {
3980
		cfg = desc->chip_data;
Y
Yinghai Lu 已提交
3981
		add_pin_to_irq_cpu(cfg, cpu, ioapic, pin);
3982
	}
L
Linus Torvalds 已提交
3983

Y
Yinghai Lu 已提交
3984
	setup_IO_APIC_irq(ioapic, pin, irq, desc, triggering, polarity);
L
Linus Torvalds 已提交
3985 3986 3987 3988

	return 0;
}

3989

3990 3991 3992 3993 3994 3995 3996 3997
int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
{
	int i;

	if (skip_ioapic_setup)
		return -1;

	for (i = 0; i < mp_irq_entries; i++)
3998 3999
		if (mp_irqs[i].mp_irqtype == mp_INT &&
		    mp_irqs[i].mp_srcbusirq == bus_irq)
4000 4001 4002 4003 4004 4005 4006 4007 4008
			break;
	if (i >= mp_irq_entries)
		return -1;

	*trigger = irq_trigger(i);
	*polarity = irq_polarity(i);
	return 0;
}

L
Len Brown 已提交
4009
#endif /* CONFIG_ACPI */
4010

4011 4012 4013 4014 4015 4016 4017 4018 4019
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
 * so mask in all cases should simply be TARGET_CPUS
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
	int pin, ioapic, irq, irq_entry;
4020
	struct irq_desc *desc;
4021
	struct irq_cfg *cfg;
4022
	const struct cpumask *mask;
4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037

	if (skip_ioapic_setup == 1)
		return;

	for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
		for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
			irq_entry = find_irq_entry(ioapic, pin, mp_INT);
			if (irq_entry == -1)
				continue;
			irq = pin_2_irq(irq_entry, ioapic, pin);

			/* setup_IO_APIC_irqs could fail to get vector for some device
			 * when you have too many devices, because at that time only boot
			 * cpu is online.
			 */
4038 4039
			desc = irq_to_desc(irq);
			cfg = desc->chip_data;
4040
			if (!cfg->vector) {
Y
Yinghai Lu 已提交
4041
				setup_IO_APIC_irq(ioapic, pin, irq, desc,
4042 4043
						  irq_trigger(irq_entry),
						  irq_polarity(irq_entry));
4044 4045 4046 4047 4048 4049 4050 4051 4052
				continue;

			}

			/*
			 * Honour affinities which have been set in early boot
			 */
			if (desc->status &
			    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
4053
				mask = &desc->affinity;
4054 4055 4056
			else
				mask = TARGET_CPUS;

4057
#ifdef CONFIG_INTR_REMAP
4058
			if (intr_remapping_enabled)
4059
				set_ir_ioapic_affinity_irq_desc(desc, mask);
4060
			else
4061
#endif
4062
				set_ioapic_affinity_irq_desc(desc, mask);
4063 4064 4065 4066 4067 4068
		}

	}
}
#endif

4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

static struct resource * __init ioapic_setup_resources(void)
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

	if (mem != NULL) {
		mem += sizeof(struct resource) * nr_ioapics;

		for (i = 0; i < nr_ioapics; i++) {
			res[i].name = mem;
			res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
			sprintf(mem,  "IOAPIC %u", i);
			mem += IOAPIC_RESOURCE_NAME_SIZE;
		}
	}

	ioapic_resources = res;

	return res;
}

4105 4106 4107
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4108
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4109
	int i;
4110

4111
	ioapic_res = ioapic_setup_resources();
4112 4113 4114
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
			ioapic_phys = mp_ioapics[i].mp_apicaddr;
4115
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4116 4117 4118 4119 4120 4121 4122 4123 4124
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4125
#endif
4126
		} else {
4127
#ifdef CONFIG_X86_32
4128
fake_ioapic_page:
4129
#endif
4130
			ioapic_phys = (unsigned long)
4131
				alloc_bootmem_pages(PAGE_SIZE);
4132 4133 4134
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4135 4136 4137
		apic_printk(APIC_VERBOSE,
			    "mapped IOAPIC to %08lx (%08lx)\n",
			    __fix_to_virt(idx), ioapic_phys);
4138
		idx++;
4139 4140 4141 4142 4143 4144

		if (ioapic_res != NULL) {
			ioapic_res->start = ioapic_phys;
			ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
			ioapic_res++;
		}
4145 4146 4147
	}
}

4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169
static int __init ioapic_insert_resources(void)
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
		printk(KERN_ERR
		       "IO APIC resources could be not be allocated.\n");
		return -1;
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}

	return 0;
}

/* Insert the IO APIC resources after PCI initialization has occured to handle
 * IO APICS that are mapped in on a BAR in PCI space. */
late_initcall(ioapic_insert_resources);