io_apic.c 95.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
 *	Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39 40 41 42 43
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
44
#include <linux/hpet.h>
45

46
#include <asm/idle.h>
L
Linus Torvalds 已提交
47 48 49
#include <asm/io.h>
#include <asm/smp.h>
#include <asm/desc.h>
50 51 52
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
53
#include <asm/timer.h>
54
#include <asm/i8259.h>
55
#include <asm/nmi.h>
56
#include <asm/msidef.h>
57
#include <asm/hypertransport.h>
58
#include <asm/setup.h>
59
#include <asm/irq_remapping.h>
60
#include <asm/hpet.h>
61 62
#include <asm/uv/uv_hub.h>
#include <asm/uv/uv_irq.h>
L
Linus Torvalds 已提交
63

64
#include <mach_ipi.h>
L
Linus Torvalds 已提交
65
#include <mach_apic.h>
66
#include <mach_apicdef.h>
L
Linus Torvalds 已提交
67

68 69
#define __apicdebuginit(type) static type __init

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

Y
Yinghai Lu 已提交
76 77 78
static DEFINE_SPINLOCK(ioapic_lock);
static DEFINE_SPINLOCK(vector_lock);

L
Linus Torvalds 已提交
79 80 81 82 83
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

84
/* I/O APIC entries */
85
struct mp_config_ioapic mp_ioapics[MAX_IO_APICS];
86 87
int nr_ioapics;

88
/* MP IRQ source entries */
89
struct mp_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
90 91 92 93

/* # of MP IRQ source entries */
int mp_irq_entries;

94 95 96 97 98 99
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
100 101
int skip_ioapic_setup;

102
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
103 104 105 106 107 108
{
	/* disable IO-APIC */
	disable_ioapic_setup();
	return 0;
}
early_param("noapic", parse_noapic);
109

110
struct irq_pin_list;
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136

/*
 * This is performance-critical, we want to do it O(1)
 *
 * the indexing order of this array favors 1:1 mappings
 * between pins and IRQs.
 */

struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

static struct irq_pin_list *get_one_free_irq_2_pin(int cpu)
{
	struct irq_pin_list *pin;
	int node;

	node = cpu_to_node(cpu);

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
	printk(KERN_DEBUG "  alloc irq_2_pin on cpu %d node %d\n", cpu, node);

	return pin;
}

Y
Yinghai Lu 已提交
137
struct irq_cfg {
138
	struct irq_pin_list *irq_2_pin;
139 140 141
	cpumask_t domain;
	cpumask_t old_domain;
	unsigned move_cleanup_count;
Y
Yinghai Lu 已提交
142
	u8 vector;
143
	u8 move_in_progress : 1;
Y
Yinghai Lu 已提交
144 145 146
};

/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
147 148 149
#ifdef CONFIG_SPARSE_IRQ
static struct irq_cfg irq_cfgx[] = {
#else
T
Thomas Gleixner 已提交
150
static struct irq_cfg irq_cfgx[NR_IRQS] = {
151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
#endif
	[0]  = { .domain = CPU_MASK_ALL, .vector = IRQ0_VECTOR,  },
	[1]  = { .domain = CPU_MASK_ALL, .vector = IRQ1_VECTOR,  },
	[2]  = { .domain = CPU_MASK_ALL, .vector = IRQ2_VECTOR,  },
	[3]  = { .domain = CPU_MASK_ALL, .vector = IRQ3_VECTOR,  },
	[4]  = { .domain = CPU_MASK_ALL, .vector = IRQ4_VECTOR,  },
	[5]  = { .domain = CPU_MASK_ALL, .vector = IRQ5_VECTOR,  },
	[6]  = { .domain = CPU_MASK_ALL, .vector = IRQ6_VECTOR,  },
	[7]  = { .domain = CPU_MASK_ALL, .vector = IRQ7_VECTOR,  },
	[8]  = { .domain = CPU_MASK_ALL, .vector = IRQ8_VECTOR,  },
	[9]  = { .domain = CPU_MASK_ALL, .vector = IRQ9_VECTOR,  },
	[10] = { .domain = CPU_MASK_ALL, .vector = IRQ10_VECTOR, },
	[11] = { .domain = CPU_MASK_ALL, .vector = IRQ11_VECTOR, },
	[12] = { .domain = CPU_MASK_ALL, .vector = IRQ12_VECTOR, },
	[13] = { .domain = CPU_MASK_ALL, .vector = IRQ13_VECTOR, },
	[14] = { .domain = CPU_MASK_ALL, .vector = IRQ14_VECTOR, },
	[15] = { .domain = CPU_MASK_ALL, .vector = IRQ15_VECTOR, },
Y
Yinghai Lu 已提交
168 169
};

170
void __init arch_early_irq_init(void)
171
{
172 173 174 175
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
	int i;
T
Thomas Gleixner 已提交
176

177 178
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
179

180 181 182 183
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
	}
184
}
T
Thomas Gleixner 已提交
185

186 187
#ifdef CONFIG_SPARSE_IRQ
static struct irq_cfg *irq_cfg(unsigned int irq)
188
{
189 190
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
191

192 193 194
	desc = irq_to_desc(irq);
	if (desc)
		cfg = desc->chip_data;
195

196
	return cfg;
197 198
}

199
static struct irq_cfg *get_one_free_irq_cfg(int cpu)
200
{
201 202
	struct irq_cfg *cfg;
	int node;
T
Thomas Gleixner 已提交
203

204
	node = cpu_to_node(cpu);
L
Linus Torvalds 已提交
205

206 207
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
	printk(KERN_DEBUG "  alloc irq_cfg on cpu %d node %d\n", cpu, node);
208

209
	return cfg;
210
}
T
Thomas Gleixner 已提交
211

212
void arch_init_chip_data(struct irq_desc *desc, int cpu)
213
{
214
	struct irq_cfg *cfg;
215

216 217 218 219 220 221 222 223
	cfg = desc->chip_data;
	if (!cfg) {
		desc->chip_data = get_one_free_irq_cfg(cpu);
		if (!desc->chip_data) {
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
224 225
}

226 227
#else
static struct irq_cfg *irq_cfg(unsigned int irq)
228
{
229
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
230 231
}

232
#endif
Y
Yinghai Lu 已提交
233

Y
Yinghai Lu 已提交
234 235
static inline void set_extra_move_desc(struct irq_desc *desc, cpumask_t mask)
{
236
}
L
Linus Torvalds 已提交
237

L
Linus Torvalds 已提交
238 239 240 241 242 243 244 245 246
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
247
		+ (mp_ioapics[idx].mp_apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
}

static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
272
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
273 274 275

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
276 277 278
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
279
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
{
	struct irq_pin_list *entry;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	entry = cfg->irq_2_pin;
	for (;;) {
		unsigned int reg;
		int pin;

		if (!entry)
			break;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
		if (!entry->next)
			break;
		entry = entry->next;
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
	spin_unlock_irqrestore(&ioapic_lock, flags);
	return eu.entry;
}

324 325 326 327 328 329
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
330 331
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
332 333 334
{
	union entry_union eu;
	eu.entry = e;
335 336
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
337 338 339 340 341 342 343
}

static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
{
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	__ioapic_write_entry(apic, pin, e);
344 345 346 347 348 349 350 351 352 353 354 355 356
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

357 358 359 360 361 362
	spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

363
#ifdef CONFIG_SMP
Y
Yinghai Lu 已提交
364
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
365 366 367
{
	int apic, pin;
	struct irq_pin_list *entry;
Y
Yinghai Lu 已提交
368
	u8 vector = cfg->vector;
369 370 371 372 373 374 375 376 377 378

	entry = cfg->irq_2_pin;
	for (;;) {
		unsigned int reg;

		if (!entry)
			break;

		apic = entry->apic;
		pin = entry->pin;
379 380 381 382 383 384 385 386
#ifdef CONFIG_INTR_REMAP
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
#else
387
		io_apic_write(apic, 0x11 + pin*2, dest);
388
#endif
389 390 391
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
392
		io_apic_modify(apic, 0x10 + pin*2, reg);
393 394 395 396 397
		if (!entry->next)
			break;
		entry = entry->next;
	}
}
Y
Yinghai Lu 已提交
398

Y
Yinghai Lu 已提交
399
static int assign_irq_vector(int irq, struct irq_cfg *cfg, cpumask_t mask);
Y
Yinghai Lu 已提交
400

R
Rusty Russell 已提交
401 402
static void set_ioapic_affinity_irq_desc(struct irq_desc *desc,
					 const struct cpumask *mask)
403 404 405 406 407
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
	cpumask_t tmp;
Y
Yinghai Lu 已提交
408
	unsigned int irq;
409

410
	if (!cpumask_intersects(mask, cpu_online_mask))
411 412
		return;

Y
Yinghai Lu 已提交
413 414
	irq = desc->irq;
	cfg = desc->chip_data;
R
Rusty Russell 已提交
415
	if (assign_irq_vector(irq, cfg, *mask))
416 417
		return;

R
Rusty Russell 已提交
418
	set_extra_move_desc(desc, *mask);
Y
Yinghai Lu 已提交
419

420
	cpumask_and(&tmp, &cfg->domain, mask);
421 422 423 424 425 426 427
	dest = cpu_mask_to_apicid(tmp);
	/*
	 * Only the high 8 bits are valid.
	 */
	dest = SET_APIC_LOGICAL_ID(dest);

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
428
	__target_IO_APIC_irq(irq, dest, cfg);
429
	cpumask_copy(&desc->affinity, mask);
430 431
	spin_unlock_irqrestore(&ioapic_lock, flags);
}
Y
Yinghai Lu 已提交
432

R
Rusty Russell 已提交
433 434
static void set_ioapic_affinity_irq(unsigned int irq,
				    const struct cpumask *mask)
Y
Yinghai Lu 已提交
435 436 437 438 439 440 441
{
	struct irq_desc *desc;

	desc = irq_to_desc(irq);

	set_ioapic_affinity_irq_desc(desc, mask);
}
442 443
#endif /* CONFIG_SMP */

L
Linus Torvalds 已提交
444 445 446 447 448
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
Y
Yinghai Lu 已提交
449
static void add_pin_to_irq_cpu(struct irq_cfg *cfg, int cpu, int apic, int pin)
L
Linus Torvalds 已提交
450
{
451 452 453 454
	struct irq_pin_list *entry;

	entry = cfg->irq_2_pin;
	if (!entry) {
455 456 457 458 459 460
		entry = get_one_free_irq_2_pin(cpu);
		if (!entry) {
			printk(KERN_ERR "can not alloc irq_2_pin to add %d - %d\n",
					apic, pin);
			return;
		}
461 462 463 464 465
		cfg->irq_2_pin = entry;
		entry->apic = apic;
		entry->pin = pin;
		return;
	}
L
Linus Torvalds 已提交
466

467 468 469 470
	while (entry->next) {
		/* not again, please */
		if (entry->apic == apic && entry->pin == pin)
			return;
L
Linus Torvalds 已提交
471

472
		entry = entry->next;
L
Linus Torvalds 已提交
473
	}
474

475
	entry->next = get_one_free_irq_2_pin(cpu);
476
	entry = entry->next;
L
Linus Torvalds 已提交
477 478 479 480 481 482 483
	entry->apic = apic;
	entry->pin = pin;
}

/*
 * Reroute an IRQ to a different pin.
 */
Y
Yinghai Lu 已提交
484
static void __init replace_pin_at_irq_cpu(struct irq_cfg *cfg, int cpu,
L
Linus Torvalds 已提交
485 486 487
				      int oldapic, int oldpin,
				      int newapic, int newpin)
{
488 489
	struct irq_pin_list *entry = cfg->irq_2_pin;
	int replaced = 0;
L
Linus Torvalds 已提交
490

491
	while (entry) {
L
Linus Torvalds 已提交
492 493 494
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
495 496
			replaced = 1;
			/* every one is different, right? */
L
Linus Torvalds 已提交
497
			break;
498 499
		}
		entry = entry->next;
L
Linus Torvalds 已提交
500
	}
501 502 503

	/* why? call replace before add? */
	if (!replaced)
Y
Yinghai Lu 已提交
504
		add_pin_to_irq_cpu(cfg, cpu, newapic, newpin);
L
Linus Torvalds 已提交
505 506
}

Y
Yinghai Lu 已提交
507
static inline void io_apic_modify_irq(struct irq_cfg *cfg,
508 509 510 511 512
				int mask_and, int mask_or,
				void (*final)(struct irq_pin_list *entry))
{
	int pin;
	struct irq_pin_list *entry;
513

514 515 516 517 518 519 520 521 522 523 524
	for (entry = cfg->irq_2_pin; entry != NULL; entry = entry->next) {
		unsigned int reg;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin * 2);
		reg &= mask_and;
		reg |= mask_or;
		io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
		if (final)
			final(entry);
	}
}
525

Y
Yinghai Lu 已提交
526
static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
527
{
Y
Yinghai Lu 已提交
528
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
529
}
530

Y
Yinghai Lu 已提交
531
#ifdef CONFIG_X86_64
532
void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
533
{
534 535 536 537 538 539
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
540
	readl(&io_apic->data);
L
Linus Torvalds 已提交
541 542
}

Y
Yinghai Lu 已提交
543
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
544
{
Y
Yinghai Lu 已提交
545
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
546 547
}
#else /* CONFIG_X86_32 */
Y
Yinghai Lu 已提交
548
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
549
{
Y
Yinghai Lu 已提交
550
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, NULL);
551
}
L
Linus Torvalds 已提交
552

Y
Yinghai Lu 已提交
553
static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
554
{
Y
Yinghai Lu 已提交
555
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
556 557
			IO_APIC_REDIR_MASKED, NULL);
}
L
Linus Torvalds 已提交
558

Y
Yinghai Lu 已提交
559
static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
560
{
Y
Yinghai Lu 已提交
561
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
562 563 564
			IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
}
#endif /* CONFIG_X86_32 */
565

Y
Yinghai Lu 已提交
566
static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
567
{
Y
Yinghai Lu 已提交
568
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
569 570
	unsigned long flags;

Y
Yinghai Lu 已提交
571 572
	BUG_ON(!cfg);

L
Linus Torvalds 已提交
573
	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
574
	__mask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
575 576 577
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
578
static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
579
{
Y
Yinghai Lu 已提交
580
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
581 582 583
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
584
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
585 586 587
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
588 589 590 591 592 593 594 595 596 597 598 599 600
static void mask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	mask_IO_APIC_irq_desc(desc);
}
static void unmask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	unmask_IO_APIC_irq_desc(desc);
}

L
Linus Torvalds 已提交
601 602 603
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
604

L
Linus Torvalds 已提交
605
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
606
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
607 608 609 610 611
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
612
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
613 614
}

615
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
616 617 618 619 620 621 622 623
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

624
#if !defined(CONFIG_SMP) && defined(CONFIG_X86_32)
625
void send_IPI_self(int vector)
L
Linus Torvalds 已提交
626 627 628 629 630 631 632 633 634 635 636
{
	unsigned int cfg;

	/*
	 * Wait for idle.
	 */
	apic_wait_icr_idle();
	cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
	/*
	 * Send the IPI. The write to APIC_ICR fires this off.
	 */
637
	apic_write(APIC_ICR, cfg);
L
Linus Torvalds 已提交
638
}
639
#endif /* !CONFIG_SMP && CONFIG_X86_32*/
L
Linus Torvalds 已提交
640

641
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
static int pirq_entries [MAX_PIRQS];
static int pirqs_enabled;

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	for (i = 0; i < MAX_PIRQS; i++)
		pirq_entries[i] = -1;

	pirqs_enabled = 1;
	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
#endif /* CONFIG_X86_32 */

#ifdef CONFIG_INTR_REMAP
/* I/O APIC RTE contents at the OS boot up */
static struct IO_APIC_route_entry *early_ioapic_entries[MAX_IO_APICS];

/*
 * Saves and masks all the unmasked IO-APIC RTE's
 */
int save_mask_IO_APIC_setup(void)
{
	union IO_APIC_reg_01 reg_01;
	unsigned long flags;
	int apic, pin;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
	for (apic = 0; apic < nr_ioapics; apic++) {
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_01.raw = io_apic_read(apic, 1);
		spin_unlock_irqrestore(&ioapic_lock, flags);
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}

	for (apic = 0; apic < nr_ioapics; apic++) {
		early_ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_KERNEL);
		if (!early_ioapic_entries[apic])
710
			goto nomem;
711 712 713 714 715 716 717 718 719 720 721 722 723
	}

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

			entry = early_ioapic_entries[apic][pin] =
				ioapic_read_entry(apic, pin);
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
724

725
	return 0;
726 727

nomem:
728 729
	while (apic >= 0)
		kfree(early_ioapic_entries[apic--]);
730 731 732 733
	memset(early_ioapic_entries, 0,
		ARRAY_SIZE(early_ioapic_entries));

	return -ENOMEM;
734 735 736 737 738 739
}

void restore_IO_APIC_setup(void)
{
	int apic, pin;

740 741 742
	for (apic = 0; apic < nr_ioapics; apic++) {
		if (!early_ioapic_entries[apic])
			break;
743 744 745
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
					   early_ioapic_entries[apic][pin]);
746 747 748
		kfree(early_ioapic_entries[apic]);
		early_ioapic_entries[apic] = NULL;
	}
749 750 751 752 753 754 755 756 757 758 759 760 761 762
}

void reinit_intr_remapped_IO_APIC(int intr_remapping)
{
	/*
	 * for now plain restore of previous settings.
	 * TBD: In the case of OS enabling interrupt-remapping,
	 * IO-APIC RTE's need to be setup to point to interrupt-remapping
	 * table entries. for now, do a plain restore, and wait for
	 * the setup_IO_APIC_irqs() to do proper initialization.
	 */
	restore_IO_APIC_setup();
}
#endif
L
Linus Torvalds 已提交
763 764 765 766 767 768 769 770 771

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
772 773 774 775
		if (mp_irqs[i].mp_irqtype == type &&
		    (mp_irqs[i].mp_dstapic == mp_ioapics[apic].mp_apicid ||
		     mp_irqs[i].mp_dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].mp_dstirq == pin)
L
Linus Torvalds 已提交
776 777 778 779 780 781 782 783
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
784
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
785 786 787 788
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
789
		int lbus = mp_irqs[i].mp_srcbus;
L
Linus Torvalds 已提交
790

A
Alexey Starikovskiy 已提交
791
		if (test_bit(lbus, mp_bus_not_pci) &&
792 793
		    (mp_irqs[i].mp_irqtype == type) &&
		    (mp_irqs[i].mp_srcbusirq == irq))
L
Linus Torvalds 已提交
794

795
			return mp_irqs[i].mp_dstirq;
L
Linus Torvalds 已提交
796 797 798 799
	}
	return -1;
}

800 801 802 803 804
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
805
		int lbus = mp_irqs[i].mp_srcbus;
806

A
Alexey Starikovskiy 已提交
807
		if (test_bit(lbus, mp_bus_not_pci) &&
808 809
		    (mp_irqs[i].mp_irqtype == type) &&
		    (mp_irqs[i].mp_srcbusirq == irq))
810 811 812 813
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
814
		for(apic = 0; apic < nr_ioapics; apic++) {
815
			if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic)
816 817 818 819 820 821 822
				return apic;
		}
	}

	return -1;
}

L
Linus Torvalds 已提交
823 824 825 826 827 828 829 830 831 832
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
static int pin_2_irq(int idx, int apic, int pin);

int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
{
	int apic, i, best_guess = -1;

833 834
	apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		bus, slot, pin);
835
	if (test_bit(bus, mp_bus_not_pci)) {
836
		apic_printk(APIC_VERBOSE, "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
L
Linus Torvalds 已提交
837 838 839
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
840
		int lbus = mp_irqs[i].mp_srcbus;
L
Linus Torvalds 已提交
841 842

		for (apic = 0; apic < nr_ioapics; apic++)
843 844
			if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic ||
			    mp_irqs[i].mp_dstapic == MP_APIC_ALL)
L
Linus Torvalds 已提交
845 846
				break;

A
Alexey Starikovskiy 已提交
847
		if (!test_bit(lbus, mp_bus_not_pci) &&
848
		    !mp_irqs[i].mp_irqtype &&
L
Linus Torvalds 已提交
849
		    (bus == lbus) &&
850
		    (slot == ((mp_irqs[i].mp_srcbusirq >> 2) & 0x1f))) {
851
			int irq = pin_2_irq(i,apic,mp_irqs[i].mp_dstirq);
L
Linus Torvalds 已提交
852 853 854 855

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

856
			if (pin == (mp_irqs[i].mp_srcbusirq & 3))
L
Linus Torvalds 已提交
857 858 859 860 861 862 863 864 865 866 867
				return irq;
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0)
				best_guess = irq;
		}
	}
	return best_guess;
}
868

869
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
L
Linus Torvalds 已提交
870

871
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
872 873 874 875 876
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
Y
Yinghai Lu 已提交
877
	if (irq < NR_IRQS_LEGACY) {
L
Linus Torvalds 已提交
878 879 880 881 882 883 884
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
885

886
#endif
L
Linus Torvalds 已提交
887

A
Alexey Starikovskiy 已提交
888 889 890 891 892 893
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
894 895 896 897 898
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

899
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].mp_srcbusirq))
A
Alexey Starikovskiy 已提交
900
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
901 902 903 904 905 906 907 908 909 910 911

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
912
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
913

914
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
915
{
916
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
917 918 919 920 921
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
922
	switch (mp_irqs[idx].mp_irqflag & 3)
923
	{
924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
952 953 954 955 956 957
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
958
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
959 960 961 962 963
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
964
	switch ((mp_irqs[idx].mp_irqflag>>2) & 3)
L
Linus Torvalds 已提交
965
	{
966 967 968 969 970
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
971
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
1001
			break;
1002
		case 1: /* edge */
L
Linus Torvalds 已提交
1003
		{
1004
			trigger = 0;
L
Linus Torvalds 已提交
1005 1006
			break;
		}
1007
		case 2: /* reserved */
L
Linus Torvalds 已提交
1008
		{
1009 1010
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
1011 1012
			break;
		}
1013
		case 3: /* level */
L
Linus Torvalds 已提交
1014
		{
1015
			trigger = 1;
L
Linus Torvalds 已提交
1016 1017
			break;
		}
1018
		default: /* invalid */
L
Linus Torvalds 已提交
1019 1020
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1021
			trigger = 0;
L
Linus Torvalds 已提交
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

Y
Yinghai Lu 已提交
1038
int (*ioapic_renumber_irq)(int ioapic, int irq);
L
Linus Torvalds 已提交
1039 1040 1041
static int pin_2_irq(int idx, int apic, int pin)
{
	int irq, i;
1042
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
1043 1044 1045 1046

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1047
	if (mp_irqs[idx].mp_dstirq != pin)
L
Linus Torvalds 已提交
1048 1049
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1050
	if (test_bit(bus, mp_bus_not_pci)) {
1051
		irq = mp_irqs[idx].mp_srcbusirq;
1052
	} else {
A
Alexey Starikovskiy 已提交
1053 1054 1055 1056 1057 1058 1059
		/*
		 * PCI IRQs are mapped in order
		 */
		i = irq = 0;
		while (i < apic)
			irq += nr_ioapic_registers[i++];
		irq += pin;
T
Thomas Gleixner 已提交
1060
		/*
1061 1062
                 * For MPS mode, so far only needed by ES7000 platform
                 */
T
Thomas Gleixner 已提交
1063 1064
		if (ioapic_renumber_irq)
			irq = ioapic_renumber_irq(apic, irq);
L
Linus Torvalds 已提交
1065 1066
	}

1067
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1084 1085
#endif

L
Linus Torvalds 已提交
1086 1087 1088
	return irq;
}

1089 1090 1091 1092 1093 1094 1095
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
	spin_lock(&vector_lock);
}
L
Linus Torvalds 已提交
1096

1097
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1098
{
1099 1100
	spin_unlock(&vector_lock);
}
L
Linus Torvalds 已提交
1101

Y
Yinghai Lu 已提交
1102
static int __assign_irq_vector(int irq, struct irq_cfg *cfg, cpumask_t mask)
1103
{
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1115 1116 1117
	static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
	unsigned int old_vector;
	int cpu;
1118

Y
Yinghai Lu 已提交
1119 1120
	if ((cfg->move_in_progress) || cfg->move_cleanup_count)
		return -EBUSY;
1121

1122 1123
	/* Only try and allocate irqs on cpus that are present */
	cpus_and(mask, mask, cpu_online_map);
1124

1125 1126 1127 1128 1129 1130 1131
	old_vector = cfg->vector;
	if (old_vector) {
		cpumask_t tmp;
		cpus_and(tmp, cfg->domain, mask);
		if (!cpus_empty(tmp))
			return 0;
	}
1132

1133 1134 1135 1136
	for_each_cpu_mask_nr(cpu, mask) {
		cpumask_t domain, new_mask;
		int new_cpu;
		int vector, offset;
1137

1138 1139
		domain = vector_allocation_domain(cpu);
		cpus_and(new_mask, domain, cpu_online_map);
1140

1141 1142
		vector = current_vector;
		offset = current_offset;
1143
next:
1144 1145 1146 1147 1148 1149 1150 1151
		vector += 8;
		if (vector >= first_system_vector) {
			/* If we run out of vectors on large boxen, must share them. */
			offset = (offset + 1) % 8;
			vector = FIRST_DEVICE_VECTOR + offset;
		}
		if (unlikely(current_vector == vector))
			continue;
1152
#ifdef CONFIG_X86_64
1153 1154
		if (vector == IA32_SYSCALL_VECTOR)
			goto next;
1155
#else
1156 1157
		if (vector == SYSCALL_VECTOR)
			goto next;
1158
#endif
1159 1160 1161 1162 1163 1164 1165 1166 1167
		for_each_cpu_mask_nr(new_cpu, new_mask)
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
			cfg->old_domain = cfg->domain;
1168
		}
1169 1170 1171 1172 1173 1174 1175
		for_each_cpu_mask_nr(new_cpu, new_mask)
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
		cfg->domain = domain;
		return 0;
	}
	return -ENOSPC;
1176 1177
}

Y
Yinghai Lu 已提交
1178
static int assign_irq_vector(int irq, struct irq_cfg *cfg, cpumask_t mask)
1179 1180
{
	int err;
1181 1182 1183
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1184
	err = __assign_irq_vector(irq, cfg, mask);
1185
	spin_unlock_irqrestore(&vector_lock, flags);
1186 1187 1188
	return err;
}

Y
Yinghai Lu 已提交
1189
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
{
	cpumask_t mask;
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
	cpus_and(mask, cfg->domain, cpu_online_map);
	for_each_cpu_mask_nr(cpu, mask)
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
	cpus_clear(cfg->domain);
1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216

	if (likely(!cfg->move_in_progress))
		return;
	cpus_and(mask, cfg->old_domain, cpu_online_map);
	for_each_cpu_mask_nr(cpu, mask) {
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1217 1218 1219 1220 1221 1222 1223 1224
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	/* This function must be called with vector_lock held */
	int irq, vector;
	struct irq_cfg *cfg;
1225
	struct irq_desc *desc;
1226 1227

	/* Mark the inuse vectors */
1228 1229 1230 1231
	for_each_irq_desc(irq, desc) {
		if (!desc)
			continue;
		cfg = desc->chip_data;
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
		if (!cpu_isset(cpu, cfg->domain))
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
		if (!cpu_isset(cpu, cfg->domain))
			per_cpu(vector_irq, cpu)[vector] = -1;
1246
	}
L
Linus Torvalds 已提交
1247
}
1248

1249
static struct irq_chip ioapic_chip;
1250 1251 1252
#ifdef CONFIG_INTR_REMAP
static struct irq_chip ir_ioapic_chip;
#endif
L
Linus Torvalds 已提交
1253

1254 1255 1256
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1257

1258
#ifdef CONFIG_X86_32
1259 1260
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1261
	int apic, idx, pin;
1262

T
Thomas Gleixner 已提交
1263 1264 1265 1266 1267 1268 1269 1270
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1271 1272
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1273
	return 0;
1274
}
1275 1276 1277
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1278
	return 1;
1279 1280
}
#endif
1281

Y
Yinghai Lu 已提交
1282
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1283
{
Y
Yinghai Lu 已提交
1284

1285
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1286
	    trigger == IOAPIC_LEVEL)
1287
		desc->status |= IRQ_LEVEL;
1288 1289 1290
	else
		desc->status &= ~IRQ_LEVEL;

1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
#ifdef CONFIG_INTR_REMAP
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
#endif
1304 1305
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1306
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1307 1308
					      handle_fasteoi_irq,
					      "fasteoi");
1309
	else
1310
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1311
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1312 1313
}

1314 1315 1316 1317
static int setup_ioapic_entry(int apic, int irq,
			      struct IO_APIC_route_entry *entry,
			      unsigned int destination, int trigger,
			      int polarity, int vector)
L
Linus Torvalds 已提交
1318
{
1319 1320 1321 1322 1323
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
#ifdef CONFIG_INTR_REMAP
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_ioapic_to_ir(apic);
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
			panic("No mapping iommu for ioapic %d\n", apic);

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			panic("Failed to allocate IRTE for ioapic %d\n", apic);

		memset(&irte, 0, sizeof(irte));

		irte.present = 1;
		irte.dst_mode = INT_DEST_MODE;
		irte.trigger_mode = trigger;
		irte.dlvry_mode = INT_DELIVERY_MODE;
		irte.vector = vector;
		irte.dest_id = IRTE_DEST(destination);

		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
	} else
#endif
	{
		entry->delivery_mode = INT_DELIVERY_MODE;
		entry->dest_mode = INT_DEST_MODE;
		entry->dest = destination;
	}
1361

1362
	entry->mask = 0;				/* enable IRQ */
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
	entry->trigger = trigger;
	entry->polarity = polarity;
	entry->vector = vector;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

Y
Yinghai Lu 已提交
1375
static void setup_IO_APIC_irq(int apic, int pin, unsigned int irq, struct irq_desc *desc,
1376
			      int trigger, int polarity)
1377 1378
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1379
	struct IO_APIC_route_entry entry;
1380 1381 1382 1383 1384
	cpumask_t mask;

	if (!IO_APIC_IRQ(irq))
		return;

Y
Yinghai Lu 已提交
1385
	cfg = desc->chip_data;
1386 1387

	mask = TARGET_CPUS;
Y
Yinghai Lu 已提交
1388
	if (assign_irq_vector(irq, cfg, mask))
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
		return;

	cpus_and(mask, cfg->domain, mask);

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
		    apic, mp_ioapics[apic].mp_apicid, pin, cfg->vector,
		    irq, trigger, polarity);


	if (setup_ioapic_entry(mp_ioapics[apic].mp_apicid, irq, &entry,
			       cpu_mask_to_apicid(mask), trigger, polarity,
			       cfg->vector)) {
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
		       mp_ioapics[apic].mp_apicid, pin);
Y
Yinghai Lu 已提交
1405
		__clear_irq_vector(irq, cfg);
1406 1407 1408
		return;
	}

Y
Yinghai Lu 已提交
1409
	ioapic_register_intr(irq, desc, trigger);
Y
Yinghai Lu 已提交
1410
	if (irq < NR_IRQS_LEGACY)
1411 1412 1413 1414 1415 1416 1417
		disable_8259A_irq(irq);

	ioapic_write_entry(apic, pin, entry);
}

static void __init setup_IO_APIC_irqs(void)
{
1418 1419
	int apic, pin, idx, irq;
	int notcon = 0;
1420
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1421
	struct irq_cfg *cfg;
1422
	int cpu = boot_cpu_id;
L
Linus Torvalds 已提交
1423 1424 1425 1426

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

	for (apic = 0; apic < nr_ioapics; apic++) {
1427
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1428

1429 1430
			idx = find_irq_entry(apic, pin, mp_INT);
			if (idx == -1) {
1431
				if (!notcon) {
1432
					notcon = 1;
1433 1434 1435 1436 1437 1438 1439 1440
					apic_printk(APIC_VERBOSE,
						KERN_DEBUG " %d-%d",
						mp_ioapics[apic].mp_apicid,
						pin);
				} else
					apic_printk(APIC_VERBOSE, " %d-%d",
						mp_ioapics[apic].mp_apicid,
						pin);
1441 1442
				continue;
			}
1443 1444 1445 1446 1447
			if (notcon) {
				apic_printk(APIC_VERBOSE,
					" (apicid-pin) not connected\n");
				notcon = 0;
			}
1448 1449

			irq = pin_2_irq(idx, apic, pin);
1450
#ifdef CONFIG_X86_32
1451 1452
			if (multi_timer_check(apic, irq))
				continue;
1453
#endif
1454 1455 1456 1457 1458
			desc = irq_to_desc_alloc_cpu(irq, cpu);
			if (!desc) {
				printk(KERN_INFO "can not get irq_desc for %d\n", irq);
				continue;
			}
Y
Yinghai Lu 已提交
1459 1460
			cfg = desc->chip_data;
			add_pin_to_irq_cpu(cfg, cpu, apic, pin);
1461

Y
Yinghai Lu 已提交
1462
			setup_IO_APIC_irq(apic, pin, irq, desc,
1463 1464
					irq_trigger(idx), irq_polarity(idx));
		}
L
Linus Torvalds 已提交
1465 1466
	}

1467 1468
	if (notcon)
		apic_printk(APIC_VERBOSE,
1469
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1470 1471 1472
}

/*
1473
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1474
 */
1475 1476
static void __init setup_timer_IRQ0_pin(unsigned int apic, unsigned int pin,
					int vector)
L
Linus Torvalds 已提交
1477 1478 1479
{
	struct IO_APIC_route_entry entry;

1480 1481 1482 1483 1484
#ifdef CONFIG_INTR_REMAP
	if (intr_remapping_enabled)
		return;
#endif

1485
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1486 1487 1488 1489 1490 1491

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
	entry.dest_mode = INT_DEST_MODE;
1492
	entry.mask = 1;					/* mask IRQ now */
1493
	entry.dest = cpu_mask_to_apicid(TARGET_CPUS);
L
Linus Torvalds 已提交
1494 1495 1496 1497 1498 1499 1500
	entry.delivery_mode = INT_DELIVERY_MODE;
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1501
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1502
	 */
1503
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1504 1505 1506 1507

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1508
	ioapic_write_entry(apic, pin, entry);
L
Linus Torvalds 已提交
1509 1510
}

1511 1512

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1513 1514 1515 1516 1517 1518 1519
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1520
	struct irq_cfg *cfg;
1521
	struct irq_desc *desc;
1522
	unsigned int irq;
L
Linus Torvalds 已提交
1523 1524 1525 1526

	if (apic_verbosity == APIC_QUIET)
		return;

1527
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1528 1529
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1530
		       mp_ioapics[i].mp_apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1545 1546
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
L
Linus Torvalds 已提交
1547 1548
	spin_unlock_irqrestore(&ioapic_lock, flags);

1549
	printk("\n");
1550
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1551 1552 1553 1554 1555
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1556
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1585 1586
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			  " Stat Dmod Deli Vect:   \n");
L
Linus Torvalds 已提交
1587 1588 1589 1590

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1591
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1592

1593 1594 1595 1596
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1611 1612 1613 1614 1615 1616 1617
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

		if (!desc)
			continue;
		cfg = desc->chip_data;
		entry = cfg->irq_2_pin;
1618
		if (!entry)
L
Linus Torvalds 已提交
1619
			continue;
1620
		printk(KERN_DEBUG "IRQ%d ", irq);
L
Linus Torvalds 已提交
1621 1622 1623 1624
		for (;;) {
			printk("-> %d:%d", entry->apic, entry->pin);
			if (!entry->next)
				break;
1625
			entry = entry->next;
L
Linus Torvalds 已提交
1626 1627 1628 1629 1630 1631 1632 1633 1634
		}
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1635
__apicdebuginit(void) print_APIC_bitfield(int base)
L
Linus Torvalds 已提交
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
{
	unsigned int v;
	int i, j;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
	for (i = 0; i < 8; i++) {
		v = apic_read(base + i*0x10);
		for (j = 0; j < 32; j++) {
			if (v & (1<<j))
				printk("1");
			else
				printk("0");
		}
		printk("\n");
	}
}

1656
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1657 1658
{
	unsigned int v, ver, maxlvt;
1659
	u64 icr;
L
Linus Torvalds 已提交
1660 1661 1662 1663 1664 1665

	if (apic_verbosity == APIC_QUIET)
		return;

	printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
		smp_processor_id(), hard_smp_processor_id());
1666
	v = apic_read(APIC_ID);
1667
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1668 1669 1670
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1671
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1672 1673 1674 1675

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1676
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1677 1678 1679 1680 1681
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1682 1683 1684 1685
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1686 1687 1688 1689 1690 1691 1692 1693 1694
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1695 1696
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1697 1698 1699 1700
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
	print_APIC_bitfield(APIC_ISR);
	printk(KERN_DEBUG "... APIC TMR field:\n");
	print_APIC_bitfield(APIC_TMR);
	printk(KERN_DEBUG "... APIC IRR field:\n");
	print_APIC_bitfield(APIC_IRR);

1711 1712
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1713
			apic_write(APIC_ESR, 0);
1714

L
Linus Torvalds 已提交
1715 1716 1717 1718
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1719
	icr = apic_icr_read();
1720 1721
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
	printk("\n");
}

1749
__apicdebuginit(void) print_all_local_APICs(void)
L
Linus Torvalds 已提交
1750
{
1751 1752 1753 1754 1755 1756
	int cpu;

	preempt_disable();
	for_each_online_cpu(cpu)
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
	preempt_enable();
L
Linus Torvalds 已提交
1757 1758
}

1759
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
{
	unsigned int v;
	unsigned long flags;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

	spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1777 1778
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1779
	v = inb(0xa0) << 8 | inb(0x20);
1780 1781
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1782 1783 1784 1785 1786 1787 1788 1789 1790

	spin_unlock_irqrestore(&i8259A_lock, flags);

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
__apicdebuginit(int) print_all_ICs(void)
{
	print_PIC();
	print_all_local_APICs();
	print_IO_APIC();

	return 0;
}

fs_initcall(print_all_ICs);

L
Linus Torvalds 已提交
1802

Y
Yinghai Lu 已提交
1803 1804 1805
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1806
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1807 1808
{
	union IO_APIC_reg_01 reg_01;
1809
	int i8259_apic, i8259_pin;
1810
	int apic;
L
Linus Torvalds 已提交
1811 1812
	unsigned long flags;

1813 1814
#ifdef CONFIG_X86_32
	int i;
L
Linus Torvalds 已提交
1815 1816 1817
	if (!pirqs_enabled)
		for (i = 0; i < MAX_PIRQS; i++)
			pirq_entries[i] = -1;
1818
#endif
L
Linus Torvalds 已提交
1819 1820 1821 1822

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
1823
	for (apic = 0; apic < nr_ioapics; apic++) {
L
Linus Torvalds 已提交
1824
		spin_lock_irqsave(&ioapic_lock, flags);
1825
		reg_01.raw = io_apic_read(apic, 1);
L
Linus Torvalds 已提交
1826
		spin_unlock_irqrestore(&ioapic_lock, flags);
1827 1828
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}
1829
	for(apic = 0; apic < nr_ioapics; apic++) {
1830 1831
		int pin;
		/* See if any of the pins is in ExtINT mode */
1832
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1833
			struct IO_APIC_route_entry entry;
1834
			entry = ioapic_read_entry(apic, pin);
1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1883
	/*
1884
	 * If the i8259 is routed through an IOAPIC
1885
	 * Put that IOAPIC in virtual wire mode
1886
	 * so legacy interrupts can be delivered.
1887
	 */
1888
	if (ioapic_i8259.pin != -1) {
1889 1890 1891 1892 1893 1894 1895 1896 1897
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1898
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1899
		entry.vector          = 0;
1900
		entry.dest            = read_apic_id();
1901 1902 1903 1904

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1905
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1906
	}
1907

1908
	disconnect_bsp_APIC(ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
1909 1910
}

1911
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

static void __init setup_ioapic_ids_from_mpc(void)
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
	int apic;
	int i;
	unsigned char old_id;
	unsigned long flags;

1928
	if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
1929 1930
		return;

1931 1932 1933 1934
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
1935 1936
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
1937
		return;
L
Linus Torvalds 已提交
1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
	phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
	for (apic = 0; apic < nr_ioapics; apic++) {

		/* Read the register 0 value */
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_00.raw = io_apic_read(apic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);
1953

1954
		old_id = mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
1955

1956
		if (mp_ioapics[apic].mp_apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1957
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1958
				apic, mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1959 1960
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
1961
			mp_ioapics[apic].mp_apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1962 1963 1964 1965 1966 1967 1968 1969
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
		if (check_apicid_used(phys_id_present_map,
1970
					mp_ioapics[apic].mp_apicid)) {
L
Linus Torvalds 已提交
1971
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1972
				apic, mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1973 1974 1975 1976 1977 1978 1979 1980
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
1981
			mp_ioapics[apic].mp_apicid = i;
L
Linus Torvalds 已提交
1982 1983
		} else {
			physid_mask_t tmp;
1984
			tmp = apicid_to_cpu_present(mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1985 1986
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
1987
					mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1988 1989 1990 1991 1992 1993 1994 1995
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
1996
		if (old_id != mp_ioapics[apic].mp_apicid)
L
Linus Torvalds 已提交
1997
			for (i = 0; i < mp_irq_entries; i++)
1998 1999
				if (mp_irqs[i].mp_dstapic == old_id)
					mp_irqs[i].mp_dstapic
2000
						= mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
2001 2002 2003 2004

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2005
		 */
L
Linus Torvalds 已提交
2006 2007
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2008
			mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
2009

2010
		reg_00.bits.ID = mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
2011
		spin_lock_irqsave(&ioapic_lock, flags);
2012 2013
		io_apic_write(apic, 0, reg_00.raw);
		spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2014 2015 2016 2017 2018 2019 2020

		/*
		 * Sanity check
		 */
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_00.raw = io_apic_read(apic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);
2021
		if (reg_00.bits.ID != mp_ioapics[apic].mp_apicid)
L
Linus Torvalds 已提交
2022 2023 2024 2025 2026
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2027
#endif
L
Linus Torvalds 已提交
2028

2029
int no_timer_check __initdata;
2030 2031 2032 2033 2034 2035 2036 2037

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2038 2039 2040 2041 2042 2043 2044 2045
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2046
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2047 2048
{
	unsigned long t1 = jiffies;
2049
	unsigned long flags;
L
Linus Torvalds 已提交
2050

2051 2052 2053
	if (no_timer_check)
		return 1;

2054
	local_save_flags(flags);
L
Linus Torvalds 已提交
2055 2056 2057
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2058
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2059 2060 2061 2062 2063 2064 2065 2066

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2067 2068

	/* jiffies wrap? */
2069
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2096

2097
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2098 2099 2100
{
	int was_pending = 0;
	unsigned long flags;
2101
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2102 2103

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
2104
	if (irq < NR_IRQS_LEGACY) {
L
Linus Torvalds 已提交
2105 2106 2107 2108
		disable_8259A_irq(irq);
		if (i8259A_irq_pending(irq))
			was_pending = 1;
	}
2109
	cfg = irq_cfg(irq);
Y
Yinghai Lu 已提交
2110
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
2111 2112 2113 2114 2115
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return was_pending;
}

2116
#ifdef CONFIG_X86_64
2117
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2118
{
2119 2120 2121 2122 2123 2124 2125

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
	send_IPI_mask(cpumask_of_cpu(first_cpu(cfg->domain)), cfg->vector);
	spin_unlock_irqrestore(&vector_lock, flags);
2126 2127 2128

	return 1;
}
2129 2130
#else
static int ioapic_retrigger_irq(unsigned int irq)
2131
{
T
Thomas Gleixner 已提交
2132
	send_IPI_self(irq_cfg(irq)->vector);
2133

T
Thomas Gleixner 已提交
2134
	return 1;
2135 2136
}
#endif
2137

2138 2139 2140 2141 2142 2143 2144 2145
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2146

2147
#ifdef CONFIG_SMP
2148

2149 2150
#ifdef CONFIG_INTR_REMAP
static void ir_irq_migration(struct work_struct *work);
2151

2152
static DECLARE_DELAYED_WORK(ir_migration_work, ir_irq_migration);
2153

2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
 * For edge triggered, irq migration is a simple atomic update(of vector
 * and cpu destination) of IRTE and flush the hardware cache.
 *
 * For level triggered, we need to modify the io-apic RTE aswell with the update
 * vector information, along with modifying IRTE with vector and destination.
 * So irq migration for level triggered is little  bit more complex compared to
 * edge triggered migration. But the good news is, we use the same algorithm
 * for level triggered migration as we have today, only difference being,
 * we now initiate the irq migration from process context instead of the
 * interrupt context.
 *
 * In future, when we do a directed EOI (combined with cpu EOI broadcast
 * suppression) to the IO-APIC, level triggered irq migration will also be
 * as simple as edge triggered migration and we can do the irq migration
 * with a simple atomic update to IO-APIC RTE.
 */
Y
Yinghai Lu 已提交
2173
static void migrate_ioapic_irq_desc(struct irq_desc *desc, cpumask_t mask)
2174
{
2175 2176 2177 2178 2179 2180
	struct irq_cfg *cfg;
	cpumask_t tmp, cleanup_mask;
	struct irte irte;
	int modify_ioapic_rte;
	unsigned int dest;
	unsigned long flags;
Y
Yinghai Lu 已提交
2181
	unsigned int irq;
2182

2183 2184
	cpus_and(tmp, mask, cpu_online_map);
	if (cpus_empty(tmp))
2185 2186
		return;

Y
Yinghai Lu 已提交
2187
	irq = desc->irq;
2188 2189
	if (get_irte(irq, &irte))
		return;
2190

Y
Yinghai Lu 已提交
2191 2192
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2193 2194
		return;

Y
Yinghai Lu 已提交
2195 2196
	set_extra_move_desc(desc, mask);

2197 2198 2199 2200 2201 2202
	cpus_and(tmp, cfg->domain, mask);
	dest = cpu_mask_to_apicid(tmp);

	modify_ioapic_rte = desc->status & IRQ_LEVEL;
	if (modify_ioapic_rte) {
		spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
2203
		__target_IO_APIC_irq(irq, dest, cfg);
2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
		spin_unlock_irqrestore(&ioapic_lock, flags);
	}

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

	if (cfg->move_in_progress) {
		cpus_and(cleanup_mask, cfg->old_domain, cpu_online_map);
		cfg->move_cleanup_count = cpus_weight(cleanup_mask);
		send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		cfg->move_in_progress = 0;
	}

	desc->affinity = mask;
}

Y
Yinghai Lu 已提交
2225
static int migrate_irq_remapped_level_desc(struct irq_desc *desc)
2226 2227
{
	int ret = -1;
Y
Yinghai Lu 已提交
2228
	struct irq_cfg *cfg = desc->chip_data;
2229

Y
Yinghai Lu 已提交
2230
	mask_IO_APIC_irq_desc(desc);
2231

Y
Yinghai Lu 已提交
2232
	if (io_apic_level_ack_pending(cfg)) {
2233
		/*
T
Thomas Gleixner 已提交
2234
		 * Interrupt in progress. Migrating irq now will change the
2235 2236 2237 2238 2239 2240 2241 2242 2243
		 * vector information in the IO-APIC RTE and that will confuse
		 * the EOI broadcast performed by cpu.
		 * So, delay the irq migration to the next instance.
		 */
		schedule_delayed_work(&ir_migration_work, 1);
		goto unmask;
	}

	/* everthing is clear. we have right of way */
Y
Yinghai Lu 已提交
2244
	migrate_ioapic_irq_desc(desc, desc->pending_mask);
2245 2246 2247 2248 2249 2250

	ret = 0;
	desc->status &= ~IRQ_MOVE_PENDING;
	cpus_clear(desc->pending_mask);

unmask:
Y
Yinghai Lu 已提交
2251 2252
	unmask_IO_APIC_irq_desc(desc);

2253 2254 2255 2256 2257 2258 2259 2260 2261
	return ret;
}

static void ir_irq_migration(struct work_struct *work)
{
	unsigned int irq;
	struct irq_desc *desc;

	for_each_irq_desc(irq, desc) {
2262 2263 2264
		if (!desc)
			continue;

2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
		if (desc->status & IRQ_MOVE_PENDING) {
			unsigned long flags;

			spin_lock_irqsave(&desc->lock, flags);
			if (!desc->chip->set_affinity ||
			    !(desc->status & IRQ_MOVE_PENDING)) {
				desc->status &= ~IRQ_MOVE_PENDING;
				spin_unlock_irqrestore(&desc->lock, flags);
				continue;
			}

2276
			desc->chip->set_affinity(irq, &desc->pending_mask);
2277 2278 2279 2280 2281 2282 2283 2284
			spin_unlock_irqrestore(&desc->lock, flags);
		}
	}
}

/*
 * Migrates the IRQ destination in the process context.
 */
R
Rusty Russell 已提交
2285 2286
static void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
					    const struct cpumask *mask)
2287 2288 2289
{
	if (desc->status & IRQ_LEVEL) {
		desc->status |= IRQ_MOVE_PENDING;
2290
		cpumask_copy(&desc->pending_mask, mask);
Y
Yinghai Lu 已提交
2291
		migrate_irq_remapped_level_desc(desc);
2292 2293 2294
		return;
	}

2295
	migrate_ioapic_irq_desc(desc, *mask);
Y
Yinghai Lu 已提交
2296
}
R
Rusty Russell 已提交
2297 2298
static void set_ir_ioapic_affinity_irq(unsigned int irq,
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2299 2300 2301 2302
{
	struct irq_desc *desc = irq_to_desc(irq);

	set_ir_ioapic_affinity_irq_desc(desc, mask);
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
}
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
	ack_APIC_irq();
#ifdef CONFIG_X86_64
	exit_idle();
#endif
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2322 2323 2324
		if (irq == -1)
			continue;

2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
		spin_lock(&desc->lock);
		if (!cfg->move_cleanup_count)
			goto unlock;

		if ((vector == cfg->vector) && cpu_isset(me, cfg->domain))
			goto unlock;

		__get_cpu_var(vector_irq)[vector] = -1;
		cfg->move_cleanup_count--;
unlock:
		spin_unlock(&desc->lock);
	}

	irq_exit();
}

Y
Yinghai Lu 已提交
2346
static void irq_complete_move(struct irq_desc **descp)
2347
{
Y
Yinghai Lu 已提交
2348 2349
	struct irq_desc *desc = *descp;
	struct irq_cfg *cfg = desc->chip_data;
2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
	unsigned vector, me;

	if (likely(!cfg->move_in_progress))
		return;

	vector = ~get_irq_regs()->orig_ax;
	me = smp_processor_id();
	if ((vector == cfg->vector) && cpu_isset(me, cfg->domain)) {
		cpumask_t cleanup_mask;

		cpus_and(cleanup_mask, cfg->old_domain, cpu_online_map);
		cfg->move_cleanup_count = cpus_weight(cleanup_mask);
		send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
2363 2364 2365 2366
		cfg->move_in_progress = 0;
	}
}
#else
Y
Yinghai Lu 已提交
2367
static inline void irq_complete_move(struct irq_desc **descp) {}
2368
#endif
Y
Yinghai Lu 已提交
2369

2370 2371 2372 2373 2374 2375 2376 2377 2378 2379
#ifdef CONFIG_INTR_REMAP
static void ack_x2apic_level(unsigned int irq)
{
	ack_x2APIC_irq();
}

static void ack_x2apic_edge(unsigned int irq)
{
	ack_x2APIC_irq();
}
Y
Yinghai Lu 已提交
2380

2381
#endif
2382

2383 2384
static void ack_apic_edge(unsigned int irq)
{
Y
Yinghai Lu 已提交
2385 2386 2387
	struct irq_desc *desc = irq_to_desc(irq);

	irq_complete_move(&desc);
2388 2389 2390 2391
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2392 2393
atomic_t irq_mis_count;

2394 2395
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2396 2397
	struct irq_desc *desc = irq_to_desc(irq);

Y
Yinghai Lu 已提交
2398 2399 2400 2401
#ifdef CONFIG_X86_32
	unsigned long v;
	int i;
#endif
Y
Yinghai Lu 已提交
2402
	struct irq_cfg *cfg;
2403
	int do_unmask_irq = 0;
2404

Y
Yinghai Lu 已提交
2405
	irq_complete_move(&desc);
2406
#ifdef CONFIG_GENERIC_PENDING_IRQ
2407
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2408
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2409
		do_unmask_irq = 1;
Y
Yinghai Lu 已提交
2410
		mask_IO_APIC_irq_desc(desc);
2411
	}
2412 2413
#endif

Y
Yinghai Lu 已提交
2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433
#ifdef CONFIG_X86_32
	/*
	* It appears there is an erratum which affects at least version 0x11
	* of I/O APIC (that's the 82093AA and cores integrated into various
	* chipsets).  Under certain conditions a level-triggered interrupt is
	* erroneously delivered as edge-triggered one but the respective IRR
	* bit gets set nevertheless.  As a result the I/O unit expects an EOI
	* message but it will never arrive and further interrupts are blocked
	* from the source.  The exact reason is so far unknown, but the
	* phenomenon was observed when two consecutive interrupt requests
	* from a given source get delivered to the same CPU and the source is
	* temporarily disabled in between.
	*
	* A workaround is to simulate an EOI message manually.  We achieve it
	* by setting the trigger mode to edge and then to level when the edge
	* trigger mode gets detected in the TMR of a local APIC for a
	* level-triggered interrupt.  We mask the source for the time of the
	* operation to prevent an edge-triggered interrupt escaping meanwhile.
	* The idea is from Manfred Spraul.  --macro
	*/
Y
Yinghai Lu 已提交
2434 2435
	cfg = desc->chip_data;
	i = cfg->vector;
Y
Yinghai Lu 已提交
2436 2437 2438 2439

	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
#endif

2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2474 2475
		cfg = desc->chip_data;
		if (!io_apic_level_ack_pending(cfg))
2476
			move_masked_irq(irq);
Y
Yinghai Lu 已提交
2477
		unmask_IO_APIC_irq_desc(desc);
2478
	}
2479

Y
Yinghai Lu 已提交
2480
#ifdef CONFIG_X86_32
2481 2482 2483
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);
		spin_lock(&ioapic_lock);
Y
Yinghai Lu 已提交
2484 2485
		__mask_and_edge_IO_APIC_irq(cfg);
		__unmask_and_level_IO_APIC_irq(cfg);
2486 2487
		spin_unlock(&ioapic_lock);
	}
2488
#endif
Y
Yinghai Lu 已提交
2489
}
2490

2491
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2492 2493 2494 2495 2496 2497
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2498
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2499
	.set_affinity	= set_ioapic_affinity_irq,
2500
#endif
2501
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2502 2503
};

2504 2505
#ifdef CONFIG_INTR_REMAP
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2506 2507 2508 2509 2510 2511
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_x2apic_edge,
	.eoi		= ack_x2apic_level,
2512
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2513
	.set_affinity	= set_ir_ioapic_affinity_irq,
2514 2515 2516 2517
#endif
	.retrigger	= ioapic_retrigger_irq,
};
#endif
L
Linus Torvalds 已提交
2518 2519 2520 2521

static inline void init_IO_APIC_traps(void)
{
	int irq;
2522
	struct irq_desc *desc;
2523
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2536 2537 2538 2539 2540 2541
	for_each_irq_desc(irq, desc) {
		if (!desc)
			continue;

		cfg = desc->chip_data;
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2542 2543 2544 2545 2546
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
Y
Yinghai Lu 已提交
2547
			if (irq < NR_IRQS_LEGACY)
L
Linus Torvalds 已提交
2548
				make_8259A_irq(irq);
2549
			else
L
Linus Torvalds 已提交
2550
				/* Strange. Oh, well.. */
2551
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2552 2553 2554 2555
		}
	}
}

2556 2557 2558
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2559

2560
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2561 2562 2563 2564
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2565
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2566 2567
}

2568
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2569
{
2570
	unsigned long v;
L
Linus Torvalds 已提交
2571

2572
	v = apic_read(APIC_LVT0);
2573
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2574
}
L
Linus Torvalds 已提交
2575

Y
Yinghai Lu 已提交
2576
static void ack_lapic_irq(unsigned int irq)
2577 2578 2579 2580
{
	ack_APIC_irq();
}

2581
static struct irq_chip lapic_chip __read_mostly = {
2582
	.name		= "local-APIC",
2583 2584
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2585
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2586 2587
};

Y
Yinghai Lu 已提交
2588
static void lapic_register_intr(int irq, struct irq_desc *desc)
2589
{
2590
	desc->status &= ~IRQ_LEVEL;
2591 2592 2593 2594
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2595
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2596 2597
{
	/*
2598
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2599 2600 2601 2602 2603 2604
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2605
	 */
L
Linus Torvalds 已提交
2606 2607
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2608
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2620
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2621
{
2622
	int apic, pin, i;
L
Linus Torvalds 已提交
2623 2624 2625
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2626
	pin  = find_isa_irq_pin(8, mp_INT);
2627 2628 2629 2630
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2631
	apic = find_isa_irq_apic(8, mp_INT);
2632 2633
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2634
		return;
2635
	}
L
Linus Torvalds 已提交
2636

2637
	entry0 = ioapic_read_entry(apic, pin);
2638
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2639 2640 2641 2642 2643

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2644
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2645 2646 2647 2648 2649
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2650
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2667
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2668

2669
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2670 2671
}

Y
Yinghai Lu 已提交
2672
static int disable_timer_pin_1 __initdata;
2673
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2674
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2675 2676 2677 2678
{
	disable_timer_pin_1 = 1;
	return 0;
}
2679
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2680 2681 2682

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2683 2684 2685 2686 2687
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2688 2689
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2690
 */
2691
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2692
{
Y
Yinghai Lu 已提交
2693 2694 2695
	struct irq_desc *desc = irq_to_desc(0);
	struct irq_cfg *cfg = desc->chip_data;
	int cpu = boot_cpu_id;
2696
	int apic1, pin1, apic2, pin2;
2697
	unsigned long flags;
2698 2699
	unsigned int ver;
	int no_pin1 = 0;
2700 2701

	local_irq_save(flags);
2702

T
Thomas Gleixner 已提交
2703 2704
	ver = apic_read(APIC_LVR);
	ver = GET_APIC_VERSION(ver);
I
Ingo Molnar 已提交
2705

L
Linus Torvalds 已提交
2706 2707 2708 2709
	/*
	 * get/set the timer IRQ vector:
	 */
	disable_8259A_irq(0);
Y
Yinghai Lu 已提交
2710
	assign_irq_vector(0, cfg, TARGET_CPUS);
L
Linus Torvalds 已提交
2711 2712

	/*
2713 2714 2715 2716 2717 2718 2719
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2720
	 */
2721
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2722
	init_8259A(1);
2723
#ifdef CONFIG_X86_32
2724
	timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
2725
#endif
L
Linus Torvalds 已提交
2726

2727 2728 2729 2730
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2731

2732 2733
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2734
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2735

2736 2737 2738 2739 2740 2741 2742 2743
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2744 2745 2746 2747
#ifdef CONFIG_INTR_REMAP
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
#endif
2748 2749 2750 2751 2752 2753 2754 2755
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2756 2757 2758 2759
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2760
		if (no_pin1) {
Y
Yinghai Lu 已提交
2761
			add_pin_to_irq_cpu(cfg, cpu, apic1, pin1);
2762
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
2763
		}
Y
Yinghai Lu 已提交
2764
		unmask_IO_APIC_irq_desc(desc);
L
Linus Torvalds 已提交
2765 2766 2767 2768 2769
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
				enable_8259A_irq(0);
			}
2770 2771
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2772
			goto out;
L
Linus Torvalds 已提交
2773
		}
2774 2775 2776 2777
#ifdef CONFIG_INTR_REMAP
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
#endif
2778
		clear_IO_APIC_pin(apic1, pin1);
2779
		if (!no_pin1)
2780 2781
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2782

2783 2784 2785 2786
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2787 2788 2789
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
Y
Yinghai Lu 已提交
2790
		replace_pin_at_irq_cpu(cfg, cpu, apic1, pin1, apic2, pin2);
2791
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
Y
Yinghai Lu 已提交
2792
		unmask_IO_APIC_irq_desc(desc);
2793
		enable_8259A_irq(0);
L
Linus Torvalds 已提交
2794
		if (timer_irq_works()) {
2795
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2796
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
2797
			if (nmi_watchdog == NMI_IO_APIC) {
2798
				disable_8259A_irq(0);
L
Linus Torvalds 已提交
2799
				setup_nmi();
2800
				enable_8259A_irq(0);
L
Linus Torvalds 已提交
2801
			}
2802
			goto out;
L
Linus Torvalds 已提交
2803 2804 2805 2806
		}
		/*
		 * Cleanup, just in case ...
		 */
2807
		disable_8259A_irq(0);
2808
		clear_IO_APIC_pin(apic2, pin2);
2809
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2810 2811 2812
	}

	if (nmi_watchdog == NMI_IO_APIC) {
2813 2814
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
2815
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
2816
	}
2817
#ifdef CONFIG_X86_32
2818
	timer_ack = 0;
2819
#endif
L
Linus Torvalds 已提交
2820

2821 2822
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2823

Y
Yinghai Lu 已提交
2824
	lapic_register_intr(0, desc);
2825
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
L
Linus Torvalds 已提交
2826 2827 2828
	enable_8259A_irq(0);

	if (timer_irq_works()) {
2829
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2830
		goto out;
L
Linus Torvalds 已提交
2831
	}
2832
	disable_8259A_irq(0);
2833
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2834
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2835

2836 2837
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2838 2839 2840

	init_8259A(0);
	make_8259A_irq(0);
2841
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2842 2843 2844 2845

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2846
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2847
		goto out;
L
Linus Torvalds 已提交
2848
	}
2849
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
2850
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2851
		"report.  Then try booting with the 'noapic' option.\n");
2852 2853
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2854 2855 2856
}

/*
2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2872 2873 2874 2875 2876
 */
#define PIC_IRQS	(1 << PIC_CASCADE_IR)

void __init setup_IO_APIC(void)
{
2877 2878

#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2879
	enable_IO_APIC();
2880 2881 2882 2883 2884
#else
	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
#endif
L
Linus Torvalds 已提交
2885

2886
	io_apic_irqs = ~PIC_IRQS;
L
Linus Torvalds 已提交
2887

2888
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
2889
	/*
2890 2891 2892
         * Set up IO-APIC IRQ routing.
         */
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
2893 2894
	if (!acpi_ioapic)
		setup_ioapic_ids_from_mpc();
2895
#endif
L
Linus Torvalds 已提交
2896 2897 2898
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2899
	check_timer();
L
Linus Torvalds 已提交
2900 2901 2902
}

/*
2903 2904
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2905
 */
2906

L
Linus Torvalds 已提交
2907 2908
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2909 2910 2911
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2912 2913 2914 2915 2916 2917 2918 2919
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
2920
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
2921

2922
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
2923 2924 2925 2926
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
2927

L
Linus Torvalds 已提交
2928 2929
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
2930 2931
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
2943

L
Linus Torvalds 已提交
2944 2945 2946 2947 2948
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(dev->id, 0);
2949 2950
	if (reg_00.bits.ID != mp_ioapics[dev->id].mp_apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].mp_apicid;
L
Linus Torvalds 已提交
2951 2952 2953
		io_apic_write(dev->id, 0, reg_00.raw);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
2954
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
2955
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
2956 2957 2958 2959 2960

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
2961
	.name = "ioapic",
L
Linus Torvalds 已提交
2962 2963 2964 2965 2966 2967
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
2968 2969
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
2970 2971 2972 2973 2974

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

2975
	for (i = 0; i < nr_ioapics; i++ ) {
2976
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
2977
			* sizeof(struct IO_APIC_route_entry);
2978
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
2979 2980 2981 2982 2983
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
2984
		dev->id = i;
L
Linus Torvalds 已提交
2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3000
/*
3001
 * Dynamic irq allocate and deallocation
3002
 */
Y
Yinghai Lu 已提交
3003
unsigned int create_irq_nr(unsigned int irq_want)
3004
{
3005
	/* Allocate an unused irq */
3006 3007
	unsigned int irq;
	unsigned int new;
3008
	unsigned long flags;
3009 3010 3011
	struct irq_cfg *cfg_new = NULL;
	int cpu = boot_cpu_id;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3012 3013

	irq = 0;
3014
	spin_lock_irqsave(&vector_lock, flags);
3015
	for (new = irq_want; new < NR_IRQS; new++) {
3016 3017
		if (platform_legacy_irq(new))
			continue;
3018 3019 3020 3021 3022 3023 3024 3025 3026

		desc_new = irq_to_desc_alloc_cpu(new, cpu);
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
			continue;
		}
		cfg_new = desc_new->chip_data;

		if (cfg_new->vector != 0)
3027
			continue;
Y
Yinghai Lu 已提交
3028
		if (__assign_irq_vector(new, cfg_new, TARGET_CPUS) == 0)
3029 3030 3031 3032
			irq = new;
		break;
	}
	spin_unlock_irqrestore(&vector_lock, flags);
3033

Y
Yinghai Lu 已提交
3034
	if (irq > 0) {
3035
		dynamic_irq_init(irq);
3036 3037 3038
		/* restore it, in case dynamic_irq_init clear it */
		if (desc_new)
			desc_new->chip_data = cfg_new;
3039 3040 3041 3042
	}
	return irq;
}

3043
static int nr_irqs_gsi = NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3044 3045
int create_irq(void)
{
3046
	unsigned int irq_want;
3047 3048
	int irq;

3049 3050
	irq_want = nr_irqs_gsi;
	irq = create_irq_nr(irq_want);
3051 3052 3053 3054 3055

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3056 3057
}

3058 3059 3060
void destroy_irq(unsigned int irq)
{
	unsigned long flags;
3061 3062
	struct irq_cfg *cfg;
	struct irq_desc *desc;
3063

3064 3065 3066
	/* store it, in case dynamic_irq_cleanup clear it */
	desc = irq_to_desc(irq);
	cfg = desc->chip_data;
3067
	dynamic_irq_cleanup(irq);
3068 3069 3070
	/* connect back irq_cfg */
	if (desc)
		desc->chip_data = cfg;
3071

3072 3073 3074
#ifdef CONFIG_INTR_REMAP
	free_irte(irq);
#endif
3075
	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
3076
	__clear_irq_vector(irq, cfg);
3077 3078 3079
	spin_unlock_irqrestore(&vector_lock, flags);
}

3080
/*
S
Simon Arlott 已提交
3081
 * MSI message composition
3082 3083
 */
#ifdef CONFIG_PCI_MSI
3084
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
3085
{
3086 3087
	struct irq_cfg *cfg;
	int err;
3088
	unsigned dest;
3089
	cpumask_t tmp;
3090

Y
Yinghai Lu 已提交
3091
	cfg = irq_cfg(irq);
3092
	tmp = TARGET_CPUS;
Y
Yinghai Lu 已提交
3093
	err = assign_irq_vector(irq, cfg, tmp);
3094 3095
	if (err)
		return err;
3096

3097 3098 3099
	cpus_and(tmp, cfg->domain, tmp);
	dest = cpu_mask_to_apicid(tmp);

3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
#ifdef CONFIG_INTR_REMAP
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

		memset (&irte, 0, sizeof(irte));

		irte.present = 1;
		irte.dst_mode = INT_DEST_MODE;
		irte.trigger_mode = 0; /* edge */
		irte.dlvry_mode = INT_DELIVERY_MODE;
		irte.vector = cfg->vector;
		irte.dest_id = IRTE_DEST(dest);

		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
	} else
#endif
	{
		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->address_lo =
			MSI_ADDR_BASE_LO |
			((INT_DEST_MODE == 0) ?
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3139

3140 3141 3142 3143 3144 3145 3146 3147
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3148
	return err;
3149 3150
}

3151
#ifdef CONFIG_SMP
3152
static void set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3153
{
Y
Yinghai Lu 已提交
3154
	struct irq_desc *desc = irq_to_desc(irq);
3155
	struct irq_cfg *cfg;
3156 3157 3158 3159
	struct msi_msg msg;
	unsigned int dest;
	cpumask_t tmp;

3160
	if (!cpumask_intersects(mask, cpu_online_mask))
3161
		return;
3162

Y
Yinghai Lu 已提交
3163
	cfg = desc->chip_data;
R
Rusty Russell 已提交
3164
	if (assign_irq_vector(irq, cfg, *mask))
3165
		return;
3166

R
Rusty Russell 已提交
3167
	set_extra_move_desc(desc, *mask);
Y
Yinghai Lu 已提交
3168

3169
	cpumask_and(&tmp, &cfg->domain, mask);
3170
	dest = cpu_mask_to_apicid(tmp);
3171

Y
Yinghai Lu 已提交
3172
	read_msi_msg_desc(desc, &msg);
3173 3174

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3175
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3176 3177 3178
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

Y
Yinghai Lu 已提交
3179
	write_msi_msg_desc(desc, &msg);
3180
	cpumask_copy(&desc->affinity, mask);
3181
}
3182 3183 3184 3185 3186
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3187 3188
static void ir_set_msi_irq_affinity(unsigned int irq,
				    const struct cpumask *mask)
3189
{
Y
Yinghai Lu 已提交
3190
	struct irq_desc *desc = irq_to_desc(irq);
3191 3192 3193 3194 3195
	struct irq_cfg *cfg;
	unsigned int dest;
	cpumask_t tmp, cleanup_mask;
	struct irte irte;

3196
	if (!cpumask_intersects(mask, cpu_online_mask))
3197 3198 3199 3200 3201
		return;

	if (get_irte(irq, &irte))
		return;

Y
Yinghai Lu 已提交
3202
	cfg = desc->chip_data;
R
Rusty Russell 已提交
3203
	if (assign_irq_vector(irq, cfg, *mask))
3204 3205
		return;

3206
	set_extra_move_desc(desc, *mask);
Y
Yinghai Lu 已提交
3207

3208
	cpumask_and(&tmp, &cfg->domain, mask);
3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230
	dest = cpu_mask_to_apicid(tmp);

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
	if (cfg->move_in_progress) {
		cpus_and(cleanup_mask, cfg->old_domain, cpu_online_map);
		cfg->move_cleanup_count = cpus_weight(cleanup_mask);
		send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		cfg->move_in_progress = 0;
	}

3231
	cpumask_copy(&desc->affinity, mask);
3232
}
Y
Yinghai Lu 已提交
3233

3234
#endif
3235
#endif /* CONFIG_SMP */
3236

3237 3238 3239 3240 3241 3242 3243 3244
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3245
	.ack		= ack_apic_edge,
3246 3247 3248 3249
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3250 3251
};

3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284
#ifdef CONFIG_INTR_REMAP
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
	.ack		= ack_x2apic_edge,
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3285
		       pci_name(dev));
3286 3287 3288 3289 3290
		return -ENOSPC;
	}
	return index;
}
#endif
3291

Y
Yinghai Lu 已提交
3292
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3293 3294 3295 3296 3297 3298 3299 3300
{
	int ret;
	struct msi_msg msg;

	ret = msi_compose_msg(dev, irq, &msg);
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3301
	set_irq_msi(irq, msidesc);
3302 3303
	write_msi_msg(irq, &msg);

3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
#ifdef CONFIG_INTR_REMAP
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
#endif
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3315

Y
Yinghai Lu 已提交
3316 3317
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3318 3319 3320
	return 0;
}

3321
int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc)
3322
{
3323 3324
	unsigned int irq;
	int ret;
Y
Yinghai Lu 已提交
3325 3326
	unsigned int irq_want;

3327
	irq_want = nr_irqs_gsi;
Y
Yinghai Lu 已提交
3328 3329 3330
	irq = create_irq_nr(irq_want);
	if (irq == 0)
		return -1;
3331

3332 3333 3334 3335 3336 3337 3338 3339 3340
#ifdef CONFIG_INTR_REMAP
	if (!intr_remapping_enabled)
		goto no_ir;

	ret = msi_alloc_irte(dev, irq, 1);
	if (ret < 0)
		goto error;
no_ir:
#endif
3341
	ret = setup_msi_irq(dev, msidesc, irq);
3342 3343
	if (ret < 0) {
		destroy_irq(irq);
3344
		return ret;
3345
	}
3346
	return 0;
3347 3348 3349 3350 3351 3352

#ifdef CONFIG_INTR_REMAP
error:
	destroy_irq(irq);
	return ret;
#endif
3353 3354
}

3355 3356
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3357 3358
	unsigned int irq;
	int ret, sub_handle;
3359
	struct msi_desc *msidesc;
3360 3361 3362 3363 3364 3365 3366
	unsigned int irq_want;

#ifdef CONFIG_INTR_REMAP
	struct intel_iommu *iommu = 0;
	int index = 0;
#endif

3367
	irq_want = nr_irqs_gsi;
3368
	sub_handle = 0;
3369 3370
	list_for_each_entry(msidesc, &dev->msi_list, list) {
		irq = create_irq_nr(irq_want);
3371
		irq_want++;
3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402
		if (irq == 0)
			return -1;
#ifdef CONFIG_INTR_REMAP
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
#endif
3403
		ret = setup_msi_irq(dev, msidesc, irq);
3404 3405 3406 3407 3408
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3409 3410

error:
3411 3412
	destroy_irq(irq);
	return ret;
3413 3414
}

3415 3416
void arch_teardown_msi_irq(unsigned int irq)
{
3417
	destroy_irq(irq);
3418 3419
}

3420 3421
#ifdef CONFIG_DMAR
#ifdef CONFIG_SMP
3422
static void dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3423
{
Y
Yinghai Lu 已提交
3424
	struct irq_desc *desc = irq_to_desc(irq);
3425 3426 3427 3428 3429
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;
	cpumask_t tmp;

3430
	if (!cpumask_intersects(mask, cpu_online_mask))
3431 3432
		return;

Y
Yinghai Lu 已提交
3433
	cfg = desc->chip_data;
R
Rusty Russell 已提交
3434
	if (assign_irq_vector(irq, cfg, *mask))
3435 3436
		return;

R
Rusty Russell 已提交
3437
	set_extra_move_desc(desc, *mask);
Y
Yinghai Lu 已提交
3438

3439
	cpumask_and(&tmp, &cfg->domain, mask);
3440 3441 3442 3443 3444 3445 3446 3447 3448 3449
	dest = cpu_mask_to_apicid(tmp);

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
3450
	cpumask_copy(&desc->affinity, mask);
3451
}
Y
Yinghai Lu 已提交
3452

3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469
#endif /* CONFIG_SMP */

struct irq_chip dmar_msi_type = {
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3470

3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3481 3482 3483
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3484
static void hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3485
{
Y
Yinghai Lu 已提交
3486
	struct irq_desc *desc = irq_to_desc(irq);
3487 3488 3489 3490 3491
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;
	cpumask_t tmp;

3492
	if (!cpumask_intersects(mask, cpu_online_mask))
3493 3494
		return;

Y
Yinghai Lu 已提交
3495
	cfg = desc->chip_data;
R
Rusty Russell 已提交
3496
	if (assign_irq_vector(irq, cfg, *mask))
3497 3498
		return;

R
Rusty Russell 已提交
3499
	set_extra_move_desc(desc, *mask);
Y
Yinghai Lu 已提交
3500

3501
	cpumask_and(&tmp, &cfg->domain, mask);
3502 3503 3504 3505 3506 3507 3508 3509 3510 3511
	dest = cpu_mask_to_apicid(tmp);

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
3512
	cpumask_copy(&desc->affinity, mask);
3513
}
Y
Yinghai Lu 已提交
3514

3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539
#endif /* CONFIG_SMP */

struct irq_chip hpet_msi_type = {
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_hpet_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;

	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
		"edge");
Y
Yinghai Lu 已提交
3540

3541 3542 3543 3544
	return 0;
}
#endif

3545
#endif /* CONFIG_PCI_MSI */
3546 3547 3548 3549 3550 3551 3552
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3553
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3554
{
3555 3556
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3557

3558
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3559
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3560

3561
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3562
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3563

3564
	write_ht_irq_msg(irq, &msg);
3565 3566
}

3567
static void set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3568
{
Y
Yinghai Lu 已提交
3569
	struct irq_desc *desc = irq_to_desc(irq);
3570
	struct irq_cfg *cfg;
3571 3572 3573
	unsigned int dest;
	cpumask_t tmp;

3574
	if (!cpumask_intersects(mask, cpu_online_mask))
3575
		return;
3576

Y
Yinghai Lu 已提交
3577
	cfg = desc->chip_data;
R
Rusty Russell 已提交
3578
	if (assign_irq_vector(irq, cfg, *mask))
3579
		return;
3580

R
Rusty Russell 已提交
3581
	set_extra_move_desc(desc, *mask);
Y
Yinghai Lu 已提交
3582

3583
	cpumask_and(&tmp, &cfg->domain, mask);
3584
	dest = cpu_mask_to_apicid(tmp);
3585

3586
	target_ht_irq(irq, dest, cfg->vector);
3587
	cpumask_copy(&desc->affinity, mask);
3588
}
Y
Yinghai Lu 已提交
3589

3590 3591
#endif

3592
static struct irq_chip ht_irq_chip = {
3593 3594 3595
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3596
	.ack		= ack_apic_edge,
3597 3598 3599 3600 3601 3602 3603 3604
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3605 3606 3607
	struct irq_cfg *cfg;
	int err;
	cpumask_t tmp;
3608

Y
Yinghai Lu 已提交
3609
	cfg = irq_cfg(irq);
3610
	tmp = TARGET_CPUS;
Y
Yinghai Lu 已提交
3611
	err = assign_irq_vector(irq, cfg, tmp);
3612
	if (!err) {
3613
		struct ht_irq_msg msg;
3614 3615
		unsigned dest;

3616
		cpus_and(tmp, cfg->domain, tmp);
3617 3618
		dest = cpu_mask_to_apicid(tmp);

3619
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3620

3621 3622
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3623
			HT_IRQ_LOW_DEST_ID(dest) |
3624
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3625 3626 3627 3628 3629 3630 3631 3632 3633
			((INT_DEST_MODE == 0) ?
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3634
		write_ht_irq_msg(irq, &msg);
3635

3636 3637
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3638 3639

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3640
	}
3641
	return err;
3642 3643 3644
}
#endif /* CONFIG_HT_IRQ */

3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660
#ifdef CONFIG_X86_64
/*
 * Re-target the irq to the specified CPU and enable the specified MMR located
 * on the specified blade to allow the sending of MSIs to the specified CPU.
 */
int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
		       unsigned long mmr_offset)
{
	const cpumask_t *eligible_cpu = get_cpu_mask(cpu);
	struct irq_cfg *cfg;
	int mmr_pnode;
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	unsigned long flags;
	int err;

Y
Yinghai Lu 已提交
3661 3662 3663
	cfg = irq_cfg(irq);

	err = assign_irq_vector(irq, cfg, *eligible_cpu);
3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710
	if (err != 0)
		return err;

	spin_lock_irqsave(&vector_lock, flags);
	set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
				      irq_name);
	spin_unlock_irqrestore(&vector_lock, flags);

	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
	BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

	entry->vector = cfg->vector;
	entry->delivery_mode = INT_DELIVERY_MODE;
	entry->dest_mode = INT_DEST_MODE;
	entry->polarity = 0;
	entry->trigger = 0;
	entry->mask = 0;
	entry->dest = cpu_mask_to_apicid(*eligible_cpu);

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);

	return irq;
}

/*
 * Disable the specified MMR located on the specified blade so that MSIs are
 * longer allowed to be sent.
 */
void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
{
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	int mmr_pnode;

	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
	BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

	entry->mask = 1;

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
}
#endif /* CONFIG_X86_64 */

3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.entries;
}

3723
void __init probe_nr_irqs_gsi(void)
3724
{
3725 3726 3727 3728 3729 3730 3731 3732
	int idx;
	int nr = 0;

	for (idx = 0; idx < nr_ioapics; idx++)
		nr += io_apic_get_redir_entries(idx) + 1;

	if (nr > nr_irqs_gsi)
		nr_irqs_gsi = nr;
3733 3734
}

L
Linus Torvalds 已提交
3735
/* --------------------------------------------------------------------------
3736
                          ACPI-based IOAPIC Configuration
L
Linus Torvalds 已提交
3737 3738
   -------------------------------------------------------------------------- */

L
Len Brown 已提交
3739
#ifdef CONFIG_ACPI
L
Linus Torvalds 已提交
3740

3741
#ifdef CONFIG_X86_32
3742
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3743 3744 3745 3746 3747 3748 3749 3750
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3751 3752
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3753
	 * supports up to 16 on one shared APIC bus.
3754
	 *
L
Linus Torvalds 已提交
3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
		apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(ioapic, 0);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3773
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
	if (check_apicid_used(apic_id_map, apic_id)) {

		for (i = 0; i < get_physical_broadcast(); i++) {
			if (!check_apicid_used(apic_id_map, i))
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3790
	}
L
Linus Torvalds 已提交
3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803

	tmp = apicid_to_cpu_present(apic_id);
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/* Sanity check */
3804 3805 3806 3807
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3808 3809 3810 3811 3812 3813 3814 3815
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}

3816
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3817 3818 3819 3820 3821 3822 3823 3824 3825 3826
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.version;
}
3827
#endif
L
Linus Torvalds 已提交
3828

3829
int io_apic_set_pci_routing (int ioapic, int pin, int irq, int triggering, int polarity)
L
Linus Torvalds 已提交
3830
{
3831 3832 3833 3834
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int cpu = boot_cpu_id;

L
Linus Torvalds 已提交
3835
	if (!IO_APIC_IRQ(irq)) {
3836
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
L
Linus Torvalds 已提交
3837 3838 3839 3840
			ioapic);
		return -EINVAL;
	}

3841 3842 3843 3844 3845 3846
	desc = irq_to_desc_alloc_cpu(irq, cpu);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

L
Linus Torvalds 已提交
3847 3848 3849
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
Y
Yinghai Lu 已提交
3850
	if (irq >= NR_IRQS_LEGACY) {
3851
		cfg = desc->chip_data;
Y
Yinghai Lu 已提交
3852
		add_pin_to_irq_cpu(cfg, cpu, ioapic, pin);
3853
	}
L
Linus Torvalds 已提交
3854

Y
Yinghai Lu 已提交
3855
	setup_IO_APIC_irq(ioapic, pin, irq, desc, triggering, polarity);
L
Linus Torvalds 已提交
3856 3857 3858 3859

	return 0;
}

3860

3861 3862 3863 3864 3865 3866 3867 3868
int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
{
	int i;

	if (skip_ioapic_setup)
		return -1;

	for (i = 0; i < mp_irq_entries; i++)
3869 3870
		if (mp_irqs[i].mp_irqtype == mp_INT &&
		    mp_irqs[i].mp_srcbusirq == bus_irq)
3871 3872 3873 3874 3875 3876 3877 3878 3879
			break;
	if (i >= mp_irq_entries)
		return -1;

	*trigger = irq_trigger(i);
	*polarity = irq_polarity(i);
	return 0;
}

L
Len Brown 已提交
3880
#endif /* CONFIG_ACPI */
3881

3882 3883 3884 3885 3886 3887 3888 3889 3890
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
 * so mask in all cases should simply be TARGET_CPUS
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
	int pin, ioapic, irq, irq_entry;
3891
	struct irq_desc *desc;
3892
	struct irq_cfg *cfg;
3893
	cpumask_t mask;
3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908

	if (skip_ioapic_setup == 1)
		return;

	for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
		for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
			irq_entry = find_irq_entry(ioapic, pin, mp_INT);
			if (irq_entry == -1)
				continue;
			irq = pin_2_irq(irq_entry, ioapic, pin);

			/* setup_IO_APIC_irqs could fail to get vector for some device
			 * when you have too many devices, because at that time only boot
			 * cpu is online.
			 */
3909 3910
			desc = irq_to_desc(irq);
			cfg = desc->chip_data;
3911
			if (!cfg->vector) {
Y
Yinghai Lu 已提交
3912
				setup_IO_APIC_irq(ioapic, pin, irq, desc,
3913 3914
						  irq_trigger(irq_entry),
						  irq_polarity(irq_entry));
3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927
				continue;

			}

			/*
			 * Honour affinities which have been set in early boot
			 */
			if (desc->status &
			    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
				mask = desc->affinity;
			else
				mask = TARGET_CPUS;

3928
#ifdef CONFIG_INTR_REMAP
3929
			if (intr_remapping_enabled)
R
Rusty Russell 已提交
3930
				set_ir_ioapic_affinity_irq_desc(desc, &mask);
3931
			else
3932
#endif
R
Rusty Russell 已提交
3933
				set_ioapic_affinity_irq_desc(desc, &mask);
3934 3935 3936 3937 3938 3939
		}

	}
}
#endif

3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

static struct resource * __init ioapic_setup_resources(void)
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

	if (mem != NULL) {
		mem += sizeof(struct resource) * nr_ioapics;

		for (i = 0; i < nr_ioapics; i++) {
			res[i].name = mem;
			res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
			sprintf(mem,  "IOAPIC %u", i);
			mem += IOAPIC_RESOURCE_NAME_SIZE;
		}
	}

	ioapic_resources = res;

	return res;
}

3976 3977 3978
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3979
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3980
	int i;
3981

3982
	ioapic_res = ioapic_setup_resources();
3983 3984 3985
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
			ioapic_phys = mp_ioapics[i].mp_apicaddr;
3986
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3987 3988 3989 3990 3991 3992 3993 3994 3995
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3996
#endif
3997
		} else {
3998
#ifdef CONFIG_X86_32
3999
fake_ioapic_page:
4000
#endif
4001
			ioapic_phys = (unsigned long)
4002
				alloc_bootmem_pages(PAGE_SIZE);
4003 4004 4005
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4006 4007 4008
		apic_printk(APIC_VERBOSE,
			    "mapped IOAPIC to %08lx (%08lx)\n",
			    __fix_to_virt(idx), ioapic_phys);
4009
		idx++;
4010 4011 4012 4013 4014 4015

		if (ioapic_res != NULL) {
			ioapic_res->start = ioapic_phys;
			ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
			ioapic_res++;
		}
4016 4017 4018
	}
}

4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040
static int __init ioapic_insert_resources(void)
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
		printk(KERN_ERR
		       "IO APIC resources could be not be allocated.\n");
		return -1;
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}

	return 0;
}

/* Insert the IO APIC resources after PCI initialization has occured to handle
 * IO APICS that are mapped in on a BAR in PCI space. */
late_initcall(ioapic_insert_resources);