atombios_dp.c 24.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright 2007-8 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
25
 *          Jerome Glisse
26
 */
27 28
#include <drm/drmP.h>
#include <drm/radeon_drm.h>
29 30 31 32
#include "radeon.h"

#include "atom.h"
#include "atom-bits.h"
33
#include <drm/drm_dp_helper.h>
34

35
/* move these to drm_dp_helper.c/h */
36
#define DP_LINK_CONFIGURATION_SIZE 9
37
#define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
38 39 40 41 42 43 44

static char *voltage_names[] = {
        "0.4V", "0.6V", "0.8V", "1.2V"
};
static char *pre_emph_names[] = {
        "0dB", "3.5dB", "6dB", "9.5dB"
};
45

46
/***** radeon AUX functions *****/
47 48 49 50 51 52

/* Atom needs data in little endian format
 * so swap as appropriate when copying data to
 * or from atom. Note that atom operates on
 * dw units.
 */
53
void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
{
#ifdef __BIG_ENDIAN
	u8 src_tmp[20], dst_tmp[20]; /* used for byteswapping */
	u32 *dst32, *src32;
	int i;

	memcpy(src_tmp, src, num_bytes);
	src32 = (u32 *)src_tmp;
	dst32 = (u32 *)dst_tmp;
	if (to_le) {
		for (i = 0; i < ((num_bytes + 3) / 4); i++)
			dst32[i] = cpu_to_le32(src32[i]);
		memcpy(dst, dst_tmp, num_bytes);
	} else {
		u8 dws = num_bytes & ~3;
		for (i = 0; i < ((num_bytes + 3) / 4); i++)
			dst32[i] = le32_to_cpu(src32[i]);
		memcpy(dst, dst_tmp, dws);
		if (num_bytes % 4) {
			for (i = 0; i < (num_bytes % 4); i++)
				dst[dws+i] = dst_tmp[dws+i];
		}
	}
#else
	memcpy(dst, src, num_bytes);
#endif
}

82 83 84
union aux_channel_transaction {
	PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
	PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
85 86
};

87 88 89 90 91 92 93 94 95 96 97
static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
				 u8 *send, int send_bytes,
				 u8 *recv, int recv_size,
				 u8 delay, u8 *ack)
{
	struct drm_device *dev = chan->dev;
	struct radeon_device *rdev = dev->dev_private;
	union aux_channel_transaction args;
	int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
	unsigned char *base;
	int recv_bytes;
A
Alex Deucher 已提交
98
	int r = 0;
99 100

	memset(&args, 0, sizeof(args));
101

A
Alex Deucher 已提交
102 103
	mutex_lock(&chan->mutex);

104
	base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
105

106
	radeon_atom_copy_swap(base, send, send_bytes, true);
107

108 109
	args.v1.lpAuxRequest = cpu_to_le16((u16)(0 + 4));
	args.v1.lpDataOut = cpu_to_le16((u16)(16 + 4));
110 111 112 113 114 115 116 117 118 119 120 121 122
	args.v1.ucDataOutLen = 0;
	args.v1.ucChannelID = chan->rec.i2c_id;
	args.v1.ucDelay = delay / 10;
	if (ASIC_IS_DCE4(rdev))
		args.v2.ucHPD_ID = chan->rec.hpd;

	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);

	*ack = args.v1.ucReplyStatus;

	/* timeout */
	if (args.v1.ucReplyStatus == 1) {
		DRM_DEBUG_KMS("dp_aux_ch timeout\n");
A
Alex Deucher 已提交
123 124
		r = -ETIMEDOUT;
		goto done;
125 126 127 128 129
	}

	/* flags not zero */
	if (args.v1.ucReplyStatus == 2) {
		DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
130
		r = -EIO;
A
Alex Deucher 已提交
131
		goto done;
132 133 134 135 136
	}

	/* error */
	if (args.v1.ucReplyStatus == 3) {
		DRM_DEBUG_KMS("dp_aux_ch error\n");
A
Alex Deucher 已提交
137 138
		r = -EIO;
		goto done;
139 140 141 142 143 144 145
	}

	recv_bytes = args.v1.ucDataOutLen;
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;

	if (recv && recv_size)
146
		radeon_atom_copy_swap(recv, base + 16, recv_bytes, false);
147

A
Alex Deucher 已提交
148 149 150 151 152
	r = recv_bytes;
done:
	mutex_unlock(&chan->mutex);

	return r;
153 154
}

155 156
#define BARE_ADDRESS_SIZE 3
#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
157

158 159
static ssize_t
radeon_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
160
{
161 162
	struct radeon_i2c_chan *chan =
		container_of(aux, struct radeon_i2c_chan, aux);
163
	int ret;
164 165 166 167 168 169 170 171 172 173
	u8 tx_buf[20];
	size_t tx_size;
	u8 ack, delay = 0;

	if (WARN_ON(msg->size > 16))
		return -E2BIG;

	tx_buf[0] = msg->address & 0xff;
	tx_buf[1] = msg->address >> 8;
	tx_buf[2] = msg->request << 4;
174
	tx_buf[3] = msg->size ? (msg->size - 1) : 0;
175 176 177 178

	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
179 180 181
		/* tx_size needs to be 4 even for bare address packets since the atom
		 * table needs the info in tx_buf[3].
		 */
182
		tx_size = HEADER_SIZE + msg->size;
183 184 185 186
		if (msg->size == 0)
			tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
		else
			tx_buf[3] |= tx_size << 4;
187 188 189 190 191 192 193 194 195
		memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size);
		ret = radeon_process_aux_ch(chan,
					    tx_buf, tx_size, NULL, 0, delay, &ack);
		if (ret >= 0)
			/* Return payload size. */
			ret = msg->size;
		break;
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
196 197 198
		/* tx_size needs to be 4 even for bare address packets since the atom
		 * table needs the info in tx_buf[3].
		 */
199
		tx_size = HEADER_SIZE;
200 201 202 203
		if (msg->size == 0)
			tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
		else
			tx_buf[3] |= tx_size << 4;
204 205 206 207 208 209
		ret = radeon_process_aux_ch(chan,
					    tx_buf, tx_size, msg->buffer, msg->size, delay, &ack);
		break;
	default:
		ret = -EINVAL;
		break;
210
	}
211

212
	if (ret >= 0)
213
		msg->reply = ack >> 4;
214

215
	return ret;
216 217
}

218
void radeon_dp_aux_init(struct radeon_connector *radeon_connector)
219 220
{
	int ret;
221

222
	radeon_connector->ddc_bus->rec.hpd = radeon_connector->hpd.hpd;
223 224
	radeon_connector->ddc_bus->aux.dev = radeon_connector->base.kdev;
	radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer;
225 226

	ret = drm_dp_aux_register(&radeon_connector->ddc_bus->aux);
227 228
	if (!ret)
		radeon_connector->ddc_bus->has_aux = true;
229

230
	WARN(ret, "drm_dp_aux_register() failed with error %d\n", ret);
231 232
}

233 234
/***** general DP utility functions *****/

235
#define DP_VOLTAGE_MAX         DP_TRAIN_VOLTAGE_SWING_1200
236
#define DP_PRE_EMPHASIS_MAX    DP_TRAIN_PRE_EMPHASIS_9_5
237 238 239 240 241 242 243 244 245 246

static void dp_get_adjust_train(u8 link_status[DP_LINK_STATUS_SIZE],
				int lane_count,
				u8 train_set[4])
{
	u8 v = 0;
	u8 p = 0;
	int lane;

	for (lane = 0; lane < lane_count; lane++) {
247 248
		u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
249

250
		DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
251 252 253
			  lane,
			  voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
			  pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
254 255 256 257 258 259 260 261

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

	if (v >= DP_VOLTAGE_MAX)
262
		v |= DP_TRAIN_MAX_SWING_REACHED;
263

264 265
	if (p >= DP_PRE_EMPHASIS_MAX)
		p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
266

267
	DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
268 269
		  voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
		  pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
270 271 272 273 274

	for (lane = 0; lane < 4; lane++)
		train_set[lane] = v | p;
}

275 276 277
/* convert bits per color to bits per pixel */
/* get bpc from the EDID */
static int convert_bpc_to_bpp(int bpc)
278
{
279 280 281 282 283
	if (bpc == 0)
		return 24;
	else
		return bpc * 3;
}
284

285 286 287 288 289 290 291
/* get the max pix clock supported by the link rate and lane num */
static int dp_get_max_dp_pix_clock(int link_rate,
				   int lane_num,
				   int bpp)
{
	return (link_rate * lane_num * 8) / bpp;
}
292

293
/***** radeon specific DP functions *****/
294

295 296 297 298 299 300 301 302 303 304 305 306 307
static int radeon_dp_get_max_link_rate(struct drm_connector *connector,
				       u8 dpcd[DP_DPCD_SIZE])
{
	int max_link_rate;

	if (radeon_connector_is_dp12_capable(connector))
		max_link_rate = min(drm_dp_max_link_rate(dpcd), 540000);
	else
		max_link_rate = min(drm_dp_max_link_rate(dpcd), 270000);

	return max_link_rate;
}

308 309 310 311 312 313 314 315
/* First get the min lane# when low rate is used according to pixel clock
 * (prefer low rate), second check max lane# supported by DP panel,
 * if the max lane# < low rate lane# then use max lane# instead.
 */
static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
					u8 dpcd[DP_DPCD_SIZE],
					int pix_clock)
{
316
	int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
317
	int max_link_rate = radeon_dp_get_max_link_rate(connector, dpcd);
318
	int max_lane_num = drm_dp_max_lane_count(dpcd);
319 320 321 322 323 324 325
	int lane_num;
	int max_dp_pix_clock;

	for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
		max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
		if (pix_clock <= max_dp_pix_clock)
			break;
326
	}
327

328
	return lane_num;
329 330
}

331 332 333
static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
				       u8 dpcd[DP_DPCD_SIZE],
				       int pix_clock)
334
{
335
	int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
336 337
	int lane_num, max_pix_clock;

338 339
	if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
	    ENCODER_OBJECT_ID_NUTMEG)
340 341 342 343 344 345 346 347 348 349 350 351 352
		return 270000;

	lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
	max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
	if (pix_clock <= max_pix_clock)
		return 162000;
	max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
	if (pix_clock <= max_pix_clock)
		return 270000;
	if (radeon_connector_is_dp12_capable(connector)) {
		max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
		if (pix_clock <= max_pix_clock)
			return 540000;
353
	}
354

355
	return radeon_dp_get_max_link_rate(connector, dpcd);
356 357
}

358 359
static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
				    int action, int dp_clock,
360
				    u8 ucconfig, u8 lane_num)
361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
{
	DP_ENCODER_SERVICE_PARAMETERS args;
	int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);

	memset(&args, 0, sizeof(args));
	args.ucLinkClock = dp_clock / 10;
	args.ucConfig = ucconfig;
	args.ucAction = action;
	args.ucLaneNum = lane_num;
	args.ucStatus = 0;

	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
	return args.ucStatus;
}

u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
{
	struct drm_device *dev = radeon_connector->base.dev;
	struct radeon_device *rdev = dev->dev_private;

	return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
382
					 radeon_connector->ddc_bus->rec.i2c_id, 0);
383 384
}

385 386 387 388 389 390 391 392
static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
{
	struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
	u8 buf[3];

	if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

393
	if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_SINK_OUI, buf, 3) == 3)
394 395 396
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

397
	if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_BRANCH_OUI, buf, 3) == 3)
398 399 400 401
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

A
Alex Deucher 已提交
402
bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
403
{
404
	struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
405
	u8 msg[DP_DPCD_SIZE];
406 407
	int ret;

408
	ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_DPCD_REV, msg,
409
			       DP_DPCD_SIZE);
410
	if (ret > 0) {
411
		memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
412

413 414
		DRM_DEBUG_KMS("DPCD: %*ph\n", (int)sizeof(dig_connector->dpcd),
			      dig_connector->dpcd);
415 416 417

		radeon_dp_probe_oui(radeon_connector);

A
Alex Deucher 已提交
418
		return true;
419
	}
420
	dig_connector->dpcd[0] = 0;
A
Alex Deucher 已提交
421
	return false;
422 423
}

424 425
int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
			     struct drm_connector *connector)
426 427 428
{
	struct drm_device *dev = encoder->dev;
	struct radeon_device *rdev = dev->dev_private;
429
	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
430
	struct radeon_connector_atom_dig *dig_connector;
431
	int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
432 433
	u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
	u8 tmp;
434 435

	if (!ASIC_IS_DCE4(rdev))
436
		return panel_mode;
437

438 439 440 441 442
	if (!radeon_connector->con_priv)
		return panel_mode;

	dig_connector = radeon_connector->con_priv;

443 444
	if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
		/* DP bridge chips */
445 446 447 448 449 450 451 452 453 454
		if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
				      DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
			if (tmp & 1)
				panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
			else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
				 (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
				panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
			else
				panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
		}
455
	} else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
456
		/* eDP */
457 458 459 460 461
		if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
				      DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
			if (tmp & 1)
				panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
		}
462
	}
463

464
	return panel_mode;
465 466
}

467
void radeon_dp_set_link_config(struct drm_connector *connector,
468
			       const struct drm_display_mode *mode)
469
{
470
	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
471 472 473 474 475 476
	struct radeon_connector_atom_dig *dig_connector;

	if (!radeon_connector->con_priv)
		return;
	dig_connector = radeon_connector->con_priv;

477 478 479 480 481 482 483
	if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
	    (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
		dig_connector->dp_clock =
			radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
		dig_connector->dp_lane_count =
			radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
	}
484 485
}

486
int radeon_dp_mode_valid_helper(struct drm_connector *connector,
487 488
				struct drm_display_mode *mode)
{
489 490 491
	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
	struct radeon_connector_atom_dig *dig_connector;
	int dp_clock;
492

493 494 495 496 497 498 499 500 501 502 503 504
	if (!radeon_connector->con_priv)
		return MODE_CLOCK_HIGH;
	dig_connector = radeon_connector->con_priv;

	dp_clock =
		radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);

	if ((dp_clock == 540000) &&
	    (!radeon_connector_is_dp12_capable(connector)))
		return MODE_CLOCK_HIGH;

	return MODE_OK;
505 506
}

507 508 509 510 511
bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
{
	u8 link_status[DP_LINK_STATUS_SIZE];
	struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;

512 513
	if (drm_dp_dpcd_read_link_status(&radeon_connector->ddc_bus->aux, link_status)
	    <= 0)
514
		return false;
515
	if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
516 517 518 519
		return false;
	return true;
}

520 521 522 523 524 525 526 527 528 529 530 531 532
void radeon_dp_set_rx_power_state(struct drm_connector *connector,
				  u8 power_state)
{
	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
	struct radeon_connector_atom_dig *dig_connector;

	if (!radeon_connector->con_priv)
		return;

	dig_connector = radeon_connector->con_priv;

	/* power up/down the sink */
	if (dig_connector->dpcd[0] >= 0x11) {
533
		drm_dp_dpcd_writeb(&radeon_connector->ddc_bus->aux,
534 535 536 537 538 539
				   DP_SET_POWER, power_state);
		usleep_range(1000, 2000);
	}
}


540 541 542 543 544 545 546 547
struct radeon_dp_link_train_info {
	struct radeon_device *rdev;
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int enc_id;
	int dp_clock;
	int dp_lane_count;
	bool tp3_supported;
548
	u8 dpcd[DP_RECEIVER_CAP_SIZE];
549 550 551
	u8 train_set[4];
	u8 link_status[DP_LINK_STATUS_SIZE];
	u8 tries;
552
	bool use_dpencoder;
553
	struct drm_dp_aux *aux;
554
};
555

556
static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
557
{
558 559 560 561 562 563
	/* set the initial vs/emph on the source */
	atombios_dig_transmitter_setup(dp_info->encoder,
				       ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
				       0, dp_info->train_set[0]); /* sets all lanes at once */

	/* set the vs/emph on the sink */
564 565
	drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET,
			  dp_info->train_set, dp_info->dp_lane_count);
566 567
}

568
static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
569
{
570
	int rtp = 0;
571

572
	/* set training pattern on the source */
573
	if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597
		switch (tp) {
		case DP_TRAINING_PATTERN_1:
			rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
			break;
		case DP_TRAINING_PATTERN_2:
			rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
			break;
		case DP_TRAINING_PATTERN_3:
			rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
			break;
		}
		atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
	} else {
		switch (tp) {
		case DP_TRAINING_PATTERN_1:
			rtp = 0;
			break;
		case DP_TRAINING_PATTERN_2:
			rtp = 1;
			break;
		}
		radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
					  dp_info->dp_clock, dp_info->enc_id, rtp);
	}
598

599
	/* enable training pattern on the sink */
600
	drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp);
601 602
}

603
static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
604
{
605 606
	struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
607
	u8 tmp;
608

609
	/* power up the sink */
610
	radeon_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0);
611 612 613

	/* possibly enable downspread on the sink */
	if (dp_info->dpcd[3] & 0x1)
614 615
		drm_dp_dpcd_writeb(dp_info->aux,
				   DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
616
	else
617 618
		drm_dp_dpcd_writeb(dp_info->aux,
				   DP_DOWNSPREAD_CTRL, 0);
619

620 621
	if ((dp_info->connector->connector_type == DRM_MODE_CONNECTOR_eDP) &&
	    (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)) {
622
		drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1);
623
	}
624

625 626
	/* set the lane count on the sink */
	tmp = dp_info->dp_lane_count;
627
	if (drm_dp_enhanced_frame_cap(dp_info->dpcd))
628
		tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
629
	drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp);
630

631
	/* set the link rate on the sink */
D
Daniel Vetter 已提交
632
	tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
633
	drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp);
634

635
	/* start training on the source */
636
	if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
637 638
		atombios_dig_encoder_setup(dp_info->encoder,
					   ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
639
	else
640 641
		radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
					  dp_info->dp_clock, dp_info->enc_id, 0);
642 643

	/* disable the training pattern on the sink */
644 645 646
	drm_dp_dpcd_writeb(dp_info->aux,
			   DP_TRAINING_PATTERN_SET,
			   DP_TRAINING_PATTERN_DISABLE);
647 648 649

	return 0;
}
650

651 652
static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
{
653 654
	udelay(400);

655
	/* disable the training pattern on the sink */
656 657 658
	drm_dp_dpcd_writeb(dp_info->aux,
			   DP_TRAINING_PATTERN_SET,
			   DP_TRAINING_PATTERN_DISABLE);
659 660

	/* disable the training pattern on the source */
661
	if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
		atombios_dig_encoder_setup(dp_info->encoder,
					   ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
	else
		radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
					  dp_info->dp_clock, dp_info->enc_id, 0);

	return 0;
}

static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
{
	bool clock_recovery;
 	u8 voltage;
	int i;

	radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
	memset(dp_info->train_set, 0, 4);
	radeon_dp_update_vs_emph(dp_info);

	udelay(400);
682

683 684
	/* clock recovery loop */
	clock_recovery = false;
685
	dp_info->tries = 0;
686
	voltage = 0xff;
687
	while (1) {
688
		drm_dp_link_train_clock_recovery_delay(dp_info->dpcd);
689

690 691
		if (drm_dp_dpcd_read_link_status(dp_info->aux,
						 dp_info->link_status) <= 0) {
692
			DRM_ERROR("displayport link status failed\n");
693
			break;
694
		}
695

696
		if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
697 698 699 700
			clock_recovery = true;
			break;
		}

701 702
		for (i = 0; i < dp_info->dp_lane_count; i++) {
			if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
703 704
				break;
		}
705
		if (i == dp_info->dp_lane_count) {
706 707 708 709
			DRM_ERROR("clock recovery reached max voltage\n");
			break;
		}

710 711 712
		if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
			++dp_info->tries;
			if (dp_info->tries == 5) {
713 714 715 716
				DRM_ERROR("clock recovery tried 5 times\n");
				break;
			}
		} else
717
			dp_info->tries = 0;
718

719
		voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
720 721

		/* Compute new train_set as requested by sink */
722 723 724
		dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);

		radeon_dp_update_vs_emph(dp_info);
725
	}
726
	if (!clock_recovery) {
727
		DRM_ERROR("clock recovery failed\n");
728 729
		return -1;
	} else {
730
		DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
731 732
			  dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
			  (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
733
			  DP_TRAIN_PRE_EMPHASIS_SHIFT);
734 735 736
		return 0;
	}
}
737

738 739 740
static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
{
	bool channel_eq;
741

742 743
	if (dp_info->tp3_supported)
		radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
744
	else
745
		radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
746 747

	/* channel equalization loop */
748
	dp_info->tries = 0;
749
	channel_eq = false;
750
	while (1) {
751
		drm_dp_link_train_channel_eq_delay(dp_info->dpcd);
752

753 754
		if (drm_dp_dpcd_read_link_status(dp_info->aux,
						 dp_info->link_status) <= 0) {
755
			DRM_ERROR("displayport link status failed\n");
756
			break;
757
		}
758

759
		if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
760 761 762 763 764
			channel_eq = true;
			break;
		}

		/* Try 5 times */
765
		if (dp_info->tries > 5) {
766 767 768 769 770
			DRM_ERROR("channel eq failed: 5 tries\n");
			break;
		}

		/* Compute new train_set as requested by sink */
771
		dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
772

773 774
		radeon_dp_update_vs_emph(dp_info);
		dp_info->tries++;
775 776
	}

777
	if (!channel_eq) {
778
		DRM_ERROR("channel eq failed\n");
779 780
		return -1;
	} else {
781
		DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
782 783
			  dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
			  (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
784
			  >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
785 786
		return 0;
	}
787 788
}

789 790
void radeon_dp_link_train(struct drm_encoder *encoder,
			  struct drm_connector *connector)
791
{
792 793 794 795 796 797 798
	struct drm_device *dev = encoder->dev;
	struct radeon_device *rdev = dev->dev_private;
	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
	struct radeon_encoder_atom_dig *dig;
	struct radeon_connector *radeon_connector;
	struct radeon_connector_atom_dig *dig_connector;
	struct radeon_dp_link_train_info dp_info;
799 800
	int index;
	u8 tmp, frev, crev;
801

802 803 804
	if (!radeon_encoder->enc_priv)
		return;
	dig = radeon_encoder->enc_priv;
805

806 807 808 809
	radeon_connector = to_radeon_connector(connector);
	if (!radeon_connector->con_priv)
		return;
	dig_connector = radeon_connector->con_priv;
810

811 812 813
	if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
	    (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
		return;
814

815 816 817 818 819 820 821 822 823 824 825 826
	/* DPEncoderService newer than 1.1 can't program properly the
	 * training pattern. When facing such version use the
	 * DIGXEncoderControl (X== 1 | 2)
	 */
	dp_info.use_dpencoder = true;
	index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
	if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
		if (crev > 1) {
			dp_info.use_dpencoder = false;
		}
	}

827 828 829 830 831 832 833 834 835
	dp_info.enc_id = 0;
	if (dig->dig_encoder)
		dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
	else
		dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
	if (dig->linkb)
		dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
	else
		dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
836

837 838 839 840 841 842 843
	if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, DP_MAX_LANE_COUNT, &tmp)
	    == 1) {
		if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
			dp_info.tp3_supported = true;
		else
			dp_info.tp3_supported = false;
	} else {
844
		dp_info.tp3_supported = false;
845
	}
846

847
	memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
848 849 850 851 852
	dp_info.rdev = rdev;
	dp_info.encoder = encoder;
	dp_info.connector = connector;
	dp_info.dp_lane_count = dig_connector->dp_lane_count;
	dp_info.dp_clock = dig_connector->dp_clock;
853
	dp_info.aux = &radeon_connector->ddc_bus->aux;
854 855 856 857 858 859 860 861 862 863

	if (radeon_dp_link_train_init(&dp_info))
		goto done;
	if (radeon_dp_link_train_cr(&dp_info))
		goto done;
	if (radeon_dp_link_train_ce(&dp_info))
		goto done;
done:
	if (radeon_dp_link_train_finish(&dp_info))
		return;
864
}