atombios_dp.c 25.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright 2007-8 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
25
 *          Jerome Glisse
26
 */
27 28
#include <drm/drmP.h>
#include <drm/radeon_drm.h>
29 30 31 32
#include "radeon.h"

#include "atom.h"
#include "atom-bits.h"
33
#include <drm/drm_dp_helper.h>
34

35
/* move these to drm_dp_helper.c/h */
36
#define DP_LINK_CONFIGURATION_SIZE 9
37
#define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
38 39 40 41 42 43 44

static char *voltage_names[] = {
        "0.4V", "0.6V", "0.8V", "1.2V"
};
static char *pre_emph_names[] = {
        "0dB", "3.5dB", "6dB", "9.5dB"
};
45

46
/***** radeon AUX functions *****/
47 48 49 50 51 52

/* Atom needs data in little endian format
 * so swap as appropriate when copying data to
 * or from atom. Note that atom operates on
 * dw units.
 */
53
void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
{
#ifdef __BIG_ENDIAN
	u8 src_tmp[20], dst_tmp[20]; /* used for byteswapping */
	u32 *dst32, *src32;
	int i;

	memcpy(src_tmp, src, num_bytes);
	src32 = (u32 *)src_tmp;
	dst32 = (u32 *)dst_tmp;
	if (to_le) {
		for (i = 0; i < ((num_bytes + 3) / 4); i++)
			dst32[i] = cpu_to_le32(src32[i]);
		memcpy(dst, dst_tmp, num_bytes);
	} else {
		u8 dws = num_bytes & ~3;
		for (i = 0; i < ((num_bytes + 3) / 4); i++)
			dst32[i] = le32_to_cpu(src32[i]);
		memcpy(dst, dst_tmp, dws);
		if (num_bytes % 4) {
			for (i = 0; i < (num_bytes % 4); i++)
				dst[dws+i] = dst_tmp[dws+i];
		}
	}
#else
	memcpy(dst, src, num_bytes);
#endif
}

82 83 84
union aux_channel_transaction {
	PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
	PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
85 86
};

87 88 89 90 91 92 93 94 95 96 97 98 99
static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
				 u8 *send, int send_bytes,
				 u8 *recv, int recv_size,
				 u8 delay, u8 *ack)
{
	struct drm_device *dev = chan->dev;
	struct radeon_device *rdev = dev->dev_private;
	union aux_channel_transaction args;
	int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
	unsigned char *base;
	int recv_bytes;

	memset(&args, 0, sizeof(args));
100

101
	base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
102

103
	radeon_atom_copy_swap(base, send, send_bytes, true);
104

105 106
	args.v1.lpAuxRequest = cpu_to_le16((u16)(0 + 4));
	args.v1.lpDataOut = cpu_to_le16((u16)(16 + 4));
107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
	args.v1.ucDataOutLen = 0;
	args.v1.ucChannelID = chan->rec.i2c_id;
	args.v1.ucDelay = delay / 10;
	if (ASIC_IS_DCE4(rdev))
		args.v2.ucHPD_ID = chan->rec.hpd;

	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);

	*ack = args.v1.ucReplyStatus;

	/* timeout */
	if (args.v1.ucReplyStatus == 1) {
		DRM_DEBUG_KMS("dp_aux_ch timeout\n");
		return -ETIMEDOUT;
	}

	/* flags not zero */
	if (args.v1.ucReplyStatus == 2) {
		DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
		return -EBUSY;
	}

	/* error */
	if (args.v1.ucReplyStatus == 3) {
		DRM_DEBUG_KMS("dp_aux_ch error\n");
		return -EIO;
	}

	recv_bytes = args.v1.ucDataOutLen;
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;

	if (recv && recv_size)
140
		radeon_atom_copy_swap(recv, base + 16, recv_bytes, false);
141 142 143 144

	return recv_bytes;
}

145
#define HEADER_SIZE 4
146

147 148
static ssize_t
radeon_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
149
{
150 151
	struct radeon_i2c_chan *chan =
		container_of(aux, struct radeon_i2c_chan, aux);
152
	int ret;
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
	u8 tx_buf[20];
	size_t tx_size;
	u8 ack, delay = 0;

	if (WARN_ON(msg->size > 16))
		return -E2BIG;

	tx_buf[0] = msg->address & 0xff;
	tx_buf[1] = msg->address >> 8;
	tx_buf[2] = msg->request << 4;
	tx_buf[3] = msg->size - 1;

	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
		tx_size = HEADER_SIZE + msg->size;
		tx_buf[3] |= tx_size << 4;
		memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size);
		ret = radeon_process_aux_ch(chan,
					    tx_buf, tx_size, NULL, 0, delay, &ack);
		if (ret >= 0)
			/* Return payload size. */
			ret = msg->size;
		break;
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
		tx_size = HEADER_SIZE;
		tx_buf[3] |= tx_size << 4;
		ret = radeon_process_aux_ch(chan,
					    tx_buf, tx_size, msg->buffer, msg->size, delay, &ack);
		break;
	default:
		ret = -EINVAL;
		break;
187
	}
188

189 190
	if (ret > 0)
		msg->reply = ack >> 4;
191

192
	return ret;
193 194
}

195
void radeon_dp_aux_init(struct radeon_connector *radeon_connector)
196
{
197
	struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
198

199 200
	dig_connector->dp_i2c_bus->aux.dev = radeon_connector->base.kdev;
	dig_connector->dp_i2c_bus->aux.transfer = radeon_dp_aux_transfer;
201 202 203 204 205 206
}

int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
			 u8 write_byte, u8 *read_byte)
{
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
207
	struct radeon_i2c_chan *auxch = i2c_get_adapdata(adapter);
208 209 210 211 212 213 214 215 216
	u16 address = algo_data->address;
	u8 msg[5];
	u8 reply[2];
	unsigned retry;
	int msg_bytes;
	int reply_bytes = 1;
	int ret;
	u8 ack;

217
	/* Set up the address */
218 219 220
	msg[0] = address;
	msg[1] = address >> 8;

221 222 223 224 225 226 227
	/* Set up the command byte */
	if (mode & MODE_I2C_READ) {
		msg[2] = DP_AUX_I2C_READ << 4;
		msg_bytes = 4;
		msg[3] = msg_bytes << 4;
	} else {
		msg[2] = DP_AUX_I2C_WRITE << 4;
228 229 230
		msg_bytes = 5;
		msg[3] = msg_bytes << 4;
		msg[4] = write_byte;
231 232
	}

233 234 235 236 237 238 239 240
	/* special handling for start/stop */
	if (mode & (MODE_I2C_START | MODE_I2C_STOP))
		msg[3] = 3 << 4;

	/* Set MOT bit for all but stop */
	if ((mode & MODE_I2C_STOP) == 0)
		msg[2] |= DP_AUX_I2C_MOT << 4;

241
	for (retry = 0; retry < 7; retry++) {
242 243
		ret = radeon_process_aux_ch(auxch,
					    msg, msg_bytes, reply, reply_bytes, 0, &ack);
244 245 246
		if (ret == -EBUSY)
			continue;
		else if (ret < 0) {
247 248 249
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
			return ret;
		}
250

251 252
		switch ((ack >> 4) & DP_AUX_NATIVE_REPLY_MASK) {
		case DP_AUX_NATIVE_REPLY_ACK:
253 254 255 256
			/* I2C-over-AUX Reply field is only valid
			 * when paired with AUX ACK.
			 */
			break;
257
		case DP_AUX_NATIVE_REPLY_NACK:
258 259
			DRM_DEBUG_KMS("aux_ch native nack\n");
			return -EREMOTEIO;
260
		case DP_AUX_NATIVE_REPLY_DEFER:
261
			DRM_DEBUG_KMS("aux_ch native defer\n");
262
			usleep_range(500, 600);
263 264 265 266 267
			continue;
		default:
			DRM_ERROR("aux_ch invalid native reply 0x%02x\n", ack);
			return -EREMOTEIO;
		}
268

269 270
		switch ((ack >> 4) & DP_AUX_I2C_REPLY_MASK) {
		case DP_AUX_I2C_REPLY_ACK:
271 272 273
			if (mode == MODE_I2C_READ)
				*read_byte = reply[0];
			return ret;
274
		case DP_AUX_I2C_REPLY_NACK:
275 276
			DRM_DEBUG_KMS("aux_i2c nack\n");
			return -EREMOTEIO;
277
		case DP_AUX_I2C_REPLY_DEFER:
278
			DRM_DEBUG_KMS("aux_i2c defer\n");
279
			usleep_range(400, 500);
280 281 282 283 284 285
			break;
		default:
			DRM_ERROR("aux_i2c invalid reply 0x%02x\n", ack);
			return -EREMOTEIO;
		}
	}
286

287
	DRM_DEBUG_KMS("aux i2c too many retries, giving up\n");
288
	return -EREMOTEIO;
289 290
}

291 292
/***** general DP utility functions *****/

293
#define DP_VOLTAGE_MAX         DP_TRAIN_VOLTAGE_SWING_1200
294
#define DP_PRE_EMPHASIS_MAX    DP_TRAIN_PRE_EMPHASIS_9_5
295 296 297 298 299 300 301 302 303 304

static void dp_get_adjust_train(u8 link_status[DP_LINK_STATUS_SIZE],
				int lane_count,
				u8 train_set[4])
{
	u8 v = 0;
	u8 p = 0;
	int lane;

	for (lane = 0; lane < lane_count; lane++) {
305 306
		u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
307

308
		DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
309 310 311
			  lane,
			  voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
			  pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
312 313 314 315 316 317 318 319

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

	if (v >= DP_VOLTAGE_MAX)
320
		v |= DP_TRAIN_MAX_SWING_REACHED;
321

322 323
	if (p >= DP_PRE_EMPHASIS_MAX)
		p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
324

325
	DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
326 327
		  voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
		  pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
328 329 330 331 332

	for (lane = 0; lane < 4; lane++)
		train_set[lane] = v | p;
}

333 334 335
/* convert bits per color to bits per pixel */
/* get bpc from the EDID */
static int convert_bpc_to_bpp(int bpc)
336
{
337 338 339 340 341
	if (bpc == 0)
		return 24;
	else
		return bpc * 3;
}
342

343 344 345 346 347 348 349
/* get the max pix clock supported by the link rate and lane num */
static int dp_get_max_dp_pix_clock(int link_rate,
				   int lane_num,
				   int bpp)
{
	return (link_rate * lane_num * 8) / bpp;
}
350

351
/***** radeon specific DP functions *****/
352

353 354 355 356 357 358 359 360
/* First get the min lane# when low rate is used according to pixel clock
 * (prefer low rate), second check max lane# supported by DP panel,
 * if the max lane# < low rate lane# then use max lane# instead.
 */
static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
					u8 dpcd[DP_DPCD_SIZE],
					int pix_clock)
{
361
	int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
D
Daniel Vetter 已提交
362
	int max_link_rate = drm_dp_max_link_rate(dpcd);
363
	int max_lane_num = drm_dp_max_lane_count(dpcd);
364 365 366 367 368 369 370
	int lane_num;
	int max_dp_pix_clock;

	for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
		max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
		if (pix_clock <= max_dp_pix_clock)
			break;
371
	}
372

373
	return lane_num;
374 375
}

376 377 378
static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
				       u8 dpcd[DP_DPCD_SIZE],
				       int pix_clock)
379
{
380
	int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
381 382
	int lane_num, max_pix_clock;

383 384
	if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
	    ENCODER_OBJECT_ID_NUTMEG)
385 386 387 388 389 390 391 392 393 394 395 396 397
		return 270000;

	lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
	max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
	if (pix_clock <= max_pix_clock)
		return 162000;
	max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
	if (pix_clock <= max_pix_clock)
		return 270000;
	if (radeon_connector_is_dp12_capable(connector)) {
		max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
		if (pix_clock <= max_pix_clock)
			return 540000;
398
	}
399

D
Daniel Vetter 已提交
400
	return drm_dp_max_link_rate(dpcd);
401 402
}

403 404
static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
				    int action, int dp_clock,
405
				    u8 ucconfig, u8 lane_num)
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
{
	DP_ENCODER_SERVICE_PARAMETERS args;
	int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);

	memset(&args, 0, sizeof(args));
	args.ucLinkClock = dp_clock / 10;
	args.ucConfig = ucconfig;
	args.ucAction = action;
	args.ucLaneNum = lane_num;
	args.ucStatus = 0;

	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
	return args.ucStatus;
}

u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
{
	struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
	struct drm_device *dev = radeon_connector->base.dev;
	struct radeon_device *rdev = dev->dev_private;

	return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
					 dig_connector->dp_i2c_bus->rec.i2c_id, 0);
}

431 432 433 434 435 436 437 438
static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
{
	struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
	u8 buf[3];

	if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

439
	if (drm_dp_dpcd_read(&dig_connector->dp_i2c_bus->aux, DP_SINK_OUI, buf, 3))
440 441 442
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

443
	if (drm_dp_dpcd_read(&dig_connector->dp_i2c_bus->aux, DP_BRANCH_OUI, buf, 3))
444 445 446 447
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

A
Alex Deucher 已提交
448
bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
449
{
450
	struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
451
	u8 msg[DP_DPCD_SIZE];
452
	int ret, i;
453

454 455
	ret = drm_dp_dpcd_read(&dig_connector->dp_i2c_bus->aux, DP_DPCD_REV, msg,
			       DP_DPCD_SIZE);
456
	if (ret > 0) {
457
		memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
458
		DRM_DEBUG_KMS("DPCD: ");
459
		for (i = 0; i < DP_DPCD_SIZE; i++)
460 461
			DRM_DEBUG_KMS("%02x ", msg[i]);
		DRM_DEBUG_KMS("\n");
462 463 464

		radeon_dp_probe_oui(radeon_connector);

A
Alex Deucher 已提交
465
		return true;
466
	}
467
	dig_connector->dpcd[0] = 0;
A
Alex Deucher 已提交
468
	return false;
469 470
}

471 472
int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
			     struct drm_connector *connector)
473 474 475
{
	struct drm_device *dev = encoder->dev;
	struct radeon_device *rdev = dev->dev_private;
476
	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
477
	struct radeon_connector_atom_dig *dig_connector;
478
	int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
479 480
	u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
	u8 tmp;
481 482

	if (!ASIC_IS_DCE4(rdev))
483
		return panel_mode;
484

485 486 487 488 489
	if (!radeon_connector->con_priv)
		return panel_mode;

	dig_connector = radeon_connector->con_priv;

490 491
	if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
		/* DP bridge chips */
492 493
		drm_dp_dpcd_readb(&dig_connector->dp_i2c_bus->aux,
				  DP_EDP_CONFIGURATION_CAP, &tmp);
494 495 496 497
		if (tmp & 1)
			panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
		else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
			 (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
498 499
			panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
		else
500
			panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
501
	} else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
502
		/* eDP */
503 504
		drm_dp_dpcd_readb(&dig_connector->dp_i2c_bus->aux,
				  DP_EDP_CONFIGURATION_CAP, &tmp);
505 506 507
		if (tmp & 1)
			panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
	}
508

509
	return panel_mode;
510 511
}

512
void radeon_dp_set_link_config(struct drm_connector *connector,
513
			       const struct drm_display_mode *mode)
514
{
515
	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
516 517 518 519 520 521
	struct radeon_connector_atom_dig *dig_connector;

	if (!radeon_connector->con_priv)
		return;
	dig_connector = radeon_connector->con_priv;

522 523 524 525 526 527 528
	if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
	    (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
		dig_connector->dp_clock =
			radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
		dig_connector->dp_lane_count =
			radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
	}
529 530
}

531
int radeon_dp_mode_valid_helper(struct drm_connector *connector,
532 533
				struct drm_display_mode *mode)
{
534 535 536
	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
	struct radeon_connector_atom_dig *dig_connector;
	int dp_clock;
537

538 539 540 541 542 543 544 545 546 547 548 549
	if (!radeon_connector->con_priv)
		return MODE_CLOCK_HIGH;
	dig_connector = radeon_connector->con_priv;

	dp_clock =
		radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);

	if ((dp_clock == 540000) &&
	    (!radeon_connector_is_dp12_capable(connector)))
		return MODE_CLOCK_HIGH;

	return MODE_OK;
550 551
}

552 553 554 555 556
bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
{
	u8 link_status[DP_LINK_STATUS_SIZE];
	struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;

557
	if (drm_dp_dpcd_read_link_status(&dig->dp_i2c_bus->aux, link_status) <= 0)
558
		return false;
559
	if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
560 561 562 563
		return false;
	return true;
}

564 565 566 567 568 569 570 571 572 573 574 575 576
void radeon_dp_set_rx_power_state(struct drm_connector *connector,
				  u8 power_state)
{
	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
	struct radeon_connector_atom_dig *dig_connector;

	if (!radeon_connector->con_priv)
		return;

	dig_connector = radeon_connector->con_priv;

	/* power up/down the sink */
	if (dig_connector->dpcd[0] >= 0x11) {
577
		drm_dp_dpcd_writeb(&dig_connector->dp_i2c_bus->aux,
578 579 580 581 582 583
				   DP_SET_POWER, power_state);
		usleep_range(1000, 2000);
	}
}


584 585 586 587 588 589 590 591
struct radeon_dp_link_train_info {
	struct radeon_device *rdev;
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int enc_id;
	int dp_clock;
	int dp_lane_count;
	bool tp3_supported;
592
	u8 dpcd[DP_RECEIVER_CAP_SIZE];
593 594 595
	u8 train_set[4];
	u8 link_status[DP_LINK_STATUS_SIZE];
	u8 tries;
596
	bool use_dpencoder;
597
	struct drm_dp_aux *aux;
598
};
599

600
static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
601
{
602 603 604 605 606 607
	/* set the initial vs/emph on the source */
	atombios_dig_transmitter_setup(dp_info->encoder,
				       ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
				       0, dp_info->train_set[0]); /* sets all lanes at once */

	/* set the vs/emph on the sink */
608 609
	drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET,
			  dp_info->train_set, dp_info->dp_lane_count);
610 611
}

612
static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
613
{
614
	int rtp = 0;
615

616
	/* set training pattern on the source */
617
	if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
		switch (tp) {
		case DP_TRAINING_PATTERN_1:
			rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
			break;
		case DP_TRAINING_PATTERN_2:
			rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
			break;
		case DP_TRAINING_PATTERN_3:
			rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
			break;
		}
		atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
	} else {
		switch (tp) {
		case DP_TRAINING_PATTERN_1:
			rtp = 0;
			break;
		case DP_TRAINING_PATTERN_2:
			rtp = 1;
			break;
		}
		radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
					  dp_info->dp_clock, dp_info->enc_id, rtp);
	}
642

643
	/* enable training pattern on the sink */
644
	drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp);
645 646
}

647
static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
648
{
649 650
	struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
651
	u8 tmp;
652

653
	/* power up the sink */
654
	radeon_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0);
655 656 657

	/* possibly enable downspread on the sink */
	if (dp_info->dpcd[3] & 0x1)
658 659
		drm_dp_dpcd_writeb(dp_info->aux,
				   DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
660
	else
661 662
		drm_dp_dpcd_writeb(dp_info->aux,
				   DP_DOWNSPREAD_CTRL, 0);
663

664 665
	if ((dp_info->connector->connector_type == DRM_MODE_CONNECTOR_eDP) &&
	    (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)) {
666
		drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1);
667
	}
668

669 670
	/* set the lane count on the sink */
	tmp = dp_info->dp_lane_count;
671
	if (drm_dp_enhanced_frame_cap(dp_info->dpcd))
672
		tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
673
	drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp);
674

675
	/* set the link rate on the sink */
D
Daniel Vetter 已提交
676
	tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
677
	drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp);
678

679
	/* start training on the source */
680
	if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
681 682
		atombios_dig_encoder_setup(dp_info->encoder,
					   ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
683
	else
684 685
		radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
					  dp_info->dp_clock, dp_info->enc_id, 0);
686 687

	/* disable the training pattern on the sink */
688 689 690
	drm_dp_dpcd_writeb(dp_info->aux,
			   DP_TRAINING_PATTERN_SET,
			   DP_TRAINING_PATTERN_DISABLE);
691 692 693

	return 0;
}
694

695 696
static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
{
697 698
	udelay(400);

699
	/* disable the training pattern on the sink */
700 701 702
	drm_dp_dpcd_writeb(dp_info->aux,
			   DP_TRAINING_PATTERN_SET,
			   DP_TRAINING_PATTERN_DISABLE);
703 704

	/* disable the training pattern on the source */
705
	if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725
		atombios_dig_encoder_setup(dp_info->encoder,
					   ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
	else
		radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
					  dp_info->dp_clock, dp_info->enc_id, 0);

	return 0;
}

static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
{
	bool clock_recovery;
 	u8 voltage;
	int i;

	radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
	memset(dp_info->train_set, 0, 4);
	radeon_dp_update_vs_emph(dp_info);

	udelay(400);
726

727 728
	/* clock recovery loop */
	clock_recovery = false;
729
	dp_info->tries = 0;
730
	voltage = 0xff;
731
	while (1) {
732
		drm_dp_link_train_clock_recovery_delay(dp_info->dpcd);
733

734 735
		if (drm_dp_dpcd_read_link_status(dp_info->aux,
						 dp_info->link_status) <= 0) {
736
			DRM_ERROR("displayport link status failed\n");
737
			break;
738
		}
739

740
		if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
741 742 743 744
			clock_recovery = true;
			break;
		}

745 746
		for (i = 0; i < dp_info->dp_lane_count; i++) {
			if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
747 748
				break;
		}
749
		if (i == dp_info->dp_lane_count) {
750 751 752 753
			DRM_ERROR("clock recovery reached max voltage\n");
			break;
		}

754 755 756
		if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
			++dp_info->tries;
			if (dp_info->tries == 5) {
757 758 759 760
				DRM_ERROR("clock recovery tried 5 times\n");
				break;
			}
		} else
761
			dp_info->tries = 0;
762

763
		voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
764 765

		/* Compute new train_set as requested by sink */
766 767 768
		dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);

		radeon_dp_update_vs_emph(dp_info);
769
	}
770
	if (!clock_recovery) {
771
		DRM_ERROR("clock recovery failed\n");
772 773
		return -1;
	} else {
774
		DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
775 776
			  dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
			  (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
777
			  DP_TRAIN_PRE_EMPHASIS_SHIFT);
778 779 780
		return 0;
	}
}
781

782 783 784
static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
{
	bool channel_eq;
785

786 787
	if (dp_info->tp3_supported)
		radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
788
	else
789
		radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
790 791

	/* channel equalization loop */
792
	dp_info->tries = 0;
793
	channel_eq = false;
794
	while (1) {
795
		drm_dp_link_train_channel_eq_delay(dp_info->dpcd);
796

797 798
		if (drm_dp_dpcd_read_link_status(dp_info->aux,
						 dp_info->link_status) <= 0) {
799
			DRM_ERROR("displayport link status failed\n");
800
			break;
801
		}
802

803
		if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
804 805 806 807 808
			channel_eq = true;
			break;
		}

		/* Try 5 times */
809
		if (dp_info->tries > 5) {
810 811 812 813 814
			DRM_ERROR("channel eq failed: 5 tries\n");
			break;
		}

		/* Compute new train_set as requested by sink */
815
		dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
816

817 818
		radeon_dp_update_vs_emph(dp_info);
		dp_info->tries++;
819 820
	}

821
	if (!channel_eq) {
822
		DRM_ERROR("channel eq failed\n");
823 824
		return -1;
	} else {
825
		DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
826 827
			  dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
			  (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
828
			  >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
829 830
		return 0;
	}
831 832
}

833 834
void radeon_dp_link_train(struct drm_encoder *encoder,
			  struct drm_connector *connector)
835
{
836 837 838 839 840 841 842
	struct drm_device *dev = encoder->dev;
	struct radeon_device *rdev = dev->dev_private;
	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
	struct radeon_encoder_atom_dig *dig;
	struct radeon_connector *radeon_connector;
	struct radeon_connector_atom_dig *dig_connector;
	struct radeon_dp_link_train_info dp_info;
843 844
	int index;
	u8 tmp, frev, crev;
845

846 847 848
	if (!radeon_encoder->enc_priv)
		return;
	dig = radeon_encoder->enc_priv;
849

850 851 852 853
	radeon_connector = to_radeon_connector(connector);
	if (!radeon_connector->con_priv)
		return;
	dig_connector = radeon_connector->con_priv;
854

855 856 857
	if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
	    (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
		return;
858

859 860 861 862 863 864 865 866 867 868 869 870
	/* DPEncoderService newer than 1.1 can't program properly the
	 * training pattern. When facing such version use the
	 * DIGXEncoderControl (X== 1 | 2)
	 */
	dp_info.use_dpencoder = true;
	index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
	if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
		if (crev > 1) {
			dp_info.use_dpencoder = false;
		}
	}

871 872 873 874 875 876 877 878 879
	dp_info.enc_id = 0;
	if (dig->dig_encoder)
		dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
	else
		dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
	if (dig->linkb)
		dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
	else
		dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
880

881
	drm_dp_dpcd_readb(&dig_connector->dp_i2c_bus->aux, DP_MAX_LANE_COUNT, &tmp);
882 883 884 885 886
	if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
		dp_info.tp3_supported = true;
	else
		dp_info.tp3_supported = false;

887
	memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
888 889 890 891 892
	dp_info.rdev = rdev;
	dp_info.encoder = encoder;
	dp_info.connector = connector;
	dp_info.dp_lane_count = dig_connector->dp_lane_count;
	dp_info.dp_clock = dig_connector->dp_clock;
893
	dp_info.aux = &dig_connector->dp_i2c_bus->aux;
894 895 896 897 898 899 900 901 902 903

	if (radeon_dp_link_train_init(&dp_info))
		goto done;
	if (radeon_dp_link_train_cr(&dp_info))
		goto done;
	if (radeon_dp_link_train_ce(&dp_info))
		goto done;
done:
	if (radeon_dp_link_train_finish(&dp_info))
		return;
904
}