armada-xp.dtsi 3.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 * Device Tree Include file for Marvell Armada XP family SoC
 *
 * Copyright (C) 2012 Marvell
 *
 * Lior Amsalem <alior@marvell.com>
 * Gregory CLEMENT <gregory.clement@free-electrons.com>
 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
 * Ben Dooks <ben.dooks@codethink.co.uk>
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
 * warranty of any kind, whether express or implied.
 *
15
 * Contains definitions specific to the Armada XP SoC that are not
16 17 18 19 20 21 22 23 24
 * common to all Armada SoCs.
 */

/include/ "armada-370-xp.dtsi"

/ {
	model = "Marvell Armada XP family SoC";
	compatible = "marvell,armadaxp", "marvell,armada-370-xp";

25

26 27 28
	soc {
		L2: l2-cache {
			compatible = "marvell,aurora-system-cache";
29
			reg = <0x08000 0x1000>;
30 31 32
			cache-id-part = <0x100>;
			wt-override;
		};
33

34 35 36
		mpic: interrupt-controller@20000 {
		      reg = <0x20a00 0x2d0>,
			    <0x21070 0x58>;
37
		};
38

39
		armada-370-xp-pmsu@22000 {
40
			compatible = "marvell,armada-370-xp-pmsu";
41 42
			reg = <0x22100 0x430>,
			      <0x20800 0x20>;
43
		};
44

45
		serial@12200 {
46
				compatible = "snps,dw-apb-uart";
47
				reg = <0x12200 0x100>;
48 49
				reg-shift = <2>;
				interrupts = <43>;
50
				reg-io-width = <1>;
51 52
				status = "disabled";
		};
53
		serial@12300 {
54
				compatible = "snps,dw-apb-uart";
55
				reg = <0x12300 0x100>;
56 57
				reg-shift = <2>;
				interrupts = <44>;
58
				reg-io-width = <1>;
59 60 61
				status = "disabled";
		};

62
		timer@20300 {
63 64 65
				marvell,timer-25Mhz;
		};

66
		coreclk: mvebu-sar@18230 {
67
			compatible = "marvell,armada-xp-core-clock";
68
			reg = <0x18230 0x08>;
69 70 71
			#clock-cells = <1>;
		};

72
		cpuclk: clock-complex@18700 {
73 74
			#clock-cells = <1>;
			compatible = "marvell,armada-xp-cpu-clock";
75
			reg = <0x18700 0xA0>;
76 77 78
			clocks = <&coreclk 1>;
		};

79
		gateclk: clock-gating-control@18220 {
80
			compatible = "marvell,armada-xp-gating-clock";
81
			reg = <0x18220 0x4>;
82 83 84 85
			clocks = <&coreclk 0>;
			#clock-cells = <1>;
		};

86
		system-controller@18200 {
87
				compatible = "marvell,armada-370-xp-system-controller";
88
				reg = <0x18200 0x500>;
89
		};
90

91
		ethernet@30000 {
92
				compatible = "marvell,armada-370-neta";
93
				reg = <0x30000 0x2500>;
94
				interrupts = <12>;
95
				clocks = <&gateclk 2>;
96 97 98
				status = "disabled";
		};

99
		xor@60900 {
100
			compatible = "marvell,orion-xor";
101 102
			reg = <0x60900 0x100
			       0x60b00 0x100>;
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
			clocks = <&gateclk 22>;
			status = "okay";

			xor10 {
				interrupts = <51>;
				dmacap,memcpy;
				dmacap,xor;
			};
			xor11 {
				interrupts = <52>;
				dmacap,memcpy;
				dmacap,xor;
				dmacap,memset;
			};
		};

119
		xor@f0900 {
120
			compatible = "marvell,orion-xor";
121 122
			reg = <0xF0900 0x100
			       0xF0B00 0x100>;
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
			clocks = <&gateclk 28>;
			status = "okay";

			xor00 {
				interrupts = <94>;
				dmacap,memcpy;
				dmacap,xor;
			};
			xor01 {
				interrupts = <95>;
				dmacap,memcpy;
				dmacap,xor;
				dmacap,memset;
			};
		};
138

139
		usb@50000 {
140 141 142
			clocks = <&gateclk 18>;
		};

143
		usb@51000 {
144 145 146
			clocks = <&gateclk 19>;
		};

147
		usb@52000 {
148
			compatible = "marvell,orion-ehci";
149
			reg = <0x52000 0x500>;
150 151 152 153 154
			interrupts = <47>;
			clocks = <&gateclk 20>;
			status = "disabled";
		};

155
		thermal@182b0 {
156
			compatible = "marvell,armadaxp-thermal";
157 158
			reg = <0x182b0 0x4
			       0x184d0 0x4>;
159 160
			status = "okay";
		};
161 162
	};
};