uasm.c 13.3 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * A small micro-assembler. It is intentionally kept simple, does only
 * support a subset of instructions, and does not try to hide pipeline
 * effects like branch delay slots.
 *
R
Ralf Baechle 已提交
10
 * Copyright (C) 2004, 2005, 2006, 2008	 Thiemo Seufer
11 12
 * Copyright (C) 2005, 2007  Maciej W. Rozycki
 * Copyright (C) 2006  Ralf Baechle (ralf@linux-mips.org)
13
 * Copyright (C) 2012, 2013  MIPS Technologies, Inc.  All rights reserved.
14 15 16 17 18 19 20 21 22 23 24 25
 */

enum fields {
	RS = 0x001,
	RT = 0x002,
	RD = 0x004,
	RE = 0x008,
	SIMM = 0x010,
	UIMM = 0x020,
	BIMM = 0x040,
	JIMM = 0x080,
	FUNC = 0x100,
D
David Daney 已提交
26 27
	SET = 0x200,
	SCIMM = 0x400
28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
};

#define OP_MASK		0x3f
#define OP_SH		26
#define RD_MASK		0x1f
#define RD_SH		11
#define RE_MASK		0x1f
#define RE_SH		6
#define IMM_MASK	0xffff
#define IMM_SH		0
#define JIMM_MASK	0x3ffffff
#define JIMM_SH		0
#define FUNC_MASK	0x3f
#define FUNC_SH		0
#define SET_MASK	0x7
#define SET_SH		0

enum opcode {
	insn_invalid,
47 48 49
	insn_addiu, insn_addu, insn_and, insn_andi, insn_bbit0, insn_bbit1,
	insn_beq, insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl,
	insn_bne, insn_cache, insn_daddiu, insn_daddu, insn_dins, insn_dinsm,
50
	insn_divu, insn_dmfc0, insn_dmtc0, insn_drotr, insn_drotr32, insn_dsll,
51
	insn_dsll32, insn_dsra, insn_dsrl, insn_dsrl32, insn_dsubu, insn_eret,
52 53
	insn_ext, insn_ins, insn_j, insn_jal, insn_jalr, insn_jr, insn_lb,
	insn_ld, insn_ldx, insn_lh, insn_ll, insn_lld, insn_lui, insn_lw,
54 55 56 57 58 59
	insn_lwx, insn_mfc0, insn_mfhc0, insn_mfhi, insn_mflo, insn_mtc0,
	insn_mthc0, insn_mul, insn_or, insn_ori, insn_pref, insn_rfe,
	insn_rotr, insn_sc, insn_scd, insn_sd, insn_sll, insn_sllv, insn_slt,
	insn_sltiu, insn_sltu, insn_sra, insn_srl, insn_srlv, insn_subu,
	insn_sw, insn_sync, insn_syscall, insn_tlbp, insn_tlbr, insn_tlbwi,
	insn_tlbwr, insn_wait, insn_wsbh, insn_xor, insn_xori, insn_yield,
60 61 62 63 64 65 66 67
};

struct insn {
	enum opcode opcode;
	u32 match;
	enum fields fields;
};

68
static inline u32 build_rs(u32 arg)
69
{
70
	WARN(arg & ~RS_MASK, KERN_WARNING "Micro-assembler field overflow\n");
71 72 73 74

	return (arg & RS_MASK) << RS_SH;
}

75
static inline u32 build_rt(u32 arg)
76
{
77
	WARN(arg & ~RT_MASK, KERN_WARNING "Micro-assembler field overflow\n");
78 79 80 81

	return (arg & RT_MASK) << RT_SH;
}

82
static inline u32 build_rd(u32 arg)
83
{
84
	WARN(arg & ~RD_MASK, KERN_WARNING "Micro-assembler field overflow\n");
85 86 87 88

	return (arg & RD_MASK) << RD_SH;
}

89
static inline u32 build_re(u32 arg)
90
{
91
	WARN(arg & ~RE_MASK, KERN_WARNING "Micro-assembler field overflow\n");
92 93 94 95

	return (arg & RE_MASK) << RE_SH;
}

96
static inline u32 build_simm(s32 arg)
97
{
98 99
	WARN(arg > 0x7fff || arg < -0x8000,
	     KERN_WARNING "Micro-assembler field overflow\n");
100 101 102 103

	return arg & 0xffff;
}

104
static inline u32 build_uimm(u32 arg)
105
{
106
	WARN(arg & ~IMM_MASK, KERN_WARNING "Micro-assembler field overflow\n");
107 108 109 110

	return arg & IMM_MASK;
}

111
static inline u32 build_scimm(u32 arg)
D
David Daney 已提交
112
{
113 114
	WARN(arg & ~SCIMM_MASK,
	     KERN_WARNING "Micro-assembler field overflow\n");
D
David Daney 已提交
115 116 117 118

	return (arg & SCIMM_MASK) << SCIMM_SH;
}

119
static inline u32 build_func(u32 arg)
120
{
121
	WARN(arg & ~FUNC_MASK, KERN_WARNING "Micro-assembler field overflow\n");
122 123 124 125

	return arg & FUNC_MASK;
}

126
static inline u32 build_set(u32 arg)
127
{
128
	WARN(arg & ~SET_MASK, KERN_WARNING "Micro-assembler field overflow\n");
129 130 131 132

	return arg & SET_MASK;
}

133
static void build_insn(u32 **buf, enum opcode opc, ...);
134 135 136 137 138

#define I_u1u2u3(op)					\
Ip_u1u2u3(op)						\
{							\
	build_insn(buf, insn##op, a, b, c);		\
139 140
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
141

142 143 144 145 146 147 148
#define I_s3s1s2(op)					\
Ip_s3s1s2(op)						\
{							\
	build_insn(buf, insn##op, b, c, a);		\
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);

149 150 151 152
#define I_u2u1u3(op)					\
Ip_u2u1u3(op)						\
{							\
	build_insn(buf, insn##op, b, a, c);		\
153 154
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
155

156 157 158 159 160 161 162
#define I_u3u2u1(op)					\
Ip_u3u2u1(op)						\
{							\
	build_insn(buf, insn##op, c, b, a);		\
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);

163 164 165 166
#define I_u3u1u2(op)					\
Ip_u3u1u2(op)						\
{							\
	build_insn(buf, insn##op, b, c, a);		\
167 168
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
169 170 171 172 173

#define I_u1u2s3(op)					\
Ip_u1u2s3(op)						\
{							\
	build_insn(buf, insn##op, a, b, c);		\
174 175
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
176 177 178 179 180

#define I_u2s3u1(op)					\
Ip_u2s3u1(op)						\
{							\
	build_insn(buf, insn##op, c, a, b);		\
181 182
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
183 184 185 186 187

#define I_u2u1s3(op)					\
Ip_u2u1s3(op)						\
{							\
	build_insn(buf, insn##op, b, a, c);		\
188 189
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
190

191 192 193 194
#define I_u2u1msbu3(op)					\
Ip_u2u1msbu3(op)					\
{							\
	build_insn(buf, insn##op, b, a, c+d-1, c);	\
195 196
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
197

D
David Daney 已提交
198 199 200 201 202 203 204
#define I_u2u1msb32u3(op)				\
Ip_u2u1msbu3(op)					\
{							\
	build_insn(buf, insn##op, b, a, c+d-33, c);	\
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);

R
Ralf Baechle 已提交
205
#define I_u2u1msbdu3(op)				\
206 207 208 209 210 211
Ip_u2u1msbu3(op)					\
{							\
	build_insn(buf, insn##op, b, a, d-1, c);	\
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);

212 213 214 215
#define I_u1u2(op)					\
Ip_u1u2(op)						\
{							\
	build_insn(buf, insn##op, a, b);		\
216 217
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
218

219 220 221 222 223 224 225
#define I_u2u1(op)					\
Ip_u1u2(op)						\
{							\
	build_insn(buf, insn##op, b, a);		\
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);

226 227 228 229
#define I_u1s2(op)					\
Ip_u1s2(op)						\
{							\
	build_insn(buf, insn##op, a, b);		\
230 231
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
232 233 234 235 236

#define I_u1(op)					\
Ip_u1(op)						\
{							\
	build_insn(buf, insn##op, a);			\
237 238
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
239 240 241 242 243

#define I_0(op)						\
Ip_0(op)						\
{							\
	build_insn(buf, insn##op);			\
244 245
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
246 247 248 249 250 251 252 253 254 255 256 257

I_u2u1s3(_addiu)
I_u3u1u2(_addu)
I_u2u1u3(_andi)
I_u3u1u2(_and)
I_u1u2s3(_beq)
I_u1u2s3(_beql)
I_u1s2(_bgez)
I_u1s2(_bgezl)
I_u1s2(_bltz)
I_u1s2(_bltzl)
I_u1u2s3(_bne)
258
I_u2s3u1(_cache)
259 260 261 262
I_u1u2u3(_dmfc0)
I_u1u2u3(_dmtc0)
I_u2u1s3(_daddiu)
I_u3u1u2(_daddu)
263
I_u1u2(_divu)
264 265 266 267 268
I_u2u1u3(_dsll)
I_u2u1u3(_dsll32)
I_u2u1u3(_dsra)
I_u2u1u3(_dsrl)
I_u2u1u3(_dsrl32)
269
I_u2u1u3(_drotr)
270
I_u2u1u3(_drotr32)
271 272
I_u3u1u2(_dsubu)
I_0(_eret)
273 274
I_u2u1msbdu3(_ext)
I_u2u1msbu3(_ins)
275 276
I_u1(_j)
I_u1(_jal)
P
Paul Burton 已提交
277
I_u2u1(_jalr)
278
I_u1(_jr)
279
I_u2s3u1(_lb)
280
I_u2s3u1(_ld)
281
I_u2s3u1(_lh)
282 283 284 285 286
I_u2s3u1(_ll)
I_u2s3u1(_lld)
I_u1s2(_lui)
I_u2s3u1(_lw)
I_u1u2u3(_mfc0)
287
I_u1u2u3(_mfhc0)
288
I_u1(_mfhi)
289
I_u1(_mflo)
290
I_u1u2u3(_mtc0)
291
I_u1u2u3(_mthc0)
292
I_u3u1u2(_mul)
293
I_u2u1u3(_ori)
R
Ralf Baechle 已提交
294
I_u3u1u2(_or)
295 296 297 298 299
I_0(_rfe)
I_u2s3u1(_sc)
I_u2s3u1(_scd)
I_u2s3u1(_sd)
I_u2u1u3(_sll)
300
I_u3u2u1(_sllv)
301
I_s3s1s2(_slt)
302
I_u2u1s3(_sltiu)
303
I_u3u1u2(_sltu)
304 305
I_u2u1u3(_sra)
I_u2u1u3(_srl)
306
I_u3u2u1(_srlv)
D
David Daney 已提交
307
I_u2u1u3(_rotr)
308 309
I_u3u1u2(_subu)
I_u2s3u1(_sw)
P
Paul Burton 已提交
310
I_u1(_sync)
311
I_0(_tlbp)
D
David Daney 已提交
312
I_0(_tlbr)
313 314
I_0(_tlbwi)
I_0(_tlbwr)
P
Paul Burton 已提交
315
I_u1(_wait);
316
I_u2u1(_wsbh)
317 318
I_u3u1u2(_xor)
I_u2u1u3(_xori)
319
I_u2u1(_yield)
320
I_u2u1msbu3(_dins);
D
David Daney 已提交
321
I_u2u1msb32u3(_dinsm);
D
David Daney 已提交
322
I_u1(_syscall);
323 324
I_u1u2s3(_bbit0);
I_u1u2s3(_bbit1);
325 326
I_u3u1u2(_lwx)
I_u3u1u2(_ldx)
327

328 329
#ifdef CONFIG_CPU_CAVIUM_OCTEON
#include <asm/octeon/octeon.h>
330
void ISAFUNC(uasm_i_pref)(u32 **buf, unsigned int a, signed int b,
331 332 333 334 335 336 337 338 339 340 341
			    unsigned int c)
{
	if (OCTEON_IS_MODEL(OCTEON_CN63XX_PASS1_X) && a <= 24 && a != 5)
		/*
		 * As per erratum Core-14449, replace prefetches 0-4,
		 * 6-24 with 'pref 28'.
		 */
		build_insn(buf, insn_pref, c, 28, b);
	else
		build_insn(buf, insn_pref, c, a, b);
}
342
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_i_pref));
343 344 345 346
#else
I_u2s3u1(_pref)
#endif

347
/* Handle labels. */
348
void ISAFUNC(uasm_build_label)(struct uasm_label **lab, u32 *addr, int lid)
349 350 351 352 353
{
	(*lab)->addr = addr;
	(*lab)->lab = lid;
	(*lab)++;
}
354
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_build_label));
355

356
int ISAFUNC(uasm_in_compat_space_p)(long addr)
357 358 359 360 361 362 363 364
{
	/* Is this address in 32bit compat space? */
#ifdef CONFIG_64BIT
	return (((addr) & 0xffffffff00000000L) == 0xffffffff00000000L);
#else
	return 1;
#endif
}
365
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_in_compat_space_p));
366

367
static int uasm_rel_highest(long val)
368 369 370 371 372 373 374 375
{
#ifdef CONFIG_64BIT
	return ((((val + 0x800080008000L) >> 48) & 0xffff) ^ 0x8000) - 0x8000;
#else
	return 0;
#endif
}

376
static int uasm_rel_higher(long val)
377 378 379 380 381 382 383 384
{
#ifdef CONFIG_64BIT
	return ((((val + 0x80008000L) >> 32) & 0xffff) ^ 0x8000) - 0x8000;
#else
	return 0;
#endif
}

385
int ISAFUNC(uasm_rel_hi)(long val)
386 387 388
{
	return ((((val + 0x8000L) >> 16) & 0xffff) ^ 0x8000) - 0x8000;
}
389
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_rel_hi));
390

391
int ISAFUNC(uasm_rel_lo)(long val)
392 393 394
{
	return ((val & 0xffff) ^ 0x8000) - 0x8000;
}
395
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_rel_lo));
396

397
void ISAFUNC(UASM_i_LA_mostly)(u32 **buf, unsigned int rs, long addr)
398
{
399 400
	if (!ISAFUNC(uasm_in_compat_space_p)(addr)) {
		ISAFUNC(uasm_i_lui)(buf, rs, uasm_rel_highest(addr));
401
		if (uasm_rel_higher(addr))
402 403 404 405 406 407
			ISAFUNC(uasm_i_daddiu)(buf, rs, rs, uasm_rel_higher(addr));
		if (ISAFUNC(uasm_rel_hi(addr))) {
			ISAFUNC(uasm_i_dsll)(buf, rs, rs, 16);
			ISAFUNC(uasm_i_daddiu)(buf, rs, rs,
					ISAFUNC(uasm_rel_hi)(addr));
			ISAFUNC(uasm_i_dsll)(buf, rs, rs, 16);
408
		} else
409
			ISAFUNC(uasm_i_dsll32)(buf, rs, rs, 0);
410
	} else
411
		ISAFUNC(uasm_i_lui)(buf, rs, ISAFUNC(uasm_rel_hi(addr)));
412
}
413
UASM_EXPORT_SYMBOL(ISAFUNC(UASM_i_LA_mostly));
414

415
void ISAFUNC(UASM_i_LA)(u32 **buf, unsigned int rs, long addr)
416
{
417 418 419 420 421
	ISAFUNC(UASM_i_LA_mostly)(buf, rs, addr);
	if (ISAFUNC(uasm_rel_lo(addr))) {
		if (!ISAFUNC(uasm_in_compat_space_p)(addr))
			ISAFUNC(uasm_i_daddiu)(buf, rs, rs,
					ISAFUNC(uasm_rel_lo(addr)));
422
		else
423 424
			ISAFUNC(uasm_i_addiu)(buf, rs, rs,
					ISAFUNC(uasm_rel_lo(addr)));
425 426
	}
}
427
UASM_EXPORT_SYMBOL(ISAFUNC(UASM_i_LA));
428 429

/* Handle relocations. */
430
void ISAFUNC(uasm_r_mips_pc16)(struct uasm_reloc **rel, u32 *addr, int lid)
431 432 433 434 435 436
{
	(*rel)->addr = addr;
	(*rel)->type = R_MIPS_PC16;
	(*rel)->lab = lid;
	(*rel)++;
}
437
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_r_mips_pc16));
438

439 440
static inline void __resolve_relocs(struct uasm_reloc *rel,
				    struct uasm_label *lab);
441

442 443
void ISAFUNC(uasm_resolve_relocs)(struct uasm_reloc *rel,
				  struct uasm_label *lab)
444 445 446 447 448 449 450 451
{
	struct uasm_label *l;

	for (; rel->lab != UASM_LABEL_INVALID; rel++)
		for (l = lab; l->lab != UASM_LABEL_INVALID; l++)
			if (rel->lab == l->lab)
				__resolve_relocs(rel, l);
}
452
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_resolve_relocs));
453

454 455
void ISAFUNC(uasm_move_relocs)(struct uasm_reloc *rel, u32 *first, u32 *end,
			       long off)
456 457 458 459 460
{
	for (; rel->lab != UASM_LABEL_INVALID; rel++)
		if (rel->addr >= first && rel->addr < end)
			rel->addr += off;
}
461
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_move_relocs));
462

463 464
void ISAFUNC(uasm_move_labels)(struct uasm_label *lab, u32 *first, u32 *end,
			       long off)
465 466 467 468 469
{
	for (; lab->lab != UASM_LABEL_INVALID; lab++)
		if (lab->addr >= first && lab->addr < end)
			lab->addr += off;
}
470
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_move_labels));
471

472 473
void ISAFUNC(uasm_copy_handler)(struct uasm_reloc *rel, struct uasm_label *lab,
				u32 *first, u32 *end, u32 *target)
474 475 476 477 478
{
	long off = (long)(target - first);

	memcpy(target, first, (end - first) * sizeof(u32));

479 480
	ISAFUNC(uasm_move_relocs(rel, first, end, off));
	ISAFUNC(uasm_move_labels(lab, first, end, off));
481
}
482
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_copy_handler));
483

484
int ISAFUNC(uasm_insn_has_bdelay)(struct uasm_reloc *rel, u32 *addr)
485 486 487 488 489 490 491 492 493 494
{
	for (; rel->lab != UASM_LABEL_INVALID; rel++) {
		if (rel->addr == addr
		    && (rel->type == R_MIPS_PC16
			|| rel->type == R_MIPS_26))
			return 1;
	}

	return 0;
}
495
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_insn_has_bdelay));
496 497

/* Convenience functions for labeled branches. */
498 499
void ISAFUNC(uasm_il_bltz)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			   int lid)
500 501
{
	uasm_r_mips_pc16(r, *p, lid);
502
	ISAFUNC(uasm_i_bltz)(p, reg, 0);
503
}
504
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bltz));
505

506
void ISAFUNC(uasm_il_b)(u32 **p, struct uasm_reloc **r, int lid)
507 508
{
	uasm_r_mips_pc16(r, *p, lid);
509
	ISAFUNC(uasm_i_b)(p, 0);
510
}
511
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_b));
512

513 514 515 516 517 518 519 520
void ISAFUNC(uasm_il_beq)(u32 **p, struct uasm_reloc **r, unsigned int r1,
			  unsigned int r2, int lid)
{
	uasm_r_mips_pc16(r, *p, lid);
	ISAFUNC(uasm_i_beq)(p, r1, r2, 0);
}
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_beq));

521 522
void ISAFUNC(uasm_il_beqz)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			   int lid)
523 524
{
	uasm_r_mips_pc16(r, *p, lid);
525
	ISAFUNC(uasm_i_beqz)(p, reg, 0);
526
}
527
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_beqz));
528

529 530
void ISAFUNC(uasm_il_beqzl)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			    int lid)
531 532
{
	uasm_r_mips_pc16(r, *p, lid);
533
	ISAFUNC(uasm_i_beqzl)(p, reg, 0);
534
}
535
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_beqzl));
536

537 538
void ISAFUNC(uasm_il_bne)(u32 **p, struct uasm_reloc **r, unsigned int reg1,
			  unsigned int reg2, int lid)
539 540
{
	uasm_r_mips_pc16(r, *p, lid);
541
	ISAFUNC(uasm_i_bne)(p, reg1, reg2, 0);
542
}
543
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bne));
544

545 546
void ISAFUNC(uasm_il_bnez)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			   int lid)
547 548
{
	uasm_r_mips_pc16(r, *p, lid);
549
	ISAFUNC(uasm_i_bnez)(p, reg, 0);
550
}
551
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bnez));
552

553 554
void ISAFUNC(uasm_il_bgezl)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			    int lid)
555 556
{
	uasm_r_mips_pc16(r, *p, lid);
557
	ISAFUNC(uasm_i_bgezl)(p, reg, 0);
558
}
559
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bgezl));
560

561 562
void ISAFUNC(uasm_il_bgez)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			   int lid)
563 564
{
	uasm_r_mips_pc16(r, *p, lid);
565
	ISAFUNC(uasm_i_bgez)(p, reg, 0);
566
}
567
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bgez));
568

569 570
void ISAFUNC(uasm_il_bbit0)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			    unsigned int bit, int lid)
571 572
{
	uasm_r_mips_pc16(r, *p, lid);
573
	ISAFUNC(uasm_i_bbit0)(p, reg, bit, 0);
574
}
575
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bbit0));
576

577 578
void ISAFUNC(uasm_il_bbit1)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			    unsigned int bit, int lid)
579 580
{
	uasm_r_mips_pc16(r, *p, lid);
581
	ISAFUNC(uasm_i_bbit1)(p, reg, bit, 0);
582
}
583
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bbit1));