uasm.c 12.9 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * A small micro-assembler. It is intentionally kept simple, does only
 * support a subset of instructions, and does not try to hide pipeline
 * effects like branch delay slots.
 *
R
Ralf Baechle 已提交
10
 * Copyright (C) 2004, 2005, 2006, 2008	 Thiemo Seufer
11 12
 * Copyright (C) 2005, 2007  Maciej W. Rozycki
 * Copyright (C) 2006  Ralf Baechle (ralf@linux-mips.org)
13
 * Copyright (C) 2012, 2013  MIPS Technologies, Inc.  All rights reserved.
14 15 16 17 18 19 20 21 22 23 24 25
 */

enum fields {
	RS = 0x001,
	RT = 0x002,
	RD = 0x004,
	RE = 0x008,
	SIMM = 0x010,
	UIMM = 0x020,
	BIMM = 0x040,
	JIMM = 0x080,
	FUNC = 0x100,
D
David Daney 已提交
26 27
	SET = 0x200,
	SCIMM = 0x400
28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
};

#define OP_MASK		0x3f
#define OP_SH		26
#define RD_MASK		0x1f
#define RD_SH		11
#define RE_MASK		0x1f
#define RE_SH		6
#define IMM_MASK	0xffff
#define IMM_SH		0
#define JIMM_MASK	0x3ffffff
#define JIMM_SH		0
#define FUNC_MASK	0x3f
#define FUNC_SH		0
#define SET_MASK	0x7
#define SET_SH		0

enum opcode {
	insn_invalid,
47 48 49
	insn_addiu, insn_addu, insn_and, insn_andi, insn_bbit0, insn_bbit1,
	insn_beq, insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl,
	insn_bne, insn_cache, insn_daddiu, insn_daddu, insn_dins, insn_dinsm,
50
	insn_divu, insn_dmfc0, insn_dmtc0, insn_drotr, insn_drotr32, insn_dsll,
51
	insn_dsll32, insn_dsra, insn_dsrl, insn_dsrl32, insn_dsubu, insn_eret,
P
Paul Burton 已提交
52 53
	insn_ext, insn_ins, insn_j, insn_jal, insn_jalr, insn_jr, insn_ld,
	insn_ldx, insn_ll, insn_lld, insn_lui, insn_lw, insn_lwx, insn_mfc0,
54 55 56 57 58
	insn_mfhi, insn_mtc0, insn_or, insn_ori, insn_pref, insn_rfe,
	insn_rotr, insn_sc, insn_scd, insn_sd, insn_sll, insn_sllv, insn_sra,
	insn_srl, insn_srlv, insn_subu, insn_sw, insn_sync, insn_syscall,
	insn_tlbp, insn_tlbr, insn_tlbwi, insn_tlbwr, insn_wait, insn_xor,
	insn_xori, insn_yield,
59 60 61 62 63 64 65 66
};

struct insn {
	enum opcode opcode;
	u32 match;
	enum fields fields;
};

67
static inline u32 build_rs(u32 arg)
68
{
69
	WARN(arg & ~RS_MASK, KERN_WARNING "Micro-assembler field overflow\n");
70 71 72 73

	return (arg & RS_MASK) << RS_SH;
}

74
static inline u32 build_rt(u32 arg)
75
{
76
	WARN(arg & ~RT_MASK, KERN_WARNING "Micro-assembler field overflow\n");
77 78 79 80

	return (arg & RT_MASK) << RT_SH;
}

81
static inline u32 build_rd(u32 arg)
82
{
83
	WARN(arg & ~RD_MASK, KERN_WARNING "Micro-assembler field overflow\n");
84 85 86 87

	return (arg & RD_MASK) << RD_SH;
}

88
static inline u32 build_re(u32 arg)
89
{
90
	WARN(arg & ~RE_MASK, KERN_WARNING "Micro-assembler field overflow\n");
91 92 93 94

	return (arg & RE_MASK) << RE_SH;
}

95
static inline u32 build_simm(s32 arg)
96
{
97 98
	WARN(arg > 0x7fff || arg < -0x8000,
	     KERN_WARNING "Micro-assembler field overflow\n");
99 100 101 102

	return arg & 0xffff;
}

103
static inline u32 build_uimm(u32 arg)
104
{
105
	WARN(arg & ~IMM_MASK, KERN_WARNING "Micro-assembler field overflow\n");
106 107 108 109

	return arg & IMM_MASK;
}

110
static inline u32 build_scimm(u32 arg)
D
David Daney 已提交
111
{
112 113
	WARN(arg & ~SCIMM_MASK,
	     KERN_WARNING "Micro-assembler field overflow\n");
D
David Daney 已提交
114 115 116 117

	return (arg & SCIMM_MASK) << SCIMM_SH;
}

118
static inline u32 build_func(u32 arg)
119
{
120
	WARN(arg & ~FUNC_MASK, KERN_WARNING "Micro-assembler field overflow\n");
121 122 123 124

	return arg & FUNC_MASK;
}

125
static inline u32 build_set(u32 arg)
126
{
127
	WARN(arg & ~SET_MASK, KERN_WARNING "Micro-assembler field overflow\n");
128 129 130 131

	return arg & SET_MASK;
}

132
static void build_insn(u32 **buf, enum opcode opc, ...);
133 134 135 136 137

#define I_u1u2u3(op)					\
Ip_u1u2u3(op)						\
{							\
	build_insn(buf, insn##op, a, b, c);		\
138 139
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
140 141 142 143 144

#define I_u2u1u3(op)					\
Ip_u2u1u3(op)						\
{							\
	build_insn(buf, insn##op, b, a, c);		\
145 146
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
147

148 149 150 151 152 153 154
#define I_u3u2u1(op)					\
Ip_u3u2u1(op)						\
{							\
	build_insn(buf, insn##op, c, b, a);		\
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);

155 156 157 158
#define I_u3u1u2(op)					\
Ip_u3u1u2(op)						\
{							\
	build_insn(buf, insn##op, b, c, a);		\
159 160
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
161 162 163 164 165

#define I_u1u2s3(op)					\
Ip_u1u2s3(op)						\
{							\
	build_insn(buf, insn##op, a, b, c);		\
166 167
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
168 169 170 171 172

#define I_u2s3u1(op)					\
Ip_u2s3u1(op)						\
{							\
	build_insn(buf, insn##op, c, a, b);		\
173 174
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
175 176 177 178 179

#define I_u2u1s3(op)					\
Ip_u2u1s3(op)						\
{							\
	build_insn(buf, insn##op, b, a, c);		\
180 181
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
182

183 184 185 186
#define I_u2u1msbu3(op)					\
Ip_u2u1msbu3(op)					\
{							\
	build_insn(buf, insn##op, b, a, c+d-1, c);	\
187 188
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
189

D
David Daney 已提交
190 191 192 193 194 195 196
#define I_u2u1msb32u3(op)				\
Ip_u2u1msbu3(op)					\
{							\
	build_insn(buf, insn##op, b, a, c+d-33, c);	\
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);

R
Ralf Baechle 已提交
197
#define I_u2u1msbdu3(op)				\
198 199 200 201 202 203
Ip_u2u1msbu3(op)					\
{							\
	build_insn(buf, insn##op, b, a, d-1, c);	\
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);

204 205 206 207
#define I_u1u2(op)					\
Ip_u1u2(op)						\
{							\
	build_insn(buf, insn##op, a, b);		\
208 209
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
210

211 212 213 214 215 216 217
#define I_u2u1(op)					\
Ip_u1u2(op)						\
{							\
	build_insn(buf, insn##op, b, a);		\
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);

218 219 220 221
#define I_u1s2(op)					\
Ip_u1s2(op)						\
{							\
	build_insn(buf, insn##op, a, b);		\
222 223
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
224 225 226 227 228

#define I_u1(op)					\
Ip_u1(op)						\
{							\
	build_insn(buf, insn##op, a);			\
229 230
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
231 232 233 234 235

#define I_0(op)						\
Ip_0(op)						\
{							\
	build_insn(buf, insn##op);			\
236 237
}							\
UASM_EXPORT_SYMBOL(uasm_i##op);
238 239 240 241 242 243 244 245 246 247 248 249

I_u2u1s3(_addiu)
I_u3u1u2(_addu)
I_u2u1u3(_andi)
I_u3u1u2(_and)
I_u1u2s3(_beq)
I_u1u2s3(_beql)
I_u1s2(_bgez)
I_u1s2(_bgezl)
I_u1s2(_bltz)
I_u1s2(_bltzl)
I_u1u2s3(_bne)
250
I_u2s3u1(_cache)
251 252 253 254
I_u1u2u3(_dmfc0)
I_u1u2u3(_dmtc0)
I_u2u1s3(_daddiu)
I_u3u1u2(_daddu)
255
I_u1u2(_divu)
256 257 258 259 260
I_u2u1u3(_dsll)
I_u2u1u3(_dsll32)
I_u2u1u3(_dsra)
I_u2u1u3(_dsrl)
I_u2u1u3(_dsrl32)
261
I_u2u1u3(_drotr)
262
I_u2u1u3(_drotr32)
263 264
I_u3u1u2(_dsubu)
I_0(_eret)
265 266
I_u2u1msbdu3(_ext)
I_u2u1msbu3(_ins)
267 268
I_u1(_j)
I_u1(_jal)
P
Paul Burton 已提交
269
I_u2u1(_jalr)
270 271 272 273 274 275 276
I_u1(_jr)
I_u2s3u1(_ld)
I_u2s3u1(_ll)
I_u2s3u1(_lld)
I_u1s2(_lui)
I_u2s3u1(_lw)
I_u1u2u3(_mfc0)
277
I_u1(_mfhi)
278 279
I_u1u2u3(_mtc0)
I_u2u1u3(_ori)
R
Ralf Baechle 已提交
280
I_u3u1u2(_or)
281 282 283 284 285
I_0(_rfe)
I_u2s3u1(_sc)
I_u2s3u1(_scd)
I_u2s3u1(_sd)
I_u2u1u3(_sll)
286
I_u3u2u1(_sllv)
287 288
I_u2u1u3(_sra)
I_u2u1u3(_srl)
289
I_u3u2u1(_srlv)
D
David Daney 已提交
290
I_u2u1u3(_rotr)
291 292
I_u3u1u2(_subu)
I_u2s3u1(_sw)
P
Paul Burton 已提交
293
I_u1(_sync)
294
I_0(_tlbp)
D
David Daney 已提交
295
I_0(_tlbr)
296 297
I_0(_tlbwi)
I_0(_tlbwr)
P
Paul Burton 已提交
298
I_u1(_wait);
299 300
I_u3u1u2(_xor)
I_u2u1u3(_xori)
301
I_u2u1(_yield)
302
I_u2u1msbu3(_dins);
D
David Daney 已提交
303
I_u2u1msb32u3(_dinsm);
D
David Daney 已提交
304
I_u1(_syscall);
305 306
I_u1u2s3(_bbit0);
I_u1u2s3(_bbit1);
307 308
I_u3u1u2(_lwx)
I_u3u1u2(_ldx)
309

310 311
#ifdef CONFIG_CPU_CAVIUM_OCTEON
#include <asm/octeon/octeon.h>
312
void ISAFUNC(uasm_i_pref)(u32 **buf, unsigned int a, signed int b,
313 314 315 316 317 318 319 320 321 322 323
			    unsigned int c)
{
	if (OCTEON_IS_MODEL(OCTEON_CN63XX_PASS1_X) && a <= 24 && a != 5)
		/*
		 * As per erratum Core-14449, replace prefetches 0-4,
		 * 6-24 with 'pref 28'.
		 */
		build_insn(buf, insn_pref, c, 28, b);
	else
		build_insn(buf, insn_pref, c, a, b);
}
324
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_i_pref));
325 326 327 328
#else
I_u2s3u1(_pref)
#endif

329
/* Handle labels. */
330
void ISAFUNC(uasm_build_label)(struct uasm_label **lab, u32 *addr, int lid)
331 332 333 334 335
{
	(*lab)->addr = addr;
	(*lab)->lab = lid;
	(*lab)++;
}
336
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_build_label));
337

338
int ISAFUNC(uasm_in_compat_space_p)(long addr)
339 340 341 342 343 344 345 346
{
	/* Is this address in 32bit compat space? */
#ifdef CONFIG_64BIT
	return (((addr) & 0xffffffff00000000L) == 0xffffffff00000000L);
#else
	return 1;
#endif
}
347
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_in_compat_space_p));
348

349
static int uasm_rel_highest(long val)
350 351 352 353 354 355 356 357
{
#ifdef CONFIG_64BIT
	return ((((val + 0x800080008000L) >> 48) & 0xffff) ^ 0x8000) - 0x8000;
#else
	return 0;
#endif
}

358
static int uasm_rel_higher(long val)
359 360 361 362 363 364 365 366
{
#ifdef CONFIG_64BIT
	return ((((val + 0x80008000L) >> 32) & 0xffff) ^ 0x8000) - 0x8000;
#else
	return 0;
#endif
}

367
int ISAFUNC(uasm_rel_hi)(long val)
368 369 370
{
	return ((((val + 0x8000L) >> 16) & 0xffff) ^ 0x8000) - 0x8000;
}
371
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_rel_hi));
372

373
int ISAFUNC(uasm_rel_lo)(long val)
374 375 376
{
	return ((val & 0xffff) ^ 0x8000) - 0x8000;
}
377
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_rel_lo));
378

379
void ISAFUNC(UASM_i_LA_mostly)(u32 **buf, unsigned int rs, long addr)
380
{
381 382
	if (!ISAFUNC(uasm_in_compat_space_p)(addr)) {
		ISAFUNC(uasm_i_lui)(buf, rs, uasm_rel_highest(addr));
383
		if (uasm_rel_higher(addr))
384 385 386 387 388 389
			ISAFUNC(uasm_i_daddiu)(buf, rs, rs, uasm_rel_higher(addr));
		if (ISAFUNC(uasm_rel_hi(addr))) {
			ISAFUNC(uasm_i_dsll)(buf, rs, rs, 16);
			ISAFUNC(uasm_i_daddiu)(buf, rs, rs,
					ISAFUNC(uasm_rel_hi)(addr));
			ISAFUNC(uasm_i_dsll)(buf, rs, rs, 16);
390
		} else
391
			ISAFUNC(uasm_i_dsll32)(buf, rs, rs, 0);
392
	} else
393
		ISAFUNC(uasm_i_lui)(buf, rs, ISAFUNC(uasm_rel_hi(addr)));
394
}
395
UASM_EXPORT_SYMBOL(ISAFUNC(UASM_i_LA_mostly));
396

397
void ISAFUNC(UASM_i_LA)(u32 **buf, unsigned int rs, long addr)
398
{
399 400 401 402 403
	ISAFUNC(UASM_i_LA_mostly)(buf, rs, addr);
	if (ISAFUNC(uasm_rel_lo(addr))) {
		if (!ISAFUNC(uasm_in_compat_space_p)(addr))
			ISAFUNC(uasm_i_daddiu)(buf, rs, rs,
					ISAFUNC(uasm_rel_lo(addr)));
404
		else
405 406
			ISAFUNC(uasm_i_addiu)(buf, rs, rs,
					ISAFUNC(uasm_rel_lo(addr)));
407 408
	}
}
409
UASM_EXPORT_SYMBOL(ISAFUNC(UASM_i_LA));
410 411

/* Handle relocations. */
412
void ISAFUNC(uasm_r_mips_pc16)(struct uasm_reloc **rel, u32 *addr, int lid)
413 414 415 416 417 418
{
	(*rel)->addr = addr;
	(*rel)->type = R_MIPS_PC16;
	(*rel)->lab = lid;
	(*rel)++;
}
419
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_r_mips_pc16));
420

421 422
static inline void __resolve_relocs(struct uasm_reloc *rel,
				    struct uasm_label *lab);
423

424 425
void ISAFUNC(uasm_resolve_relocs)(struct uasm_reloc *rel,
				  struct uasm_label *lab)
426 427 428 429 430 431 432 433
{
	struct uasm_label *l;

	for (; rel->lab != UASM_LABEL_INVALID; rel++)
		for (l = lab; l->lab != UASM_LABEL_INVALID; l++)
			if (rel->lab == l->lab)
				__resolve_relocs(rel, l);
}
434
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_resolve_relocs));
435

436 437
void ISAFUNC(uasm_move_relocs)(struct uasm_reloc *rel, u32 *first, u32 *end,
			       long off)
438 439 440 441 442
{
	for (; rel->lab != UASM_LABEL_INVALID; rel++)
		if (rel->addr >= first && rel->addr < end)
			rel->addr += off;
}
443
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_move_relocs));
444

445 446
void ISAFUNC(uasm_move_labels)(struct uasm_label *lab, u32 *first, u32 *end,
			       long off)
447 448 449 450 451
{
	for (; lab->lab != UASM_LABEL_INVALID; lab++)
		if (lab->addr >= first && lab->addr < end)
			lab->addr += off;
}
452
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_move_labels));
453

454 455
void ISAFUNC(uasm_copy_handler)(struct uasm_reloc *rel, struct uasm_label *lab,
				u32 *first, u32 *end, u32 *target)
456 457 458 459 460
{
	long off = (long)(target - first);

	memcpy(target, first, (end - first) * sizeof(u32));

461 462
	ISAFUNC(uasm_move_relocs(rel, first, end, off));
	ISAFUNC(uasm_move_labels(lab, first, end, off));
463
}
464
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_copy_handler));
465

466
int ISAFUNC(uasm_insn_has_bdelay)(struct uasm_reloc *rel, u32 *addr)
467 468 469 470 471 472 473 474 475 476
{
	for (; rel->lab != UASM_LABEL_INVALID; rel++) {
		if (rel->addr == addr
		    && (rel->type == R_MIPS_PC16
			|| rel->type == R_MIPS_26))
			return 1;
	}

	return 0;
}
477
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_insn_has_bdelay));
478 479

/* Convenience functions for labeled branches. */
480 481
void ISAFUNC(uasm_il_bltz)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			   int lid)
482 483
{
	uasm_r_mips_pc16(r, *p, lid);
484
	ISAFUNC(uasm_i_bltz)(p, reg, 0);
485
}
486
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bltz));
487

488
void ISAFUNC(uasm_il_b)(u32 **p, struct uasm_reloc **r, int lid)
489 490
{
	uasm_r_mips_pc16(r, *p, lid);
491
	ISAFUNC(uasm_i_b)(p, 0);
492
}
493
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_b));
494

495 496 497 498 499 500 501 502
void ISAFUNC(uasm_il_beq)(u32 **p, struct uasm_reloc **r, unsigned int r1,
			  unsigned int r2, int lid)
{
	uasm_r_mips_pc16(r, *p, lid);
	ISAFUNC(uasm_i_beq)(p, r1, r2, 0);
}
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_beq));

503 504
void ISAFUNC(uasm_il_beqz)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			   int lid)
505 506
{
	uasm_r_mips_pc16(r, *p, lid);
507
	ISAFUNC(uasm_i_beqz)(p, reg, 0);
508
}
509
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_beqz));
510

511 512
void ISAFUNC(uasm_il_beqzl)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			    int lid)
513 514
{
	uasm_r_mips_pc16(r, *p, lid);
515
	ISAFUNC(uasm_i_beqzl)(p, reg, 0);
516
}
517
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_beqzl));
518

519 520
void ISAFUNC(uasm_il_bne)(u32 **p, struct uasm_reloc **r, unsigned int reg1,
			  unsigned int reg2, int lid)
521 522
{
	uasm_r_mips_pc16(r, *p, lid);
523
	ISAFUNC(uasm_i_bne)(p, reg1, reg2, 0);
524
}
525
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bne));
526

527 528
void ISAFUNC(uasm_il_bnez)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			   int lid)
529 530
{
	uasm_r_mips_pc16(r, *p, lid);
531
	ISAFUNC(uasm_i_bnez)(p, reg, 0);
532
}
533
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bnez));
534

535 536
void ISAFUNC(uasm_il_bgezl)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			    int lid)
537 538
{
	uasm_r_mips_pc16(r, *p, lid);
539
	ISAFUNC(uasm_i_bgezl)(p, reg, 0);
540
}
541
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bgezl));
542

543 544
void ISAFUNC(uasm_il_bgez)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			   int lid)
545 546
{
	uasm_r_mips_pc16(r, *p, lid);
547
	ISAFUNC(uasm_i_bgez)(p, reg, 0);
548
}
549
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bgez));
550

551 552
void ISAFUNC(uasm_il_bbit0)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			    unsigned int bit, int lid)
553 554
{
	uasm_r_mips_pc16(r, *p, lid);
555
	ISAFUNC(uasm_i_bbit0)(p, reg, bit, 0);
556
}
557
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bbit0));
558

559 560
void ISAFUNC(uasm_il_bbit1)(u32 **p, struct uasm_reloc **r, unsigned int reg,
			    unsigned int bit, int lid)
561 562
{
	uasm_r_mips_pc16(r, *p, lid);
563
	ISAFUNC(uasm_i_bbit1)(p, reg, bit, 0);
564
}
565
UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bbit1));