flexcan.c 37.8 KB
Newer Older
1 2 3 4 5
/*
 * flexcan.c - FLEXCAN CAN controller driver
 *
 * Copyright (c) 2005-2006 Varma Electronics Oy
 * Copyright (c) 2009 Sascha Hauer, Pengutronix
6 7
 * Copyright (c) 2010-2017 Pengutronix, Marc Kleine-Budde <kernel@pengutronix.de>
 * Copyright (c) 2014 David Jander, Protonic Holland
8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
 *
 * LICENCE:
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation version 2.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 */

#include <linux/netdevice.h>
#include <linux/can.h>
#include <linux/can/dev.h>
#include <linux/can/error.h>
27
#include <linux/can/led.h>
28
#include <linux/can/rx-offload.h>
29 30 31 32 33
#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/module.h>
34
#include <linux/of.h>
35
#include <linux/of_device.h>
36
#include <linux/platform_device.h>
37
#include <linux/regulator/consumer.h>
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59

#define DRV_NAME			"flexcan"

/* 8 for RX fifo and 2 error handling */
#define FLEXCAN_NAPI_WEIGHT		(8 + 2)

/* FLEXCAN module configuration register (CANMCR) bits */
#define FLEXCAN_MCR_MDIS		BIT(31)
#define FLEXCAN_MCR_FRZ			BIT(30)
#define FLEXCAN_MCR_FEN			BIT(29)
#define FLEXCAN_MCR_HALT		BIT(28)
#define FLEXCAN_MCR_NOT_RDY		BIT(27)
#define FLEXCAN_MCR_WAK_MSK		BIT(26)
#define FLEXCAN_MCR_SOFTRST		BIT(25)
#define FLEXCAN_MCR_FRZ_ACK		BIT(24)
#define FLEXCAN_MCR_SUPV		BIT(23)
#define FLEXCAN_MCR_SLF_WAK		BIT(22)
#define FLEXCAN_MCR_WRN_EN		BIT(21)
#define FLEXCAN_MCR_LPM_ACK		BIT(20)
#define FLEXCAN_MCR_WAK_SRC		BIT(19)
#define FLEXCAN_MCR_DOZE		BIT(18)
#define FLEXCAN_MCR_SRX_DIS		BIT(17)
60
#define FLEXCAN_MCR_IRMQ		BIT(16)
61 62
#define FLEXCAN_MCR_LPRIO_EN		BIT(13)
#define FLEXCAN_MCR_AEN			BIT(12)
63
/* MCR_MAXMB: maximum used MBs is MAXMB + 1 */
64
#define FLEXCAN_MCR_MAXMB(x)		((x) & 0x7f)
65 66 67 68
#define FLEXCAN_MCR_IDAM_A		(0x0 << 8)
#define FLEXCAN_MCR_IDAM_B		(0x1 << 8)
#define FLEXCAN_MCR_IDAM_C		(0x2 << 8)
#define FLEXCAN_MCR_IDAM_D		(0x3 << 8)
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93

/* FLEXCAN control register (CANCTRL) bits */
#define FLEXCAN_CTRL_PRESDIV(x)		(((x) & 0xff) << 24)
#define FLEXCAN_CTRL_RJW(x)		(((x) & 0x03) << 22)
#define FLEXCAN_CTRL_PSEG1(x)		(((x) & 0x07) << 19)
#define FLEXCAN_CTRL_PSEG2(x)		(((x) & 0x07) << 16)
#define FLEXCAN_CTRL_BOFF_MSK		BIT(15)
#define FLEXCAN_CTRL_ERR_MSK		BIT(14)
#define FLEXCAN_CTRL_CLK_SRC		BIT(13)
#define FLEXCAN_CTRL_LPB		BIT(12)
#define FLEXCAN_CTRL_TWRN_MSK		BIT(11)
#define FLEXCAN_CTRL_RWRN_MSK		BIT(10)
#define FLEXCAN_CTRL_SMP		BIT(7)
#define FLEXCAN_CTRL_BOFF_REC		BIT(6)
#define FLEXCAN_CTRL_TSYN		BIT(5)
#define FLEXCAN_CTRL_LBUF		BIT(4)
#define FLEXCAN_CTRL_LOM		BIT(3)
#define FLEXCAN_CTRL_PROPSEG(x)		((x) & 0x07)
#define FLEXCAN_CTRL_ERR_BUS		(FLEXCAN_CTRL_ERR_MSK)
#define FLEXCAN_CTRL_ERR_STATE \
	(FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
	 FLEXCAN_CTRL_BOFF_MSK)
#define FLEXCAN_CTRL_ERR_ALL \
	(FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)

94
/* FLEXCAN control register 2 (CTRL2) bits */
95 96 97 98 99 100 101
#define FLEXCAN_CTRL2_ECRWRE		BIT(29)
#define FLEXCAN_CTRL2_WRMFRZ		BIT(28)
#define FLEXCAN_CTRL2_RFFN(x)		(((x) & 0x0f) << 24)
#define FLEXCAN_CTRL2_TASD(x)		(((x) & 0x1f) << 19)
#define FLEXCAN_CTRL2_MRP		BIT(18)
#define FLEXCAN_CTRL2_RRS		BIT(17)
#define FLEXCAN_CTRL2_EACEN		BIT(16)
102 103 104 105 106 107 108 109 110 111 112 113 114

/* FLEXCAN memory error control register (MECR) bits */
#define FLEXCAN_MECR_ECRWRDIS		BIT(31)
#define FLEXCAN_MECR_HANCEI_MSK		BIT(19)
#define FLEXCAN_MECR_FANCEI_MSK		BIT(18)
#define FLEXCAN_MECR_CEI_MSK		BIT(16)
#define FLEXCAN_MECR_HAERRIE		BIT(15)
#define FLEXCAN_MECR_FAERRIE		BIT(14)
#define FLEXCAN_MECR_EXTERRIE		BIT(13)
#define FLEXCAN_MECR_RERRDIS		BIT(9)
#define FLEXCAN_MECR_ECCDIS		BIT(8)
#define FLEXCAN_MECR_NCEFAFRZ		BIT(7)

115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
/* FLEXCAN error and status register (ESR) bits */
#define FLEXCAN_ESR_TWRN_INT		BIT(17)
#define FLEXCAN_ESR_RWRN_INT		BIT(16)
#define FLEXCAN_ESR_BIT1_ERR		BIT(15)
#define FLEXCAN_ESR_BIT0_ERR		BIT(14)
#define FLEXCAN_ESR_ACK_ERR		BIT(13)
#define FLEXCAN_ESR_CRC_ERR		BIT(12)
#define FLEXCAN_ESR_FRM_ERR		BIT(11)
#define FLEXCAN_ESR_STF_ERR		BIT(10)
#define FLEXCAN_ESR_TX_WRN		BIT(9)
#define FLEXCAN_ESR_RX_WRN		BIT(8)
#define FLEXCAN_ESR_IDLE		BIT(7)
#define FLEXCAN_ESR_TXRX		BIT(6)
#define FLEXCAN_EST_FLT_CONF_SHIFT	(4)
#define FLEXCAN_ESR_FLT_CONF_MASK	(0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
#define FLEXCAN_ESR_FLT_CONF_ACTIVE	(0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
#define FLEXCAN_ESR_FLT_CONF_PASSIVE	(0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
#define FLEXCAN_ESR_BOFF_INT		BIT(2)
#define FLEXCAN_ESR_ERR_INT		BIT(1)
#define FLEXCAN_ESR_WAK_INT		BIT(0)
#define FLEXCAN_ESR_ERR_BUS \
	(FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
	 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
	 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
#define FLEXCAN_ESR_ERR_STATE \
	(FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
#define FLEXCAN_ESR_ERR_ALL \
	(FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
143 144 145
#define FLEXCAN_ESR_ALL_INT \
	(FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
	 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
146 147

/* FLEXCAN interrupt flag register (IFLAG) bits */
148
/* Errata ERR005829 step7: Reserve first valid MB */
149 150
#define FLEXCAN_TX_MB_RESERVED_OFF_FIFO	8
#define FLEXCAN_TX_MB_OFF_FIFO		9
151 152 153 154
#define FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP	0
#define FLEXCAN_TX_MB_OFF_TIMESTAMP		1
#define FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST	(FLEXCAN_TX_MB_OFF_TIMESTAMP + 1)
#define FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST	63
155
#define FLEXCAN_IFLAG_MB(x)		BIT(x)
156 157 158 159 160
#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW	BIT(7)
#define FLEXCAN_IFLAG_RX_FIFO_WARN	BIT(6)
#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE	BIT(5)

/* FLEXCAN message buffers */
161 162
#define FLEXCAN_MB_CODE_MASK		(0xf << 24)
#define FLEXCAN_MB_CODE_RX_BUSY_BIT	(0x1 << 24)
163 164 165
#define FLEXCAN_MB_CODE_RX_INACTIVE	(0x0 << 24)
#define FLEXCAN_MB_CODE_RX_EMPTY	(0x4 << 24)
#define FLEXCAN_MB_CODE_RX_FULL		(0x2 << 24)
166
#define FLEXCAN_MB_CODE_RX_OVERRUN	(0x6 << 24)
167 168 169 170 171 172 173
#define FLEXCAN_MB_CODE_RX_RANSWER	(0xa << 24)

#define FLEXCAN_MB_CODE_TX_INACTIVE	(0x8 << 24)
#define FLEXCAN_MB_CODE_TX_ABORT	(0x9 << 24)
#define FLEXCAN_MB_CODE_TX_DATA		(0xc << 24)
#define FLEXCAN_MB_CODE_TX_TANSWER	(0xe << 24)

174 175 176 177 178 179
#define FLEXCAN_MB_CNT_SRR		BIT(22)
#define FLEXCAN_MB_CNT_IDE		BIT(21)
#define FLEXCAN_MB_CNT_RTR		BIT(20)
#define FLEXCAN_MB_CNT_LENGTH(x)	(((x) & 0xf) << 16)
#define FLEXCAN_MB_CNT_TIMESTAMP(x)	((x) & 0xffff)

180
#define FLEXCAN_TIMEOUT_US		(50)
181

182
/* FLEXCAN hardware feature flags
183 184
 *
 * Below is some version info we got:
185 186 187 188 189 190 191 192
 *    SOC   Version   IP-Version  Glitch- [TR]WRN_INT Memory err RTR re-
 *                                Filter? connected?  detection  ception in MB
 *   MX25  FlexCAN2  03.00.00.00     no        no         no        no
 *   MX28  FlexCAN2  03.00.04.00    yes       yes         no        no
 *   MX35  FlexCAN2  03.00.00.00     no        no         no        no
 *   MX53  FlexCAN2  03.00.00.00    yes        no         no        no
 *   MX6s  FlexCAN3  10.00.12.00    yes       yes         no       yes
 *   VF610 FlexCAN3  ?               no       yes        yes       yes?
193 194 195
 *
 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
 */
196 197
#define FLEXCAN_QUIRK_BROKEN_ERR_STATE	BIT(1) /* [TR]WRN_INT not connected */
#define FLEXCAN_QUIRK_DISABLE_RXFG	BIT(2) /* Disable RX FIFO Global mask */
198 199
#define FLEXCAN_QUIRK_ENABLE_EACEN_RRS	BIT(3) /* Enable EACEN and RRS bit in ctrl2 */
#define FLEXCAN_QUIRK_DISABLE_MECR	BIT(4) /* Disble Memory error detection */
200
#define FLEXCAN_QUIRK_USE_OFF_TIMESTAMP	BIT(5) /* Use timestamp based offloading */
201

202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
/* Structure of the message buffer */
struct flexcan_mb {
	u32 can_ctrl;
	u32 can_id;
	u32 data[2];
};

/* Structure of the hardware registers */
struct flexcan_regs {
	u32 mcr;		/* 0x00 */
	u32 ctrl;		/* 0x04 */
	u32 timer;		/* 0x08 */
	u32 _reserved1;		/* 0x0c */
	u32 rxgmask;		/* 0x10 */
	u32 rx14mask;		/* 0x14 */
	u32 rx15mask;		/* 0x18 */
	u32 ecr;		/* 0x1c */
	u32 esr;		/* 0x20 */
	u32 imask2;		/* 0x24 */
	u32 imask1;		/* 0x28 */
	u32 iflag2;		/* 0x2c */
	u32 iflag1;		/* 0x30 */
224 225 226 227
	union {			/* 0x34 */
		u32 gfwr_mx28;	/* MX28, MX53 */
		u32 ctrl2;	/* MX6, VF610 */
	};
228 229 230 231 232 233
	u32 esr2;		/* 0x38 */
	u32 imeur;		/* 0x3c */
	u32 lrfr;		/* 0x40 */
	u32 crcr;		/* 0x44 */
	u32 rxfgmask;		/* 0x48 */
	u32 rxfir;		/* 0x4c */
234
	u32 _reserved3[12];	/* 0x50 */
235
	struct flexcan_mb mb[64];	/* 0x80 */
236 237 238 239 240 241 242
	/* FIFO-mode:
	 *			MB
	 * 0x080...0x08f	0	RX message buffer
	 * 0x090...0x0df	1-5	reserverd
	 * 0x0e0...0x0ff	6-7	8 entry ID table
	 *				(mx25, mx28, mx35, mx53)
	 * 0x0e0...0x2df	6-7..37	8..128 entry ID table
243
	 *				size conf'ed via ctrl2::RFFN
244 245
	 *				(mx6, vf610)
	 */
246 247 248 249 250
	u32 _reserved4[256];	/* 0x480 */
	u32 rximr[64];		/* 0x880 */
	u32 _reserved5[24];	/* 0x980 */
	u32 gfwr_mx6;		/* 0x9e0 - MX6 */
	u32 _reserved6[63];	/* 0x9e4 */
251 252 253 254 255 256 257 258
	u32 mecr;		/* 0xae0 */
	u32 erriar;		/* 0xae4 */
	u32 erridpr;		/* 0xae8 */
	u32 errippr;		/* 0xaec */
	u32 rerrar;		/* 0xaf0 */
	u32 rerrdr;		/* 0xaf4 */
	u32 rerrsynr;		/* 0xaf8 */
	u32 errsr;		/* 0xafc */
259 260
};

261
struct flexcan_devtype_data {
262
	u32 quirks;		/* quirks needed for different IP cores */
263 264
};

265 266
struct flexcan_priv {
	struct can_priv can;
267
	struct can_rx_offload offload;
268

269
	struct flexcan_regs __iomem *regs;
270 271 272
	struct flexcan_mb __iomem *tx_mb;
	struct flexcan_mb __iomem *tx_mb_reserved;
	u8 tx_mb_idx;
273
	u32 reg_ctrl_default;
274
	u32 reg_imask1_default;
275
	u32 reg_imask2_default;
276

277 278
	struct clk *clk_ipg;
	struct clk *clk_per;
279
	const struct flexcan_devtype_data *devtype_data;
280
	struct regulator *reg_xceiver;
281 282
};

283
static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
284
	.quirks = FLEXCAN_QUIRK_BROKEN_ERR_STATE,
285
};
286

287
static const struct flexcan_devtype_data fsl_imx28_devtype_data;
288

289
static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
290 291
	.quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
		FLEXCAN_QUIRK_USE_OFF_TIMESTAMP,
292
};
293

294
static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
295
	.quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
296
		FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP,
297
};
298

299
static const struct can_bittiming_const flexcan_bittiming_const = {
300 301 302 303 304 305 306 307 308 309 310
	.name = DRV_NAME,
	.tseg1_min = 4,
	.tseg1_max = 16,
	.tseg2_min = 2,
	.tseg2_max = 8,
	.sjw_max = 4,
	.brp_min = 1,
	.brp_max = 256,
	.brp_inc = 1,
};

311
/* Abstract off the read/write for arm versus ppc. This
312 313
 * assumes that PPC uses big-endian registers and everything
 * else uses little-endian registers, independent of CPU
314
 * endianness.
315
 */
316
#if defined(CONFIG_PPC)
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337
static inline u32 flexcan_read(void __iomem *addr)
{
	return in_be32(addr);
}

static inline void flexcan_write(u32 val, void __iomem *addr)
{
	out_be32(addr, val);
}
#else
static inline u32 flexcan_read(void __iomem *addr)
{
	return readl(addr);
}

static inline void flexcan_write(u32 val, void __iomem *addr)
{
	writel(val, addr);
}
#endif

338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
{
	if (!priv->reg_xceiver)
		return 0;

	return regulator_enable(priv->reg_xceiver);
}

static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
{
	if (!priv->reg_xceiver)
		return 0;

	return regulator_disable(priv->reg_xceiver);
}

354
static int flexcan_chip_enable(struct flexcan_priv *priv)
355
{
356
	struct flexcan_regs __iomem *regs = priv->regs;
357
	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
358 359
	u32 reg;

360
	reg = flexcan_read(&regs->mcr);
361
	reg &= ~FLEXCAN_MCR_MDIS;
362
	flexcan_write(reg, &regs->mcr);
363

364
	while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
365
		udelay(10);
366 367 368 369 370

	if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
		return -ETIMEDOUT;

	return 0;
371 372
}

373
static int flexcan_chip_disable(struct flexcan_priv *priv)
374
{
375
	struct flexcan_regs __iomem *regs = priv->regs;
376
	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
377 378
	u32 reg;

379
	reg = flexcan_read(&regs->mcr);
380
	reg |= FLEXCAN_MCR_MDIS;
381
	flexcan_write(reg, &regs->mcr);
382 383

	while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
384
		udelay(10);
385 386 387 388 389

	if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
		return -ETIMEDOUT;

	return 0;
390 391
}

392 393
static int flexcan_chip_freeze(struct flexcan_priv *priv)
{
394
	struct flexcan_regs __iomem *regs = priv->regs;
395 396 397 398 399 400 401 402
	unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
	u32 reg;

	reg = flexcan_read(&regs->mcr);
	reg |= FLEXCAN_MCR_HALT;
	flexcan_write(reg, &regs->mcr);

	while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
403
		udelay(100);
404 405 406 407 408 409 410 411 412

	if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
		return -ETIMEDOUT;

	return 0;
}

static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
{
413
	struct flexcan_regs __iomem *regs = priv->regs;
414 415 416 417 418 419 420 421
	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
	u32 reg;

	reg = flexcan_read(&regs->mcr);
	reg &= ~FLEXCAN_MCR_HALT;
	flexcan_write(reg, &regs->mcr);

	while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
422
		udelay(10);
423 424 425 426 427 428 429

	if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
		return -ETIMEDOUT;

	return 0;
}

430 431
static int flexcan_chip_softreset(struct flexcan_priv *priv)
{
432
	struct flexcan_regs __iomem *regs = priv->regs;
433 434 435 436
	unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;

	flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
	while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
437
		udelay(10);
438 439 440 441 442 443 444

	if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
		return -ETIMEDOUT;

	return 0;
}

445 446
static int __flexcan_get_berr_counter(const struct net_device *dev,
				      struct can_berr_counter *bec)
447 448
{
	const struct flexcan_priv *priv = netdev_priv(dev);
449
	struct flexcan_regs __iomem *regs = priv->regs;
450
	u32 reg = flexcan_read(&regs->ecr);
451 452 453 454 455 456 457

	bec->txerr = (reg >> 0) & 0xff;
	bec->rxerr = (reg >> 8) & 0xff;

	return 0;
}

458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
static int flexcan_get_berr_counter(const struct net_device *dev,
				    struct can_berr_counter *bec)
{
	const struct flexcan_priv *priv = netdev_priv(dev);
	int err;

	err = clk_prepare_enable(priv->clk_ipg);
	if (err)
		return err;

	err = clk_prepare_enable(priv->clk_per);
	if (err)
		goto out_disable_ipg;

	err = __flexcan_get_berr_counter(dev, bec);

	clk_disable_unprepare(priv->clk_per);
 out_disable_ipg:
	clk_disable_unprepare(priv->clk_ipg);

	return err;
}

481 482 483 484 485
static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
{
	const struct flexcan_priv *priv = netdev_priv(dev);
	struct can_frame *cf = (struct can_frame *)skb->data;
	u32 can_id;
486
	u32 data;
487
	u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16);
488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504

	if (can_dropped_invalid_skb(dev, skb))
		return NETDEV_TX_OK;

	netif_stop_queue(dev);

	if (cf->can_id & CAN_EFF_FLAG) {
		can_id = cf->can_id & CAN_EFF_MASK;
		ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
	} else {
		can_id = (cf->can_id & CAN_SFF_MASK) << 18;
	}

	if (cf->can_id & CAN_RTR_FLAG)
		ctrl |= FLEXCAN_MB_CNT_RTR;

	if (cf->can_dlc > 0) {
505
		data = be32_to_cpup((__be32 *)&cf->data[0]);
506
		flexcan_write(data, &priv->tx_mb->data[0]);
507 508
	}
	if (cf->can_dlc > 3) {
509
		data = be32_to_cpup((__be32 *)&cf->data[4]);
510
		flexcan_write(data, &priv->tx_mb->data[1]);
511 512
	}

513 514
	can_put_echo_skb(skb, dev, 0);

515 516
	flexcan_write(can_id, &priv->tx_mb->can_id);
	flexcan_write(ctrl, &priv->tx_mb->can_ctrl);
517

518 519 520 521
	/* Errata ERR005829 step8:
	 * Write twice INACTIVE(0x8) code to first MB.
	 */
	flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
522
		      &priv->tx_mb_reserved->can_ctrl);
523
	flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
524
		      &priv->tx_mb_reserved->can_ctrl);
525

526 527 528
	return NETDEV_TX_OK;
}

529
static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr)
530 531
{
	struct flexcan_priv *priv = netdev_priv(dev);
532 533
	struct sk_buff *skb;
	struct can_frame *cf;
534
	bool rx_errors = false, tx_errors = false;
535

536 537
	skb = alloc_can_err_skb(dev, &cf);
	if (unlikely(!skb))
538
		return;
539

540 541 542
	cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;

	if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
543
		netdev_dbg(dev, "BIT1_ERR irq\n");
544
		cf->data[2] |= CAN_ERR_PROT_BIT1;
545
		tx_errors = true;
546 547
	}
	if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
548
		netdev_dbg(dev, "BIT0_ERR irq\n");
549
		cf->data[2] |= CAN_ERR_PROT_BIT0;
550
		tx_errors = true;
551 552
	}
	if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
553
		netdev_dbg(dev, "ACK_ERR irq\n");
554
		cf->can_id |= CAN_ERR_ACK;
555
		cf->data[3] = CAN_ERR_PROT_LOC_ACK;
556
		tx_errors = true;
557 558
	}
	if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
559
		netdev_dbg(dev, "CRC_ERR irq\n");
560
		cf->data[2] |= CAN_ERR_PROT_BIT;
561
		cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
562
		rx_errors = true;
563 564
	}
	if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
565
		netdev_dbg(dev, "FRM_ERR irq\n");
566
		cf->data[2] |= CAN_ERR_PROT_FORM;
567
		rx_errors = true;
568 569
	}
	if (reg_esr & FLEXCAN_ESR_STF_ERR) {
570
		netdev_dbg(dev, "STF_ERR irq\n");
571
		cf->data[2] |= CAN_ERR_PROT_STUFF;
572
		rx_errors = true;
573 574 575 576 577 578 579 580
	}

	priv->can.can_stats.bus_error++;
	if (rx_errors)
		dev->stats.rx_errors++;
	if (tx_errors)
		dev->stats.tx_errors++;

581
	can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
582 583
}

584
static void flexcan_irq_state(struct net_device *dev, u32 reg_esr)
585 586 587 588
{
	struct flexcan_priv *priv = netdev_priv(dev);
	struct sk_buff *skb;
	struct can_frame *cf;
589
	enum can_state new_state, rx_state, tx_state;
590
	int flt;
591
	struct can_berr_counter bec;
592 593 594

	flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
	if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
595
		tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
596
			CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
597
		rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
598
			CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
599
		new_state = max(tx_state, rx_state);
600
	} else {
601
		__flexcan_get_berr_counter(dev, &bec);
602
		new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
603
			CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
604 605 606
		rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
		tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
	}
607 608 609

	/* state hasn't changed */
	if (likely(new_state == priv->can.state))
610
		return;
611 612 613

	skb = alloc_can_err_skb(dev, &cf);
	if (unlikely(!skb))
614
		return;
615

616 617 618 619 620
	can_change_state(dev, cf, tx_state, rx_state);

	if (unlikely(new_state == CAN_STATE_BUS_OFF))
		can_bus_off(dev);

621 622
	can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
}
623

624 625 626
static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload)
{
	return container_of(offload, struct flexcan_priv, offload);
627 628
}

629 630 631
static unsigned int flexcan_mailbox_read(struct can_rx_offload *offload,
					 struct can_frame *cf,
					 u32 *timestamp, unsigned int n)
632
{
633
	struct flexcan_priv *priv = rx_offload_to_priv(offload);
634
	struct flexcan_regs __iomem *regs = priv->regs;
635 636 637
	struct flexcan_mb __iomem *mb = &regs->mb[n];
	u32 reg_ctrl, reg_id, reg_iflag1;

638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
		u32 code;

		do {
			reg_ctrl = flexcan_read(&mb->can_ctrl);
		} while (reg_ctrl & FLEXCAN_MB_CODE_RX_BUSY_BIT);

		/* is this MB empty? */
		code = reg_ctrl & FLEXCAN_MB_CODE_MASK;
		if ((code != FLEXCAN_MB_CODE_RX_FULL) &&
		    (code != FLEXCAN_MB_CODE_RX_OVERRUN))
			return 0;

		if (code == FLEXCAN_MB_CODE_RX_OVERRUN) {
			/* This MB was overrun, we lost data */
			offload->dev->stats.rx_over_errors++;
			offload->dev->stats.rx_errors++;
		}
	} else {
		reg_iflag1 = flexcan_read(&regs->iflag1);
		if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE))
			return 0;

		reg_ctrl = flexcan_read(&mb->can_ctrl);
	}
663

664 665 666
	/* increase timstamp to full 32 bit */
	*timestamp = reg_ctrl << 16;

667
	reg_id = flexcan_read(&mb->can_id);
668 669 670 671 672 673 674 675 676
	if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
		cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
	else
		cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;

	if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
		cf->can_id |= CAN_RTR_FLAG;
	cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);

677 678
	*(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
	*(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
679 680

	/* mark as read */
681 682 683 684 685 686 687 688 689 690
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
		/* Clear IRQ */
		if (n < 32)
			flexcan_write(BIT(n), &regs->iflag1);
		else
			flexcan_write(BIT(n - 32), &regs->iflag2);
	} else {
		flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
		flexcan_read(&regs->timer);
	}
691

692 693 694
	return 1;
}

695 696 697 698 699 700 701 702 703 704 705 706 707

static inline u64 flexcan_read_reg_iflag_rx(struct flexcan_priv *priv)
{
	struct flexcan_regs __iomem *regs = priv->regs;
	u32 iflag1, iflag2;

	iflag2 = flexcan_read(&regs->iflag2) & priv->reg_imask2_default;
	iflag1 = flexcan_read(&regs->iflag1) & priv->reg_imask1_default &
		~FLEXCAN_IFLAG_MB(priv->tx_mb_idx);

	return (u64)iflag2 << 32 | iflag1;
}

708 709 710 711 712
static irqreturn_t flexcan_irq(int irq, void *dev_id)
{
	struct net_device *dev = dev_id;
	struct net_device_stats *stats = &dev->stats;
	struct flexcan_priv *priv = netdev_priv(dev);
713
	struct flexcan_regs __iomem *regs = priv->regs;
714
	irqreturn_t handled = IRQ_NONE;
715 716
	u32 reg_iflag1, reg_esr;

717
	reg_iflag1 = flexcan_read(&regs->iflag1);
718

719
	/* reception interrupt */
720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
		u64 reg_iflag;
		int ret;

		while ((reg_iflag = flexcan_read_reg_iflag_rx(priv))) {
			handled = IRQ_HANDLED;
			ret = can_rx_offload_irq_offload_timestamp(&priv->offload,
								   reg_iflag);
			if (!ret)
				break;
		}
	} else {
		if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) {
			handled = IRQ_HANDLED;
			can_rx_offload_irq_offload_fifo(&priv->offload);
		}
736

737 738 739 740 741 742 743
		/* FIFO overflow interrupt */
		if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
			handled = IRQ_HANDLED;
			flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
			dev->stats.rx_over_errors++;
			dev->stats.rx_errors++;
		}
744 745 746
	}

	/* transmission complete interrupt */
747
	if (reg_iflag1 & FLEXCAN_IFLAG_MB(priv->tx_mb_idx)) {
748
		handled = IRQ_HANDLED;
749
		stats->tx_bytes += can_get_echo_skb(dev, 0);
750
		stats->tx_packets++;
751
		can_led_event(dev, CAN_LED_EVENT_TX);
752 753

		/* after sending a RTR frame MB is in RX mode */
754
		flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
755 756
			      &priv->tx_mb->can_ctrl);
		flexcan_write(FLEXCAN_IFLAG_MB(priv->tx_mb_idx), &regs->iflag1);
757 758 759
		netif_wake_queue(dev);
	}

760 761
	reg_esr = flexcan_read(&regs->esr);

762 763 764 765 766 767
	/* ACK all bus error and state change IRQ sources */
	if (reg_esr & FLEXCAN_ESR_ALL_INT) {
		handled = IRQ_HANDLED;
		flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
	}

768 769 770 771 772 773 774 775 776
	/* state change interrupt */
	if (reg_esr & FLEXCAN_ESR_ERR_STATE)
		flexcan_irq_state(dev, reg_esr);

	/* bus error IRQ - handle if bus error reporting is activated */
	if ((reg_esr & FLEXCAN_ESR_ERR_BUS) &&
	    (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING))
		flexcan_irq_bus_err(dev, reg_esr);

777
	return handled;
778 779 780 781 782 783
}

static void flexcan_set_bittiming(struct net_device *dev)
{
	const struct flexcan_priv *priv = netdev_priv(dev);
	const struct can_bittiming *bt = &priv->can.bittiming;
784
	struct flexcan_regs __iomem *regs = priv->regs;
785 786
	u32 reg;

787
	reg = flexcan_read(&regs->ctrl);
788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809
	reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
		 FLEXCAN_CTRL_RJW(0x3) |
		 FLEXCAN_CTRL_PSEG1(0x7) |
		 FLEXCAN_CTRL_PSEG2(0x7) |
		 FLEXCAN_CTRL_PROPSEG(0x7) |
		 FLEXCAN_CTRL_LPB |
		 FLEXCAN_CTRL_SMP |
		 FLEXCAN_CTRL_LOM);

	reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
		FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
		FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
		FLEXCAN_CTRL_RJW(bt->sjw - 1) |
		FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);

	if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
		reg |= FLEXCAN_CTRL_LPB;
	if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
		reg |= FLEXCAN_CTRL_LOM;
	if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
		reg |= FLEXCAN_CTRL_SMP;

810
	netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
811
	flexcan_write(reg, &regs->ctrl);
812 813

	/* print chip status */
814 815
	netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
		   flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
816 817
}

818
/* flexcan_chip_start
819 820 821 822 823 824 825
 *
 * this functions is entered with clocks enabled
 *
 */
static int flexcan_chip_start(struct net_device *dev)
{
	struct flexcan_priv *priv = netdev_priv(dev);
826
	struct flexcan_regs __iomem *regs = priv->regs;
827
	u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
828
	int err, i;
829 830

	/* enable module */
831 832 833
	err = flexcan_chip_enable(priv);
	if (err)
		return err;
834 835

	/* soft reset */
836 837
	err = flexcan_chip_softreset(priv);
	if (err)
838
		goto out_chip_disable;
839 840 841

	flexcan_set_bittiming(dev);

842
	/* MCR
843 844 845 846 847 848
	 *
	 * enable freeze
	 * enable fifo
	 * halt now
	 * only supervisor access
	 * enable warning int
849
	 * disable local echo
850
	 * enable individual RX masking
851 852
	 * choose format C
	 * set max mailbox number
853
	 */
854
	reg_mcr = flexcan_read(&regs->mcr);
855
	reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
856 857 858 859 860 861 862 863 864 865 866
	reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT | FLEXCAN_MCR_SUPV |
		FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS | FLEXCAN_MCR_IRMQ |
		FLEXCAN_MCR_IDAM_C;

	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
		reg_mcr &= ~FLEXCAN_MCR_FEN;
		reg_mcr |= FLEXCAN_MCR_MAXMB(priv->offload.mb_last);
	} else {
		reg_mcr |= FLEXCAN_MCR_FEN |
			FLEXCAN_MCR_MAXMB(priv->tx_mb_idx);
	}
867
	netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
868
	flexcan_write(reg_mcr, &regs->mcr);
869

870
	/* CTRL
871 872 873 874 875 876 877 878 879 880
	 *
	 * disable timer sync feature
	 *
	 * disable auto busoff recovery
	 * transmit lowest buffer first
	 *
	 * enable tx and rx warning interrupt
	 * enable bus off interrupt
	 * (== FLEXCAN_CTRL_ERR_STATE)
	 */
881
	reg_ctrl = flexcan_read(&regs->ctrl);
882 883
	reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
	reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
884
		FLEXCAN_CTRL_ERR_STATE;
885 886

	/* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
887 888 889
	 * on most Flexcan cores, too. Otherwise we don't get
	 * any error warning or passive interrupts.
	 */
890
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_ERR_STATE ||
891 892
	    priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
		reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
893 894
	else
		reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
895 896 897

	/* save for later use */
	priv->reg_ctrl_default = reg_ctrl;
898 899
	/* leave interrupts disabled for now */
	reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
900
	netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
901
	flexcan_write(reg_ctrl, &regs->ctrl);
902

903 904 905 906 907 908
	if ((priv->devtype_data->quirks & FLEXCAN_QUIRK_ENABLE_EACEN_RRS)) {
		reg_ctrl2 = flexcan_read(&regs->ctrl2);
		reg_ctrl2 |= FLEXCAN_CTRL2_EACEN | FLEXCAN_CTRL2_RRS;
		flexcan_write(reg_ctrl2, &regs->ctrl2);
	}

909
	/* clear and invalidate all mailboxes first */
910
	for (i = priv->tx_mb_idx; i < ARRAY_SIZE(regs->mb); i++) {
911
		flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
912
			      &regs->mb[i].can_ctrl);
913 914
	}

915 916 917 918 919 920
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
		for (i = priv->offload.mb_first; i <= priv->offload.mb_last; i++)
			flexcan_write(FLEXCAN_MB_CODE_RX_EMPTY,
				      &regs->mb[i].can_ctrl);
	}

921 922
	/* Errata ERR005829: mark first TX mailbox as INACTIVE */
	flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
923
		      &priv->tx_mb_reserved->can_ctrl);
924

925 926
	/* mark TX mailbox as INACTIVE */
	flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
927
		      &priv->tx_mb->can_ctrl);
928

929
	/* acceptance mask/acceptance code (accept everything) */
930 931 932
	flexcan_write(0x0, &regs->rxgmask);
	flexcan_write(0x0, &regs->rx14mask);
	flexcan_write(0x0, &regs->rx15mask);
933

934
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
935 936
		flexcan_write(0x0, &regs->rxfgmask);

937 938 939 940
	/* clear acceptance filters */
	for (i = 0; i < ARRAY_SIZE(regs->mb); i++)
		flexcan_write(0, &regs->rximr[i]);

941
	/* On Vybrid, disable memory error detection interrupts
942 943 944 945 946
	 * and freeze mode.
	 * This also works around errata e5295 which generates
	 * false positive memory errors and put the device in
	 * freeze mode.
	 */
947
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
948
		/* Follow the protocol as described in "Detection
949 950 951
		 * and Correction of Memory Errors" to write to
		 * MECR register
		 */
952 953 954
		reg_ctrl2 = flexcan_read(&regs->ctrl2);
		reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
		flexcan_write(reg_ctrl2, &regs->ctrl2);
955 956 957 958 959

		reg_mecr = flexcan_read(&regs->mecr);
		reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
		flexcan_write(reg_mecr, &regs->mecr);
		reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
960
			      FLEXCAN_MECR_FANCEI_MSK);
961 962 963
		flexcan_write(reg_mecr, &regs->mecr);
	}

964 965
	err = flexcan_transceiver_enable(priv);
	if (err)
966
		goto out_chip_disable;
967 968

	/* synchronize with the can bus */
969 970 971
	err = flexcan_chip_unfreeze(priv);
	if (err)
		goto out_transceiver_disable;
972 973 974

	priv->can.state = CAN_STATE_ERROR_ACTIVE;

975 976 977
	/* enable interrupts atomically */
	disable_irq(dev->irq);
	flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
978
	flexcan_write(priv->reg_imask1_default, &regs->imask1);
979
	flexcan_write(priv->reg_imask2_default, &regs->imask2);
980
	enable_irq(dev->irq);
981 982

	/* print chip status */
983 984
	netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
		   flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
985 986 987

	return 0;

988 989 990
 out_transceiver_disable:
	flexcan_transceiver_disable(priv);
 out_chip_disable:
991 992 993 994
	flexcan_chip_disable(priv);
	return err;
}

995
/* flexcan_chip_stop
996 997 998 999 1000 1001
 *
 * this functions is entered with clocks enabled
 */
static void flexcan_chip_stop(struct net_device *dev)
{
	struct flexcan_priv *priv = netdev_priv(dev);
1002
	struct flexcan_regs __iomem *regs = priv->regs;
1003

1004 1005 1006
	/* freeze + disable module */
	flexcan_chip_freeze(priv);
	flexcan_chip_disable(priv);
1007

1008
	/* Disable all interrupts */
1009
	flexcan_write(0, &regs->imask2);
1010 1011 1012 1013
	flexcan_write(0, &regs->imask1);
	flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
		      &regs->ctrl);

1014
	flexcan_transceiver_disable(priv);
1015 1016 1017 1018 1019 1020 1021 1022
	priv->can.state = CAN_STATE_STOPPED;
}

static int flexcan_open(struct net_device *dev)
{
	struct flexcan_priv *priv = netdev_priv(dev);
	int err;

1023 1024 1025 1026 1027 1028 1029
	err = clk_prepare_enable(priv->clk_ipg);
	if (err)
		return err;

	err = clk_prepare_enable(priv->clk_per);
	if (err)
		goto out_disable_ipg;
1030 1031 1032

	err = open_candev(dev);
	if (err)
1033
		goto out_disable_per;
1034 1035 1036 1037 1038 1039 1040 1041

	err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
	if (err)
		goto out_close;

	/* start chip and queuing */
	err = flexcan_chip_start(dev);
	if (err)
1042
		goto out_free_irq;
1043 1044 1045

	can_led_event(dev, CAN_LED_EVENT_OPEN);

1046
	can_rx_offload_enable(&priv->offload);
1047 1048 1049 1050
	netif_start_queue(dev);

	return 0;

1051 1052
 out_free_irq:
	free_irq(dev->irq, dev);
1053 1054
 out_close:
	close_candev(dev);
1055
 out_disable_per:
1056
	clk_disable_unprepare(priv->clk_per);
1057
 out_disable_ipg:
1058
	clk_disable_unprepare(priv->clk_ipg);
1059 1060 1061 1062 1063 1064 1065 1066 1067

	return err;
}

static int flexcan_close(struct net_device *dev)
{
	struct flexcan_priv *priv = netdev_priv(dev);

	netif_stop_queue(dev);
1068
	can_rx_offload_disable(&priv->offload);
1069 1070 1071
	flexcan_chip_stop(dev);

	free_irq(dev->irq, dev);
1072 1073
	clk_disable_unprepare(priv->clk_per);
	clk_disable_unprepare(priv->clk_ipg);
1074 1075 1076

	close_candev(dev);

1077 1078
	can_led_event(dev, CAN_LED_EVENT_STOP);

1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	return 0;
}

static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
{
	int err;

	switch (mode) {
	case CAN_MODE_START:
		err = flexcan_chip_start(dev);
		if (err)
			return err;

		netif_wake_queue(dev);
		break;

	default:
		return -EOPNOTSUPP;
	}

	return 0;
}

static const struct net_device_ops flexcan_netdev_ops = {
	.ndo_open	= flexcan_open,
	.ndo_stop	= flexcan_close,
	.ndo_start_xmit	= flexcan_start_xmit,
1106
	.ndo_change_mtu = can_change_mtu,
1107 1108
};

B
Bill Pemberton 已提交
1109
static int register_flexcandev(struct net_device *dev)
1110 1111
{
	struct flexcan_priv *priv = netdev_priv(dev);
1112
	struct flexcan_regs __iomem *regs = priv->regs;
1113 1114
	u32 reg, err;

1115 1116 1117 1118 1119 1120 1121
	err = clk_prepare_enable(priv->clk_ipg);
	if (err)
		return err;

	err = clk_prepare_enable(priv->clk_per);
	if (err)
		goto out_disable_ipg;
1122 1123

	/* select "bus clock", chip must be disabled */
1124 1125 1126
	err = flexcan_chip_disable(priv);
	if (err)
		goto out_disable_per;
1127
	reg = flexcan_read(&regs->ctrl);
1128
	reg |= FLEXCAN_CTRL_CLK_SRC;
1129
	flexcan_write(reg, &regs->ctrl);
1130

1131 1132 1133
	err = flexcan_chip_enable(priv);
	if (err)
		goto out_chip_disable;
1134 1135

	/* set freeze, halt and activate FIFO, restrict register access */
1136
	reg = flexcan_read(&regs->mcr);
1137 1138
	reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
		FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
1139
	flexcan_write(reg, &regs->mcr);
1140

1141
	/* Currently we only support newer versions of this core
1142 1143 1144
	 * featuring a RX hardware FIFO (although this driver doesn't
	 * make use of it on some cores). Older cores, found on some
	 * Coldfire derivates are not tested.
1145
	 */
1146
	reg = flexcan_read(&regs->mcr);
1147
	if (!(reg & FLEXCAN_MCR_FEN)) {
1148
		netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
1149
		err = -ENODEV;
1150
		goto out_chip_disable;
1151 1152 1153 1154 1155
	}

	err = register_candev(dev);

	/* disable core and turn off clocks */
1156
 out_chip_disable:
1157
	flexcan_chip_disable(priv);
1158
 out_disable_per:
1159
	clk_disable_unprepare(priv->clk_per);
1160
 out_disable_ipg:
1161
	clk_disable_unprepare(priv->clk_ipg);
1162 1163 1164 1165

	return err;
}

B
Bill Pemberton 已提交
1166
static void unregister_flexcandev(struct net_device *dev)
1167 1168 1169 1170
{
	unregister_candev(dev);
}

1171 1172
static const struct of_device_id flexcan_of_match[] = {
	{ .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
1173 1174
	{ .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
	{ .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
1175
	{ .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
1176 1177
	{ /* sentinel */ },
};
1178
MODULE_DEVICE_TABLE(of, flexcan_of_match);
1179 1180 1181 1182 1183

static const struct platform_device_id flexcan_id_table[] = {
	{ .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
	{ /* sentinel */ },
};
1184
MODULE_DEVICE_TABLE(platform, flexcan_id_table);
1185

B
Bill Pemberton 已提交
1186
static int flexcan_probe(struct platform_device *pdev)
1187
{
1188
	const struct of_device_id *of_id;
1189
	const struct flexcan_devtype_data *devtype_data;
1190 1191
	struct net_device *dev;
	struct flexcan_priv *priv;
1192
	struct regulator *reg_xceiver;
1193
	struct resource *mem;
1194
	struct clk *clk_ipg = NULL, *clk_per = NULL;
1195
	struct flexcan_regs __iomem *regs;
1196
	int err, irq;
1197 1198
	u32 clock_freq = 0;

1199 1200 1201 1202 1203 1204
	reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
	if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
		return -EPROBE_DEFER;
	else if (IS_ERR(reg_xceiver))
		reg_xceiver = NULL;

1205 1206
	if (pdev->dev.of_node)
		of_property_read_u32(pdev->dev.of_node,
1207
				     "clock-frequency", &clock_freq);
1208 1209

	if (!clock_freq) {
1210 1211 1212
		clk_ipg = devm_clk_get(&pdev->dev, "ipg");
		if (IS_ERR(clk_ipg)) {
			dev_err(&pdev->dev, "no ipg clock defined\n");
1213
			return PTR_ERR(clk_ipg);
1214 1215 1216 1217 1218
		}

		clk_per = devm_clk_get(&pdev->dev, "per");
		if (IS_ERR(clk_per)) {
			dev_err(&pdev->dev, "no per clock defined\n");
1219
			return PTR_ERR(clk_per);
1220
		}
1221
		clock_freq = clk_get_rate(clk_per);
1222 1223 1224 1225
	}

	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
1226 1227
	if (irq <= 0)
		return -ENODEV;
1228

1229 1230 1231
	regs = devm_ioremap_resource(&pdev->dev, mem);
	if (IS_ERR(regs))
		return PTR_ERR(regs);
1232

1233 1234 1235
	of_id = of_match_device(flexcan_of_match, &pdev->dev);
	if (of_id) {
		devtype_data = of_id->data;
1236
	} else if (platform_get_device_id(pdev)->driver_data) {
1237
		devtype_data = (struct flexcan_devtype_data *)
1238
			platform_get_device_id(pdev)->driver_data;
1239
	} else {
1240
		return -ENODEV;
1241 1242
	}

1243 1244 1245 1246
	dev = alloc_candev(sizeof(struct flexcan_priv), 1);
	if (!dev)
		return -ENOMEM;

1247 1248 1249
	platform_set_drvdata(pdev, dev);
	SET_NETDEV_DEV(dev, &pdev->dev);

1250 1251
	dev->netdev_ops = &flexcan_netdev_ops;
	dev->irq = irq;
1252
	dev->flags |= IFF_ECHO;
1253 1254

	priv = netdev_priv(dev);
1255
	priv->can.clock.freq = clock_freq;
1256 1257 1258 1259 1260 1261
	priv->can.bittiming_const = &flexcan_bittiming_const;
	priv->can.do_set_mode = flexcan_set_mode;
	priv->can.do_get_berr_counter = flexcan_get_berr_counter;
	priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
		CAN_CTRLMODE_LISTENONLY	| CAN_CTRLMODE_3_SAMPLES |
		CAN_CTRLMODE_BERR_REPORTING;
1262
	priv->regs = regs;
1263 1264
	priv->clk_ipg = clk_ipg;
	priv->clk_per = clk_per;
1265
	priv->devtype_data = devtype_data;
1266
	priv->reg_xceiver = reg_xceiver;
1267

1268 1269 1270 1271 1272 1273 1274
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
		priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_TIMESTAMP;
		priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP];
	} else {
		priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_FIFO;
		priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_FIFO];
	}
1275 1276
	priv->tx_mb = &regs->mb[priv->tx_mb_idx];

1277 1278
	priv->reg_imask1_default = FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
	priv->reg_imask2_default = 0;
1279

1280
	priv->offload.mailbox_read = flexcan_mailbox_read;
1281

1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
	if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
		u64 imask;

		priv->offload.mb_first = FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST;
		priv->offload.mb_last = FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST;

		imask = GENMASK_ULL(priv->offload.mb_last, priv->offload.mb_first);
		priv->reg_imask1_default |= imask;
		priv->reg_imask2_default |= imask >> 32;

		err = can_rx_offload_add_timestamp(dev, &priv->offload);
	} else {
		priv->reg_imask1_default |= FLEXCAN_IFLAG_RX_FIFO_OVERFLOW |
			FLEXCAN_IFLAG_RX_FIFO_AVAILABLE;
		err = can_rx_offload_add_fifo(dev, &priv->offload, FLEXCAN_NAPI_WEIGHT);
	}
1298 1299
	if (err)
		goto failed_offload;
1300 1301 1302 1303 1304 1305 1306

	err = register_flexcandev(dev);
	if (err) {
		dev_err(&pdev->dev, "registering netdev failed\n");
		goto failed_register;
	}

1307 1308
	devm_can_led_init(dev);

1309
	dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
1310
		 priv->regs, dev->irq);
1311 1312 1313

	return 0;

1314
 failed_offload:
1315 1316 1317 1318 1319
 failed_register:
	free_candev(dev);
	return err;
}

B
Bill Pemberton 已提交
1320
static int flexcan_remove(struct platform_device *pdev)
1321 1322
{
	struct net_device *dev = platform_get_drvdata(pdev);
1323
	struct flexcan_priv *priv = netdev_priv(dev);
1324 1325

	unregister_flexcandev(dev);
1326
	can_rx_offload_del(&priv->offload);
1327 1328
	free_candev(dev);

1329 1330 1331
	return 0;
}

1332
static int __maybe_unused flexcan_suspend(struct device *device)
E
Eric Bénard 已提交
1333
{
1334
	struct net_device *dev = dev_get_drvdata(device);
E
Eric Bénard 已提交
1335
	struct flexcan_priv *priv = netdev_priv(dev);
1336
	int err;
E
Eric Bénard 已提交
1337 1338

	if (netif_running(dev)) {
1339 1340 1341
		err = flexcan_chip_disable(priv);
		if (err)
			return err;
E
Eric Bénard 已提交
1342 1343 1344 1345 1346 1347 1348 1349
		netif_stop_queue(dev);
		netif_device_detach(dev);
	}
	priv->can.state = CAN_STATE_SLEEPING;

	return 0;
}

1350
static int __maybe_unused flexcan_resume(struct device *device)
E
Eric Bénard 已提交
1351
{
1352
	struct net_device *dev = dev_get_drvdata(device);
E
Eric Bénard 已提交
1353
	struct flexcan_priv *priv = netdev_priv(dev);
1354
	int err;
E
Eric Bénard 已提交
1355 1356 1357 1358 1359

	priv->can.state = CAN_STATE_ERROR_ACTIVE;
	if (netif_running(dev)) {
		netif_device_attach(dev);
		netif_start_queue(dev);
1360 1361 1362
		err = flexcan_chip_enable(priv);
		if (err)
			return err;
E
Eric Bénard 已提交
1363
	}
1364
	return 0;
E
Eric Bénard 已提交
1365
}
1366 1367

static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
E
Eric Bénard 已提交
1368

1369
static struct platform_driver flexcan_driver = {
1370 1371
	.driver = {
		.name = DRV_NAME,
1372
		.pm = &flexcan_pm_ops,
1373 1374
		.of_match_table = flexcan_of_match,
	},
1375
	.probe = flexcan_probe,
B
Bill Pemberton 已提交
1376
	.remove = flexcan_remove,
1377
	.id_table = flexcan_id_table,
1378 1379
};

1380
module_platform_driver(flexcan_driver);
1381 1382 1383 1384 1385

MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
	      "Marc Kleine-Budde <kernel@pengutronix.de>");
MODULE_LICENSE("GPL v2");
MODULE_DESCRIPTION("CAN port driver for flexcan based chip");