myri10ge.c 115.8 KB
Newer Older
1 2 3
/*************************************************************************
 * myri10ge.c: Myricom Myri-10G Ethernet driver.
 *
J
Jon Mason 已提交
4
 * Copyright (C) 2005 - 2011 Myricom, Inc.
5 6 7 8 9 10 11 12 13 14 15 16 17 18
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 * 2. Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in the
 *    documentation and/or other materials provided with the distribution.
 * 3. Neither the name of Myricom, Inc. nor the names of its contributors
 *    may be used to endorse or promote products derived from this software
 *    without specific prior written permission.
 *
19 20
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22 23 24 25 26 27 28 29
 * ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
30 31 32 33 34 35 36 37 38 39 40
 *
 *
 * If the eeprom on your board is not recent enough, you will need to get a
 * newer firmware image at:
 *   http://www.myri.com/scs/download-Myri10GE.html
 *
 * Contact Information:
 *   <help@myri.com>
 *   Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
 *************************************************************************/

41 42
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

43 44 45 46 47 48
#include <linux/tcp.h>
#include <linux/netdevice.h>
#include <linux/skbuff.h>
#include <linux/string.h>
#include <linux/module.h>
#include <linux/pci.h>
B
Brice Goglin 已提交
49
#include <linux/dma-mapping.h>
50 51 52
#include <linux/etherdevice.h>
#include <linux/if_ether.h>
#include <linux/if_vlan.h>
A
Andrew Gallatin 已提交
53
#include <linux/inet_lro.h>
54
#include <linux/dca.h>
55 56 57 58 59 60 61 62 63 64 65
#include <linux/ip.h>
#include <linux/inet.h>
#include <linux/in.h>
#include <linux/ethtool.h>
#include <linux/firmware.h>
#include <linux/delay.h>
#include <linux/timer.h>
#include <linux/vmalloc.h>
#include <linux/crc32.h>
#include <linux/moduleparam.h>
#include <linux/io.h>
66
#include <linux/log2.h>
67
#include <linux/slab.h>
68
#include <linux/prefetch.h>
69
#include <net/checksum.h>
A
Andrew Gallatin 已提交
70 71
#include <net/ip.h>
#include <net/tcp.h>
72 73 74 75 76 77 78 79 80 81
#include <asm/byteorder.h>
#include <asm/io.h>
#include <asm/processor.h>
#ifdef CONFIG_MTRR
#include <asm/mtrr.h>
#endif

#include "myri10ge_mcp.h"
#include "myri10ge_mcp_gen_header.h"

J
Jon Mason 已提交
82
#define MYRI10GE_VERSION_STR "1.5.3-1.534"
83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98

MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
MODULE_AUTHOR("Maintainer: help@myri.com");
MODULE_VERSION(MYRI10GE_VERSION_STR);
MODULE_LICENSE("Dual BSD/GPL");

#define MYRI10GE_MAX_ETHER_MTU 9014

#define MYRI10GE_ETH_STOPPED 0
#define MYRI10GE_ETH_STOPPING 1
#define MYRI10GE_ETH_STARTING 2
#define MYRI10GE_ETH_RUNNING 3
#define MYRI10GE_ETH_OPEN_FAILED 4

#define MYRI10GE_EEPROM_STRINGS_SIZE 256
#define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
A
Andrew Gallatin 已提交
99 100
#define MYRI10GE_MAX_LRO_DESCRIPTORS 8
#define MYRI10GE_LRO_MAX_PKTS 64
101

A
Al Viro 已提交
102
#define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
103 104
#define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff

105 106 107 108
#define MYRI10GE_ALLOC_ORDER 0
#define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
#define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)

B
Brice Goglin 已提交
109 110
#define MYRI10GE_MAX_SLICES 32

111
struct myri10ge_rx_buffer_state {
112 113
	struct page *page;
	int page_offset;
114 115
	DEFINE_DMA_UNMAP_ADDR(bus);
	DEFINE_DMA_UNMAP_LEN(len);
116 117 118 119 120
};

struct myri10ge_tx_buffer_state {
	struct sk_buff *skb;
	int last;
121 122
	DEFINE_DMA_UNMAP_ADDR(bus);
	DEFINE_DMA_UNMAP_LEN(len);
123 124 125 126 127 128 129 130 131 132 133 134
};

struct myri10ge_cmd {
	u32 data0;
	u32 data1;
	u32 data2;
};

struct myri10ge_rx_buf {
	struct mcp_kreq_ether_recv __iomem *lanai;	/* lanai ptr for recv ring */
	struct mcp_kreq_ether_recv *shadow;	/* host shadow of recv ring */
	struct myri10ge_rx_buffer_state *info;
135 136 137
	struct page *page;
	dma_addr_t bus;
	int page_offset;
138
	int cnt;
139
	int fill_cnt;
140 141
	int alloc_fail;
	int mask;		/* number of rx slots -1 */
142
	int watchdog_needed;
143 144 145 146
};

struct myri10ge_tx_buf {
	struct mcp_kreq_ether_send __iomem *lanai;	/* lanai ptr for sendq */
B
Brice Goglin 已提交
147 148
	__be32 __iomem *send_go;	/* "go" doorbell ptr */
	__be32 __iomem *send_stop;	/* "stop" doorbell ptr */
149 150 151 152 153 154
	struct mcp_kreq_ether_send *req_list;	/* host shadow of sendq */
	char *req_bytes;
	struct myri10ge_tx_buffer_state *info;
	int mask;		/* number of transmit slots -1  */
	int req ____cacheline_aligned;	/* transmit slots submitted     */
	int pkt_start;		/* packets started */
155 156
	int stop_queue;
	int linearized;
157 158
	int done ____cacheline_aligned;	/* transmit slots completed     */
	int pkt_done;		/* packets completed */
159
	int wake_queue;
B
Brice Goglin 已提交
160
	int queue_active;
161 162 163 164 165 166 167
};

struct myri10ge_rx_done {
	struct mcp_slot *entry;
	dma_addr_t bus;
	int cnt;
	int idx;
A
Andrew Gallatin 已提交
168 169
	struct net_lro_mgr lro_mgr;
	struct net_lro_desc lro_desc[MYRI10GE_MAX_LRO_DESCRIPTORS];
170 171
};

172 173 174 175 176 177 178 179 180 181
struct myri10ge_slice_netstats {
	unsigned long rx_packets;
	unsigned long tx_packets;
	unsigned long rx_bytes;
	unsigned long tx_bytes;
	unsigned long rx_dropped;
	unsigned long tx_dropped;
};

struct myri10ge_slice_state {
182 183 184 185
	struct myri10ge_tx_buf tx;	/* transmit ring        */
	struct myri10ge_rx_buf rx_small;
	struct myri10ge_rx_buf rx_big;
	struct myri10ge_rx_done rx_done;
186 187 188 189 190 191 192 193 194
	struct net_device *dev;
	struct napi_struct napi;
	struct myri10ge_priv *mgp;
	struct myri10ge_slice_netstats stats;
	__be32 __iomem *irq_claim;
	struct mcp_irq_data *fw_stats;
	dma_addr_t fw_stats_bus;
	int watchdog_tx_done;
	int watchdog_tx_req;
195
	int watchdog_rx_done;
196
	int stuck;
197
#ifdef CONFIG_MYRI10GE_DCA
198 199 200 201
	int cached_dca_tag;
	int cpu;
	__be32 __iomem *dca_tag;
#endif
B
Brice Goglin 已提交
202
	char irq_desc[32];
203 204 205
};

struct myri10ge_priv {
B
Brice Goglin 已提交
206
	struct myri10ge_slice_state *ss;
207
	int tx_boundary;	/* boundary transmits cannot cross */
B
Brice Goglin 已提交
208
	int num_slices;
209
	int running;		/* running?             */
210
	int small_bytes;
211
	int big_bytes;
212
	int max_intr_slots;
213 214 215 216 217
	struct net_device *dev;
	u8 __iomem *sram;
	int sram_size;
	unsigned long board_span;
	unsigned long iomem_base;
A
Al Viro 已提交
218
	__be32 __iomem *irq_deassert;
219 220 221 222 223
	char *mac_addr_string;
	struct mcp_cmd_response *cmd;
	dma_addr_t cmd_bus;
	struct pci_dev *pdev;
	int msi_enabled;
B
Brice Goglin 已提交
224 225
	int msix_enabled;
	struct msix_entry *msix_vectors;
226
#ifdef CONFIG_MYRI10GE_DCA
227
	int dca_enabled;
228
	int relaxed_order;
229
#endif
A
Al Viro 已提交
230
	u32 link_state;
231 232
	unsigned int rdma_tags_available;
	int intr_coal_delay;
A
Al Viro 已提交
233
	__be32 __iomem *intr_coal_delay_ptr;
234
	int mtrr;
235
	int wc_enabled;
236 237 238 239 240
	int down_cnt;
	wait_queue_head_t down_wq;
	struct work_struct watchdog_work;
	struct timer_list watchdog_timer;
	int watchdog_resets;
241
	int watchdog_pause;
242
	int pause;
243
	bool fw_name_allocated;
244 245
	char *fw_name;
	char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
246
	char *product_code_string;
247
	char fw_version[128];
248 249 250 251
	int fw_ver_major;
	int fw_ver_minor;
	int fw_ver_tiny;
	int adopted_rx_filter_bug;
252 253 254
	u8 mac_addr[6];		/* eeprom mac address */
	unsigned long serial_number;
	int vendor_specific_offset;
255
	int fw_multicast_support;
256
	u32 features;
B
Brice Goglin 已提交
257
	u32 max_tso6;
258 259 260
	u32 read_dma;
	u32 write_dma;
	u32 read_write_dma;
261 262
	u32 link_changes;
	u32 msg_enable;
263
	unsigned int board_number;
264
	int rebooted;
265 266 267 268
};

static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
B
Brice Goglin 已提交
269 270
static char *myri10ge_fw_rss_unaligned = "myri10ge_rss_ethp_z8e.dat";
static char *myri10ge_fw_rss_aligned = "myri10ge_rss_eth_z8e.dat";
B
Ben Hutchings 已提交
271 272 273 274
MODULE_FIRMWARE("myri10ge_ethp_z8e.dat");
MODULE_FIRMWARE("myri10ge_eth_z8e.dat");
MODULE_FIRMWARE("myri10ge_rss_ethp_z8e.dat");
MODULE_FIRMWARE("myri10ge_rss_eth_z8e.dat");
275

276
/* Careful: must be accessed under kparam_block_sysfs_write */
277 278
static char *myri10ge_fw_name = NULL;
module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
279
MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name");
280

281 282
#define MYRI10GE_MAX_BOARDS 8
static char *myri10ge_fw_names[MYRI10GE_MAX_BOARDS] =
A
Andrew Gallatin 已提交
283
    {[0 ... (MYRI10GE_MAX_BOARDS - 1)] = NULL };
284 285 286 287
module_param_array_named(myri10ge_fw_names, myri10ge_fw_names, charp, NULL,
			 0444);
MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image names per board");

288 289
static int myri10ge_ecrc_enable = 1;
module_param(myri10ge_ecrc_enable, int, S_IRUGO);
290
MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E");
291 292 293

static int myri10ge_small_bytes = -1;	/* -1 == auto */
module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
294
MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets");
295 296

static int myri10ge_msi = 1;	/* enable msi by default */
297
module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
298
MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts");
299

300
static int myri10ge_intr_coal_delay = 75;
301
module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
302
MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay");
303 304 305

static int myri10ge_flow_control = 1;
module_param(myri10ge_flow_control, int, S_IRUGO);
306
MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter");
307 308 309 310

static int myri10ge_deassert_wait = 1;
module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(myri10ge_deassert_wait,
311
		 "Wait when deasserting legacy interrupts");
312 313 314 315

static int myri10ge_force_firmware = 0;
module_param(myri10ge_force_firmware, int, S_IRUGO);
MODULE_PARM_DESC(myri10ge_force_firmware,
316
		 "Force firmware to assume aligned completions");
317 318 319

static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
module_param(myri10ge_initial_mtu, int, S_IRUGO);
320
MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU");
321 322 323

static int myri10ge_napi_weight = 64;
module_param(myri10ge_napi_weight, int, S_IRUGO);
324
MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight");
325 326 327

static int myri10ge_watchdog_timeout = 1;
module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
328
MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout");
329 330 331 332

static int myri10ge_max_irq_loops = 1048576;
module_param(myri10ge_max_irq_loops, int, S_IRUGO);
MODULE_PARM_DESC(myri10ge_max_irq_loops,
333
		 "Set stuck legacy IRQ detection threshold");
334

335 336 337 338 339 340
#define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK

static int myri10ge_debug = -1;	/* defaults above */
module_param(myri10ge_debug, int, 0);
MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");

A
Andrew Gallatin 已提交
341 342
static int myri10ge_lro_max_pkts = MYRI10GE_LRO_MAX_PKTS;
module_param(myri10ge_lro_max_pkts, int, S_IRUGO);
343 344
MODULE_PARM_DESC(myri10ge_lro_max_pkts,
		 "Number of LRO packets to be aggregated");
A
Andrew Gallatin 已提交
345

346 347
static int myri10ge_fill_thresh = 256;
module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
348
MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed");
349

350 351
static int myri10ge_reset_recover = 1;

B
Brice Goglin 已提交
352 353 354 355
static int myri10ge_max_slices = 1;
module_param(myri10ge_max_slices, int, S_IRUGO);
MODULE_PARM_DESC(myri10ge_max_slices, "Max tx/rx queues");

356
static int myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_DST_PORT;
B
Brice Goglin 已提交
357 358 359
module_param(myri10ge_rss_hash, int, S_IRUGO);
MODULE_PARM_DESC(myri10ge_rss_hash, "Type of RSS hashing to do");

360 361 362 363
static int myri10ge_dca = 1;
module_param(myri10ge_dca, int, S_IRUGO);
MODULE_PARM_DESC(myri10ge_dca, "Enable DCA if possible");

364 365 366 367 368 369 370
#define MYRI10GE_FW_OFFSET 1024*1024
#define MYRI10GE_HIGHPART_TO_U32(X) \
(sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
#define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))

#define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)

371
static void myri10ge_set_multicast_list(struct net_device *dev);
372 373
static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
					 struct net_device *dev);
374

375
static inline void put_be32(__be32 val, __be32 __iomem * p)
A
Al Viro 已提交
376
{
377
	__raw_writel((__force __u32) val, (__force void __iomem *)p);
A
Al Viro 已提交
378 379
}

380 381
static struct rtnl_link_stats64 *myri10ge_get_stats(struct net_device *dev,
						    struct rtnl_link_stats64 *stats);
382

383 384 385 386 387 388 389 390
static void set_fw_name(struct myri10ge_priv *mgp, char *name, bool allocated)
{
	if (mgp->fw_name_allocated)
		kfree(mgp->fw_name);
	mgp->fw_name = name;
	mgp->fw_name_allocated = allocated;
}

391 392 393 394 395 396 397
static int
myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
		  struct myri10ge_cmd *data, int atomic)
{
	struct mcp_cmd *buf;
	char buf_bytes[sizeof(*buf) + 8];
	struct mcp_cmd_response *response = mgp->cmd;
398
	char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
	u32 dma_low, dma_high, result, value;
	int sleep_total = 0;

	/* ensure buf is aligned to 8 bytes */
	buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);

	buf->data0 = htonl(data->data0);
	buf->data1 = htonl(data->data1);
	buf->data2 = htonl(data->data2);
	buf->cmd = htonl(cmd);
	dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
	dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);

	buf->response_addr.low = htonl(dma_low);
	buf->response_addr.high = htonl(dma_high);
A
Al Viro 已提交
414
	response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
415 416 417 418 419 420 421 422 423 424 425 426 427
	mb();
	myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));

	/* wait up to 15ms. Longest command is the DMA benchmark,
	 * which is capped at 5ms, but runs from a timeout handler
	 * that runs every 7.8ms. So a 15ms timeout leaves us with
	 * a 2.2ms margin
	 */
	if (atomic) {
		/* if atomic is set, do not sleep,
		 * and try to get the completion quickly
		 * (1ms will be enough for those commands) */
		for (sleep_total = 0;
428 429
		     sleep_total < 1000 &&
		     response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
430
		     sleep_total += 10) {
431
			udelay(10);
432 433
			mb();
		}
434 435 436
	} else {
		/* use msleep for most command */
		for (sleep_total = 0;
437 438
		     sleep_total < 15 &&
		     response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
439 440 441 442 443 444 445 446 447 448
		     sleep_total++)
			msleep(1);
	}

	result = ntohl(response->result);
	value = ntohl(response->data);
	if (result != MYRI10GE_NO_RESPONSE_RESULT) {
		if (result == 0) {
			data->data0 = value;
			return 0;
449 450
		} else if (result == MXGEFW_CMD_UNKNOWN) {
			return -ENOSYS;
451 452
		} else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
			return -E2BIG;
B
Brice Goglin 已提交
453 454 455 456 457 458
		} else if (result == MXGEFW_CMD_ERROR_RANGE &&
			   cmd == MXGEFW_CMD_ENABLE_RSS_QUEUES &&
			   (data->
			    data1 & MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES) !=
			   0) {
			return -ERANGE;
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
		} else {
			dev_err(&mgp->pdev->dev,
				"command %d failed, result = %d\n",
				cmd, result);
			return -ENXIO;
		}
	}

	dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
		cmd, result);
	return -EAGAIN;
}

/*
 * The eeprom strings on the lanaiX have the format
 * SN=x\0
 * MAC=x:x:x:x:x:x\0
 * PT:ddd mmm xx xx:xx:xx xx\0
 * PV:ddd mmm xx xx:xx:xx xx\0
 */
static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
{
	char *ptr, *limit;
	int i;

	ptr = mgp->eeprom_strings;
	limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;

	while (*ptr != '\0' && ptr < limit) {
		if (memcmp(ptr, "MAC=", 4) == 0) {
			ptr += 4;
			mgp->mac_addr_string = ptr;
			for (i = 0; i < 6; i++) {
				if ((ptr + 2) > limit)
					goto abort;
				mgp->mac_addr[i] =
				    simple_strtoul(ptr, &ptr, 16);
				ptr += 1;
			}
		}
499 500 501 502
		if (memcmp(ptr, "PC=", 3) == 0) {
			ptr += 3;
			mgp->product_code_string = ptr;
		}
503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
		if (memcmp((const void *)ptr, "SN=", 3) == 0) {
			ptr += 3;
			mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
		}
		while (ptr < limit && *ptr++) ;
	}

	return 0;

abort:
	dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
	return -ENXIO;
}

/*
 * Enable or disable periodic RDMAs from the host to make certain
 * chipsets resend dropped PCIe messages
 */

static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
{
	char __iomem *submit;
525
	__be32 buf[16] __attribute__ ((__aligned__(8)));
526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
	u32 dma_low, dma_high;
	int i;

	/* clear confirmation addr */
	mgp->cmd->data = 0;
	mb();

	/* send a rdma command to the PCIe engine, and wait for the
	 * response in the confirmation address.  The firmware should
	 * write a -1 there to indicate it is alive and well
	 */
	dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
	dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);

	buf[0] = htonl(dma_high);	/* confirm addr MSW */
	buf[1] = htonl(dma_low);	/* confirm addr LSW */
A
Al Viro 已提交
542
	buf[2] = MYRI10GE_NO_CONFIRM_DATA;	/* confirm data */
543 544 545 546
	buf[3] = htonl(dma_high);	/* dummy addr MSW */
	buf[4] = htonl(dma_low);	/* dummy addr LSW */
	buf[5] = htonl(enable);	/* enable? */

547
	submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571

	myri10ge_pio_copy(submit, &buf, sizeof(buf));
	for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
		msleep(1);
	if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
		dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
			(enable ? "enable" : "disable"));
}

static int
myri10ge_validate_firmware(struct myri10ge_priv *mgp,
			   struct mcp_gen_header *hdr)
{
	struct device *dev = &mgp->pdev->dev;

	/* check firmware type */
	if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
		dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
		return -EINVAL;
	}

	/* save firmware version for ethtool */
	strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));

572 573
	sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
	       &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
574

575 576
	if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR &&
	      mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
577 578 579 580 581 582 583 584 585 586 587 588 589
		dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
		dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
			MXGEFW_VERSION_MINOR);
		return -EINVAL;
	}
	return 0;
}

static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
{
	unsigned crc, reread_crc;
	const struct firmware *fw;
	struct device *dev = &mgp->pdev->dev;
590
	unsigned char *fw_readback;
591 592 593
	struct mcp_gen_header *hdr;
	size_t hdr_offset;
	int status;
594
	unsigned i;
595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612

	if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
		dev_err(dev, "Unable to load %s firmware image via hotplug\n",
			mgp->fw_name);
		status = -EINVAL;
		goto abort_with_nothing;
	}

	/* check size */

	if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
	    fw->size < MCP_HEADER_PTR_OFFSET + 4) {
		dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
		status = -EINVAL;
		goto abort_with_fw;
	}

	/* check id */
A
Al Viro 已提交
613
	hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
614 615 616 617 618 619 620 621 622 623 624 625
	if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
		dev_err(dev, "Bad firmware file\n");
		status = -EINVAL;
		goto abort_with_fw;
	}
	hdr = (void *)(fw->data + hdr_offset);

	status = myri10ge_validate_firmware(mgp, hdr);
	if (status != 0)
		goto abort_with_fw;

	crc = crc32(~0, fw->data, fw->size);
626 627 628 629 630 631
	for (i = 0; i < fw->size; i += 256) {
		myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
				  fw->data + i,
				  min(256U, (unsigned)(fw->size - i)));
		mb();
		readb(mgp->sram);
B
Brice Goglin 已提交
632
	}
633 634 635 636 637
	fw_readback = vmalloc(fw->size);
	if (!fw_readback) {
		status = -ENOMEM;
		goto abort_with_fw;
	}
638
	/* corruption checking is good for parity recovery and buggy chipset */
639 640 641
	memcpy_fromio(fw_readback, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
	reread_crc = crc32(~0, fw_readback, fw->size);
	vfree(fw_readback);
642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
	if (crc != reread_crc) {
		dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
			(unsigned)fw->size, reread_crc, crc);
		status = -EIO;
		goto abort_with_fw;
	}
	*size = (u32) fw->size;

abort_with_fw:
	release_firmware(fw);

abort_with_nothing:
	return status;
}

static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
{
	struct mcp_gen_header *hdr;
	struct device *dev = &mgp->pdev->dev;
	const size_t bytes = sizeof(struct mcp_gen_header);
	size_t hdr_offset;
	int status;

	/* find running firmware header */
A
Al Viro 已提交
666
	hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683

	if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
		dev_err(dev, "Running firmware has bad header offset (%d)\n",
			(int)hdr_offset);
		return -EIO;
	}

	/* copy header of running firmware from SRAM to host memory to
	 * validate firmware */
	hdr = kmalloc(bytes, GFP_KERNEL);
	if (hdr == NULL) {
		dev_err(dev, "could not malloc firmware hdr\n");
		return -ENOMEM;
	}
	memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
	status = myri10ge_validate_firmware(mgp, hdr);
	kfree(hdr);
684 685 686 687 688 689 690 691 692 693 694 695

	/* check to see if adopted firmware has bug where adopting
	 * it will cause broadcasts to be filtered unless the NIC
	 * is kept in ALLMULTI mode */
	if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
	    mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
		mgp->adopted_rx_filter_bug = 1;
		dev_warn(dev, "Adopting fw %d.%d.%d: "
			 "working around rx filter bug\n",
			 mgp->fw_ver_major, mgp->fw_ver_minor,
			 mgp->fw_ver_tiny);
	}
696 697 698
	return status;
}

699
static int myri10ge_get_firmware_capabilities(struct myri10ge_priv *mgp)
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
{
	struct myri10ge_cmd cmd;
	int status;

	/* probe for IPv6 TSO support */
	mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE,
				   &cmd, 0);
	if (status == 0) {
		mgp->max_tso6 = cmd.data0;
		mgp->features |= NETIF_F_TSO6;
	}

	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
	if (status != 0) {
		dev_err(&mgp->pdev->dev,
			"failed MXGEFW_CMD_GET_RX_RING_SIZE\n");
		return -ENXIO;
	}

	mgp->max_intr_slots = 2 * (cmd.data0 / sizeof(struct mcp_dma_addr));

	return 0;
}

B
Brice Goglin 已提交
725
static int myri10ge_load_firmware(struct myri10ge_priv *mgp, int adopt)
726 727
{
	char __iomem *submit;
728
	__be32 buf[16] __attribute__ ((__aligned__(8)));
729 730 731
	u32 dma_low, dma_high, size;
	int status, i;

B
Brice Goglin 已提交
732
	size = 0;
733 734
	status = myri10ge_load_hotplug_firmware(mgp, &size);
	if (status) {
B
Brice Goglin 已提交
735 736
		if (!adopt)
			return status;
737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
		dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");

		/* Do not attempt to adopt firmware if there
		 * was a bad crc */
		if (status == -EIO)
			return status;

		status = myri10ge_adopt_running_firmware(mgp);
		if (status != 0) {
			dev_err(&mgp->pdev->dev,
				"failed to adopt running firmware\n");
			return status;
		}
		dev_info(&mgp->pdev->dev,
			 "Successfully adopted running firmware\n");
752
		if (mgp->tx_boundary == 4096) {
753 754 755 756 757 758 759 760 761
			dev_warn(&mgp->pdev->dev,
				 "Using firmware currently running on NIC"
				 ".  For optimal\n");
			dev_warn(&mgp->pdev->dev,
				 "performance consider loading optimized "
				 "firmware\n");
			dev_warn(&mgp->pdev->dev, "via hotplug\n");
		}

762
		set_fw_name(mgp, "adopted", false);
763
		mgp->tx_boundary = 2048;
764 765
		myri10ge_dummy_rdma(mgp, 1);
		status = myri10ge_get_firmware_capabilities(mgp);
766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781
		return status;
	}

	/* clear confirmation addr */
	mgp->cmd->data = 0;
	mb();

	/* send a reload command to the bootstrap MCP, and wait for the
	 *  response in the confirmation address.  The firmware should
	 * write a -1 there to indicate it is alive and well
	 */
	dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
	dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);

	buf[0] = htonl(dma_high);	/* confirm addr MSW */
	buf[1] = htonl(dma_low);	/* confirm addr LSW */
A
Al Viro 已提交
782
	buf[2] = MYRI10GE_NO_CONFIRM_DATA;	/* confirm data */
783 784 785 786 787 788 789 790 791 792

	/* FIX: All newest firmware should un-protect the bottom of
	 * the sram before handoff. However, the very first interfaces
	 * do not. Therefore the handoff copy must skip the first 8 bytes
	 */
	buf[3] = htonl(MYRI10GE_FW_OFFSET + 8);	/* where the code starts */
	buf[4] = htonl(size - 8);	/* length of code */
	buf[5] = htonl(8);	/* where to copy to */
	buf[6] = htonl(0);	/* where to jump to */

793
	submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
794 795 796 797 798 799

	myri10ge_pio_copy(submit, &buf, sizeof(buf));
	mb();
	msleep(1);
	mb();
	i = 0;
800 801
	while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) {
		msleep(1 << i);
802 803 804 805 806 807
		i++;
	}
	if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
		dev_err(&mgp->pdev->dev, "handoff failed\n");
		return -ENXIO;
	}
808
	myri10ge_dummy_rdma(mgp, 1);
809
	status = myri10ge_get_firmware_capabilities(mgp);
810

811
	return status;
812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
}

static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
{
	struct myri10ge_cmd cmd;
	int status;

	cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
		     | (addr[2] << 8) | addr[3]);

	cmd.data1 = ((addr[4] << 8) | (addr[5]));

	status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
	return status;
}

static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
{
	struct myri10ge_cmd cmd;
	int status, ctl;

	ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
	status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);

	if (status) {
837
		netdev_err(mgp->dev, "Failed to set flow control mode\n");
838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
		return status;
	}
	mgp->pause = pause;
	return 0;
}

static void
myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
{
	struct myri10ge_cmd cmd;
	int status, ctl;

	ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
	status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
	if (status)
853
		netdev_err(mgp->dev, "Failed to set promisc mode\n");
854 855
}

856
static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
857 858 859 860
{
	struct myri10ge_cmd cmd;
	int status;
	u32 len;
861 862
	struct page *dmatest_page;
	dma_addr_t dmatest_bus;
863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
	char *test = " ";

	dmatest_page = alloc_page(GFP_KERNEL);
	if (!dmatest_page)
		return -ENOMEM;
	dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
				   DMA_BIDIRECTIONAL);

	/* Run a small DMA test.
	 * The magic multipliers to the length tell the firmware
	 * to do DMA read, write, or read+write tests.  The
	 * results are returned in cmd.data0.  The upper 16
	 * bits or the return is the number of transfers completed.
	 * The lower 16 bits is the time in 0.5us ticks that the
	 * transfers took to complete.
	 */

880
	len = mgp->tx_boundary;
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925

	cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
	cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
	cmd.data2 = len * 0x10000;
	status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
	if (status != 0) {
		test = "read";
		goto abort;
	}
	mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
	cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
	cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
	cmd.data2 = len * 0x1;
	status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
	if (status != 0) {
		test = "write";
		goto abort;
	}
	mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);

	cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
	cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
	cmd.data2 = len * 0x10001;
	status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
	if (status != 0) {
		test = "read/write";
		goto abort;
	}
	mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
	    (cmd.data0 & 0xffff);

abort:
	pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
	put_page(dmatest_page);

	if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
		dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
			 test, status);

	return status;
}

static int myri10ge_reset(struct myri10ge_priv *mgp)
{
	struct myri10ge_cmd cmd;
B
Brice Goglin 已提交
926 927
	struct myri10ge_slice_state *ss;
	int i, status;
928
	size_t bytes;
929
#ifdef CONFIG_MYRI10GE_DCA
930 931
	unsigned long dca_tag_off;
#endif
932 933 934 935 936 937 938 939 940

	/* try to send a reset command to the card to see if it
	 * is alive */
	memset(&cmd, 0, sizeof(cmd));
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
	if (status != 0) {
		dev_err(&mgp->pdev->dev, "failed reset\n");
		return -ENXIO;
	}
941 942

	(void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
B
Brice Goglin 已提交
943 944 945 946 947 948 949 950
	/*
	 * Use non-ndis mcp_slot (eg, 4 bytes total,
	 * no toeplitz hash value returned.  Older firmware will
	 * not understand this command, but will use the correct
	 * sized mcp_slot, so we ignore error returns
	 */
	cmd.data0 = MXGEFW_RSS_MCP_SLOT_TYPE_MIN;
	(void)myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE, &cmd, 0);
951 952 953

	/* Now exchange information about interrupts  */

B
Brice Goglin 已提交
954
	bytes = mgp->max_intr_slots * sizeof(*mgp->ss[0].rx_done.entry);
955 956
	cmd.data0 = (u32) bytes;
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
B
Brice Goglin 已提交
957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984

	/*
	 * Even though we already know how many slices are supported
	 * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES
	 * has magic side effects, and must be called after a reset.
	 * It must be called prior to calling any RSS related cmds,
	 * including assigning an interrupt queue for anything but
	 * slice 0.  It must also be called *after*
	 * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by
	 * the firmware to compute offsets.
	 */

	if (mgp->num_slices > 1) {

		/* ask the maximum number of slices it supports */
		status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES,
					   &cmd, 0);
		if (status != 0) {
			dev_err(&mgp->pdev->dev,
				"failed to get number of slices\n");
		}

		/*
		 * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior
		 * to setting up the interrupt queue DMA
		 */

		cmd.data0 = mgp->num_slices;
B
Brice Goglin 已提交
985 986 987
		cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
		if (mgp->dev->real_num_tx_queues > 1)
			cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
B
Brice Goglin 已提交
988 989
		status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
					   &cmd, 0);
B
Brice Goglin 已提交
990 991 992 993 994

		/* Firmware older than 1.4.32 only supports multiple
		 * RX queues, so if we get an error, first retry using a
		 * single TX queue before giving up */
		if (status != 0 && mgp->dev->real_num_tx_queues > 1) {
995
			netif_set_real_num_tx_queues(mgp->dev, 1);
B
Brice Goglin 已提交
996 997 998 999 1000 1001 1002
			cmd.data0 = mgp->num_slices;
			cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
			status = myri10ge_send_cmd(mgp,
						   MXGEFW_CMD_ENABLE_RSS_QUEUES,
						   &cmd, 0);
		}

B
Brice Goglin 已提交
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
		if (status != 0) {
			dev_err(&mgp->pdev->dev,
				"failed to set number of slices\n");

			return status;
		}
	}
	for (i = 0; i < mgp->num_slices; i++) {
		ss = &mgp->ss[i];
		cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->rx_done.bus);
		cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->rx_done.bus);
		cmd.data2 = i;
		status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA,
					    &cmd, 0);
1017
	}
1018 1019 1020

	status |=
	    myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
B
Brice Goglin 已提交
1021 1022 1023 1024 1025
	for (i = 0; i < mgp->num_slices; i++) {
		ss = &mgp->ss[i];
		ss->irq_claim =
		    (__iomem __be32 *) (mgp->sram + cmd.data0 + 8 * i);
	}
1026 1027 1028
	status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
				    &cmd, 0);
	mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
1029 1030 1031

	status |= myri10ge_send_cmd
	    (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
A
Al Viro 已提交
1032
	mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
1033 1034 1035 1036
	if (status != 0) {
		dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
		return status;
	}
A
Al Viro 已提交
1037
	put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
1038

1039
#ifdef CONFIG_MYRI10GE_DCA
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_DCA_OFFSET, &cmd, 0);
	dca_tag_off = cmd.data0;
	for (i = 0; i < mgp->num_slices; i++) {
		ss = &mgp->ss[i];
		if (status == 0) {
			ss->dca_tag = (__iomem __be32 *)
			    (mgp->sram + dca_tag_off + 4 * i);
		} else {
			ss->dca_tag = NULL;
		}
	}
B
Brice Goglin 已提交
1051
#endif				/* CONFIG_MYRI10GE_DCA */
1052

1053
	/* reset mcp/driver shared state back to 0 */
B
Brice Goglin 已提交
1054

1055
	mgp->link_changes = 0;
B
Brice Goglin 已提交
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
	for (i = 0; i < mgp->num_slices; i++) {
		ss = &mgp->ss[i];

		memset(ss->rx_done.entry, 0, bytes);
		ss->tx.req = 0;
		ss->tx.done = 0;
		ss->tx.pkt_start = 0;
		ss->tx.pkt_done = 0;
		ss->rx_big.cnt = 0;
		ss->rx_small.cnt = 0;
		ss->rx_done.idx = 0;
		ss->rx_done.cnt = 0;
		ss->tx.wake_queue = 0;
		ss->tx.stop_queue = 0;
	}

1072 1073
	status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
	myri10ge_change_pause(mgp, mgp->pause);
1074
	myri10ge_set_multicast_list(mgp->dev);
1075 1076 1077
	return status;
}

1078
#ifdef CONFIG_MYRI10GE_DCA
1079 1080 1081 1082 1083
static int myri10ge_toggle_relaxed(struct pci_dev *pdev, int on)
{
	int ret, cap, err;
	u16 ctl;

1084
	cap = pci_pcie_cap(pdev);
1085 1086 1087 1088
	if (!cap)
		return 0;

	err = pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
J
Jon Mason 已提交
1089 1090 1091
	if (err)
		return 0;

1092 1093 1094 1095 1096 1097 1098 1099 1100
	ret = (ctl & PCI_EXP_DEVCTL_RELAX_EN) >> 4;
	if (ret != on) {
		ctl &= ~PCI_EXP_DEVCTL_RELAX_EN;
		ctl |= (on << 4);
		pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
	}
	return ret;
}

1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
static void
myri10ge_write_dca(struct myri10ge_slice_state *ss, int cpu, int tag)
{
	ss->cached_dca_tag = tag;
	put_be32(htonl(tag), ss->dca_tag);
}

static inline void myri10ge_update_dca(struct myri10ge_slice_state *ss)
{
	int cpu = get_cpu();
	int tag;

	if (cpu != ss->cpu) {
1114
		tag = dca3_get_tag(&ss->mgp->pdev->dev, cpu);
1115 1116
		if (ss->cached_dca_tag != tag)
			myri10ge_write_dca(ss, cpu, tag);
1117
		ss->cpu = cpu;
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
	}
	put_cpu();
}

static void myri10ge_setup_dca(struct myri10ge_priv *mgp)
{
	int err, i;
	struct pci_dev *pdev = mgp->pdev;

	if (mgp->ss[0].dca_tag == NULL || mgp->dca_enabled)
		return;
	if (!myri10ge_dca) {
		dev_err(&pdev->dev, "dca disabled by administrator\n");
		return;
	}
	err = dca_add_requester(&pdev->dev);
	if (err) {
1135 1136 1137
		if (err != -ENODEV)
			dev_err(&pdev->dev,
				"dca_add_requester() failed, err=%d\n", err);
1138 1139
		return;
	}
1140
	mgp->relaxed_order = myri10ge_toggle_relaxed(pdev, 0);
1141
	mgp->dca_enabled = 1;
1142 1143 1144 1145
	for (i = 0; i < mgp->num_slices; i++) {
		mgp->ss[i].cpu = -1;
		mgp->ss[i].cached_dca_tag = -1;
		myri10ge_update_dca(&mgp->ss[i]);
J
Jon Mason 已提交
1146
	}
1147 1148 1149 1150 1151 1152 1153 1154 1155
}

static void myri10ge_teardown_dca(struct myri10ge_priv *mgp)
{
	struct pci_dev *pdev = mgp->pdev;

	if (!mgp->dca_enabled)
		return;
	mgp->dca_enabled = 0;
1156 1157
	if (mgp->relaxed_order)
		myri10ge_toggle_relaxed(pdev, 1);
J
Jon Mason 已提交
1158
	dca_remove_requester(&pdev->dev);
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
}

static int myri10ge_notify_dca_device(struct device *dev, void *data)
{
	struct myri10ge_priv *mgp;
	unsigned long event;

	mgp = dev_get_drvdata(dev);
	event = *(unsigned long *)data;

	if (event == DCA_PROVIDER_ADD)
		myri10ge_setup_dca(mgp);
	else if (event == DCA_PROVIDER_REMOVE)
		myri10ge_teardown_dca(mgp);
	return 0;
}
B
Brice Goglin 已提交
1175
#endif				/* CONFIG_MYRI10GE_DCA */
1176

1177 1178 1179 1180
static inline void
myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
		    struct mcp_kreq_ether_recv *src)
{
A
Al Viro 已提交
1181
	__be32 low;
1182 1183

	low = src->addr_low;
1184
	src->addr_low = htonl(DMA_BIT_MASK(32));
1185 1186 1187
	myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
	mb();
	myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
1188 1189
	mb();
	src->addr_low = low;
A
Al Viro 已提交
1190
	put_be32(low, &dst->addr_low);
1191 1192 1193
	mb();
}

A
Al Viro 已提交
1194
static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
1195 1196 1197
{
	struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);

A
Al Viro 已提交
1198
	if ((skb->protocol == htons(ETH_P_8021Q)) &&
1199 1200 1201
	    (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
	     vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
		skb->csum = hw_csum;
1202
		skb->ip_summed = CHECKSUM_COMPLETE;
1203 1204 1205
	}
}

1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
static inline void
myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
		      struct skb_frag_struct *rx_frags, int len, int hlen)
{
	struct skb_frag_struct *skb_frags;

	skb->len = skb->data_len = len;
	skb->truesize = len + sizeof(struct sk_buff);
	/* attach the page(s) */

	skb_frags = skb_shinfo(skb)->frags;
	while (len > 0) {
		memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
E
Eric Dumazet 已提交
1219
		len -= skb_frag_size(rx_frags);
1220 1221 1222 1223 1224 1225 1226 1227 1228
		skb_frags++;
		rx_frags++;
		skb_shinfo(skb)->nr_frags++;
	}

	/* pskb_may_pull is not available in irq context, but
	 * skb_pull() (for ether_pad and eth_type_trans()) requires
	 * the beginning of the packet in skb_headlen(), move it
	 * manually */
1229
	skb_copy_to_linear_data(skb, va, hlen);
1230
	skb_shinfo(skb)->frags[0].page_offset += hlen;
E
Eric Dumazet 已提交
1231
	skb_frag_size_sub(&skb_shinfo(skb)->frags[0], hlen);
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
	skb->data_len -= hlen;
	skb->tail += hlen;
	skb_pull(skb, MXGEFW_PAD);
}

static void
myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
			int bytes, int watchdog)
{
	struct page *page;
	int idx;
1243 1244 1245
#if MYRI10GE_ALLOC_SIZE > 4096
	int end_offset;
#endif
1246 1247 1248 1249 1250 1251 1252

	if (unlikely(rx->watchdog_needed && !watchdog))
		return;

	/* try to refill entire ring */
	while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
		idx = rx->fill_cnt & rx->mask;
1253
		if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
			/* we can use part of previous page */
			get_page(rx->page);
		} else {
			/* we need a new page */
			page =
			    alloc_pages(GFP_ATOMIC | __GFP_COMP,
					MYRI10GE_ALLOC_ORDER);
			if (unlikely(page == NULL)) {
				if (rx->fill_cnt - rx->cnt < 16)
					rx->watchdog_needed = 1;
				return;
			}
			rx->page = page;
			rx->page_offset = 0;
			rx->bus = pci_map_page(mgp->pdev, page, 0,
					       MYRI10GE_ALLOC_SIZE,
					       PCI_DMA_FROMDEVICE);
		}
		rx->info[idx].page = rx->page;
		rx->info[idx].page_offset = rx->page_offset;
		/* note that this is the address of the start of the
		 * page */
1276
		dma_unmap_addr_set(&rx->info[idx], bus, rx->bus);
1277 1278 1279 1280 1281 1282 1283
		rx->shadow[idx].addr_low =
		    htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
		rx->shadow[idx].addr_high =
		    htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));

		/* start next packet on a cacheline boundary */
		rx->page_offset += SKB_DATA_ALIGN(bytes);
1284 1285 1286

#if MYRI10GE_ALLOC_SIZE > 4096
		/* don't cross a 4KB boundary */
1287 1288 1289
		end_offset = rx->page_offset + bytes - 1;
		if ((unsigned)(rx->page_offset ^ end_offset) > 4095)
			rx->page_offset = end_offset & ~4095;
1290
#endif
1291 1292 1293 1294
		rx->fill_cnt++;

		/* copy 8 descriptors to the firmware at a time */
		if ((idx & 7) == 7) {
B
Brice Goglin 已提交
1295 1296
			myri10ge_submit_8rx(&rx->lanai[idx - 7],
					    &rx->shadow[idx - 7]);
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
		}
	}
}

static inline void
myri10ge_unmap_rx_page(struct pci_dev *pdev,
		       struct myri10ge_rx_buffer_state *info, int bytes)
{
	/* unmap the recvd page if we're the only or last user of it */
	if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
	    (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
1308
		pci_unmap_page(pdev, (dma_unmap_addr(info, bus)
1309 1310 1311 1312 1313 1314 1315 1316 1317
				      & ~(MYRI10GE_ALLOC_SIZE - 1)),
			       MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
	}
}

#define MYRI10GE_HLEN 64	/* The number of bytes to copy from a
				 * page into an skb */

static inline int
1318
myri10ge_rx_done(struct myri10ge_slice_state *ss, int len, __wsum csum,
J
Jon Mason 已提交
1319
		 bool lro_enabled)
1320
{
1321
	struct myri10ge_priv *mgp = ss->mgp;
1322 1323
	struct sk_buff *skb;
	struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
1324 1325
	struct myri10ge_rx_buf *rx;
	int i, idx, hlen, remainder, bytes;
1326 1327 1328 1329
	struct pci_dev *pdev = mgp->pdev;
	struct net_device *dev = mgp->dev;
	u8 *va;

1330 1331 1332 1333 1334 1335 1336 1337
	if (len <= mgp->small_bytes) {
		rx = &ss->rx_small;
		bytes = mgp->small_bytes;
	} else {
		rx = &ss->rx_big;
		bytes = mgp->big_bytes;
	}

1338 1339 1340 1341 1342 1343 1344
	len += MXGEFW_PAD;
	idx = rx->cnt & rx->mask;
	va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
	prefetch(va);
	/* Fill skb_frag_struct(s) with data from our receive */
	for (i = 0, remainder = len; remainder > 0; i++) {
		myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
1345
		__skb_frag_set_page(&rx_frags[i], rx->info[idx].page);
1346 1347
		rx_frags[i].page_offset = rx->info[idx].page_offset;
		if (remainder < MYRI10GE_ALLOC_SIZE)
E
Eric Dumazet 已提交
1348
			skb_frag_size_set(&rx_frags[i], remainder);
1349
		else
E
Eric Dumazet 已提交
1350
			skb_frag_size_set(&rx_frags[i], MYRI10GE_ALLOC_SIZE);
1351 1352 1353 1354 1355
		rx->cnt++;
		idx = rx->cnt & rx->mask;
		remainder -= MYRI10GE_ALLOC_SIZE;
	}

1356
	if (lro_enabled) {
A
Andrew Gallatin 已提交
1357
		rx_frags[0].page_offset += MXGEFW_PAD;
E
Eric Dumazet 已提交
1358
		skb_frag_size_sub(&rx_frags[0], MXGEFW_PAD);
A
Andrew Gallatin 已提交
1359
		len -= MXGEFW_PAD;
1360 1361
		lro_receive_frags(&ss->rx_done.lro_mgr, rx_frags,
				  /* opaque, will come back in get_frag_header */
B
Brice Goglin 已提交
1362
				  len, len,
1363
				  (void *)(__force unsigned long)csum, csum);
B
Brice Goglin 已提交
1364

A
Andrew Gallatin 已提交
1365 1366 1367
		return 1;
	}

1368 1369
	hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;

1370 1371
	/* allocate an skb to attach the page(s) to. This is done
	 * after trying LRO, so as to avoid skb allocation overheads */
1372 1373 1374

	skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
	if (unlikely(skb == NULL)) {
1375
		ss->stats.rx_dropped++;
1376 1377
		do {
			i--;
1378
			__skb_frag_unref(&rx_frags[i]);
1379 1380 1381 1382 1383 1384
		} while (i != 0);
		return 0;
	}

	/* Attach the pages to the skb, and trim off any padding */
	myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
E
Eric Dumazet 已提交
1385
	if (skb_frag_size(&skb_shinfo(skb)->frags[0]) <= 0) {
1386
		skb_frag_unref(skb, 0);
1387 1388 1389
		skb_shinfo(skb)->nr_frags = 0;
	}
	skb->protocol = eth_type_trans(skb, dev);
1390
	skb_record_rx_queue(skb, ss - &mgp->ss[0]);
1391

1392
	if (dev->features & NETIF_F_RXCSUM) {
1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
		if ((skb->protocol == htons(ETH_P_IP)) ||
		    (skb->protocol == htons(ETH_P_IPV6))) {
			skb->csum = csum;
			skb->ip_summed = CHECKSUM_COMPLETE;
		} else
			myri10ge_vlan_ip_csum(skb, csum);
	}
	netif_receive_skb(skb);
	return 1;
}

1404 1405
static inline void
myri10ge_tx_done(struct myri10ge_slice_state *ss, int mcp_index)
1406
{
1407 1408
	struct pci_dev *pdev = ss->mgp->pdev;
	struct myri10ge_tx_buf *tx = &ss->tx;
B
Brice Goglin 已提交
1409
	struct netdev_queue *dev_queue;
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
	struct sk_buff *skb;
	int idx, len;

	while (tx->pkt_done != mcp_index) {
		idx = tx->done & tx->mask;
		skb = tx->info[idx].skb;

		/* Mark as free */
		tx->info[idx].skb = NULL;
		if (tx->info[idx].last) {
			tx->pkt_done++;
			tx->info[idx].last = 0;
		}
		tx->done++;
1424 1425
		len = dma_unmap_len(&tx->info[idx], len);
		dma_unmap_len_set(&tx->info[idx], len, 0);
1426
		if (skb) {
1427 1428
			ss->stats.tx_bytes += skb->len;
			ss->stats.tx_packets++;
1429 1430 1431
			dev_kfree_skb_irq(skb);
			if (len)
				pci_unmap_single(pdev,
1432
						 dma_unmap_addr(&tx->info[idx],
1433 1434 1435 1436 1437
								bus), len,
						 PCI_DMA_TODEVICE);
		} else {
			if (len)
				pci_unmap_page(pdev,
1438
					       dma_unmap_addr(&tx->info[idx],
1439 1440 1441 1442
							      bus), len,
					       PCI_DMA_TODEVICE);
		}
	}
B
Brice Goglin 已提交
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458

	dev_queue = netdev_get_tx_queue(ss->dev, ss - ss->mgp->ss);
	/*
	 * Make a minimal effort to prevent the NIC from polling an
	 * idle tx queue.  If we can't get the lock we leave the queue
	 * active. In this case, either a thread was about to start
	 * using the queue anyway, or we lost a race and the NIC will
	 * waste some of its resources polling an inactive queue for a
	 * while.
	 */

	if ((ss->mgp->dev->real_num_tx_queues > 1) &&
	    __netif_tx_trylock(dev_queue)) {
		if (tx->req == tx->done) {
			tx->queue_active = 0;
			put_be32(htonl(1), tx->send_stop);
1459
			mb();
B
Brice Goglin 已提交
1460
			mmiowb();
B
Brice Goglin 已提交
1461 1462 1463 1464
		}
		__netif_tx_unlock(dev_queue);
	}

1465
	/* start the queue if we've stopped it */
1466
	if (netif_tx_queue_stopped(dev_queue) &&
1467 1468
	    tx->req - tx->done < (tx->mask >> 1) &&
	    ss->mgp->running == MYRI10GE_ETH_RUNNING) {
1469
		tx->wake_queue++;
B
Brice Goglin 已提交
1470
		netif_tx_wake_queue(dev_queue);
1471 1472 1473
	}
}

1474 1475
static inline int
myri10ge_clean_rx_done(struct myri10ge_slice_state *ss, int budget)
1476
{
1477 1478
	struct myri10ge_rx_done *rx_done = &ss->rx_done;
	struct myri10ge_priv *mgp = ss->mgp;
1479 1480 1481 1482 1483
	unsigned long rx_bytes = 0;
	unsigned long rx_packets = 0;
	unsigned long rx_ok;
	int idx = rx_done->idx;
	int cnt = rx_done->cnt;
1484
	int work_done = 0;
1485
	u16 length;
A
Al Viro 已提交
1486
	__wsum checksum;
1487

1488 1489 1490 1491 1492 1493 1494
	/*
	 * Prevent compiler from generating more than one ->features memory
	 * access to avoid theoretical race condition with functions that
	 * change NETIF_F_LRO flag at runtime.
	 */
	bool lro_enabled = ACCESS_ONCE(mgp->dev->features) & NETIF_F_LRO;

1495
	while (rx_done->entry[idx].length != 0 && work_done < budget) {
1496 1497
		length = ntohs(rx_done->entry[idx].length);
		rx_done->entry[idx].length = 0;
A
Al Viro 已提交
1498
		checksum = csum_unfold(rx_done->entry[idx].checksum);
1499
		rx_ok = myri10ge_rx_done(ss, length, checksum, lro_enabled);
1500 1501 1502
		rx_packets += rx_ok;
		rx_bytes += rx_ok * (unsigned long)length;
		cnt++;
1503
		idx = cnt & (mgp->max_intr_slots - 1);
1504
		work_done++;
1505 1506 1507
	}
	rx_done->idx = idx;
	rx_done->cnt = cnt;
1508 1509
	ss->stats.rx_packets += rx_packets;
	ss->stats.rx_bytes += rx_bytes;
1510

1511
	if (lro_enabled)
A
Andrew Gallatin 已提交
1512 1513
		lro_flush_all(&rx_done->lro_mgr);

1514
	/* restock receive rings if needed */
1515 1516
	if (ss->rx_small.fill_cnt - ss->rx_small.cnt < myri10ge_fill_thresh)
		myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
1517
					mgp->small_bytes + MXGEFW_PAD, 0);
1518 1519
	if (ss->rx_big.fill_cnt - ss->rx_big.cnt < myri10ge_fill_thresh)
		myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
1520

1521
	return work_done;
1522 1523 1524 1525
}

static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
{
B
Brice Goglin 已提交
1526
	struct mcp_irq_data *stats = mgp->ss[0].fw_stats;
1527 1528

	if (unlikely(stats->stats_updated)) {
1529 1530 1531 1532 1533
		unsigned link_up = ntohl(stats->link_up);
		if (mgp->link_state != link_up) {
			mgp->link_state = link_up;

			if (mgp->link_state == MXGEFW_LINK_UP) {
J
Jon Mason 已提交
1534
				netif_info(mgp, link, mgp->dev, "link up\n");
1535
				netif_carrier_on(mgp->dev);
1536
				mgp->link_changes++;
1537
			} else {
J
Jon Mason 已提交
1538 1539
				netif_info(mgp, link, mgp->dev, "link %s\n",
					   (link_up == MXGEFW_LINK_MYRINET ?
1540
					    "mismatch (Myrinet detected)" :
J
Jon Mason 已提交
1541
					    "down"));
1542
				netif_carrier_off(mgp->dev);
1543
				mgp->link_changes++;
1544 1545 1546
			}
		}
		if (mgp->rdma_tags_available !=
1547
		    ntohl(stats->rdma_tags_available)) {
1548
			mgp->rdma_tags_available =
1549
			    ntohl(stats->rdma_tags_available);
1550 1551
			netdev_warn(mgp->dev, "RDMA timed out! %d tags left\n",
				    mgp->rdma_tags_available);
1552 1553 1554 1555 1556 1557 1558
		}
		mgp->down_cnt += stats->link_down;
		if (stats->link_down)
			wake_up(&mgp->down_wq);
	}
}

1559
static int myri10ge_poll(struct napi_struct *napi, int budget)
1560
{
1561 1562
	struct myri10ge_slice_state *ss =
	    container_of(napi, struct myri10ge_slice_state, napi);
1563
	int work_done;
1564

1565
#ifdef CONFIG_MYRI10GE_DCA
1566 1567 1568 1569
	if (ss->mgp->dca_enabled)
		myri10ge_update_dca(ss);
#endif

1570
	/* process as many rx events as NAPI will allow */
1571
	work_done = myri10ge_clean_rx_done(ss, budget);
1572

1573
	if (work_done < budget) {
1574
		napi_complete(napi);
1575
		put_be32(htonl(3), ss->irq_claim);
1576
	}
1577
	return work_done;
1578 1579
}

1580
static irqreturn_t myri10ge_intr(int irq, void *arg)
1581
{
1582 1583 1584 1585
	struct myri10ge_slice_state *ss = arg;
	struct myri10ge_priv *mgp = ss->mgp;
	struct mcp_irq_data *stats = ss->fw_stats;
	struct myri10ge_tx_buf *tx = &ss->tx;
1586 1587 1588
	u32 send_done_count;
	int i;

B
Brice Goglin 已提交
1589 1590 1591
	/* an interrupt on a non-zero receive-only slice is implicitly
	 * valid  since MSI-X irqs are not shared */
	if ((mgp->dev->real_num_tx_queues == 1) && (ss != mgp->ss)) {
1592
		napi_schedule(&ss->napi);
1593
		return IRQ_HANDLED;
B
Brice Goglin 已提交
1594 1595
	}

1596 1597
	/* make sure it is our IRQ, and that the DMA has finished */
	if (unlikely(!stats->valid))
1598
		return IRQ_NONE;
1599 1600 1601 1602

	/* low bit indicates receives are present, so schedule
	 * napi poll handler */
	if (stats->valid & 1)
1603
		napi_schedule(&ss->napi);
1604

B
Brice Goglin 已提交
1605
	if (!mgp->msi_enabled && !mgp->msix_enabled) {
A
Al Viro 已提交
1606
		put_be32(0, mgp->irq_deassert);
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
		if (!myri10ge_deassert_wait)
			stats->valid = 0;
		mb();
	} else
		stats->valid = 0;

	/* Wait for IRQ line to go low, if using INTx */
	i = 0;
	while (1) {
		i++;
		/* check for transmit completes and receives */
		send_done_count = ntohl(stats->send_done_count);
		if (send_done_count != tx->pkt_done)
1620
			myri10ge_tx_done(ss, (int)send_done_count);
1621
		if (unlikely(i > myri10ge_max_irq_loops)) {
J
Jon Mason 已提交
1622
			netdev_warn(mgp->dev, "irq stuck?\n");
1623 1624 1625 1626 1627 1628 1629 1630 1631
			stats->valid = 0;
			schedule_work(&mgp->watchdog_work);
		}
		if (likely(stats->valid == 0))
			break;
		cpu_relax();
		barrier();
	}

B
Brice Goglin 已提交
1632 1633 1634
	/* Only slice 0 updates stats */
	if (ss == mgp->ss)
		myri10ge_check_statblock(mgp);
1635

1636
	put_be32(htonl(3), ss->irq_claim + 1);
1637
	return IRQ_HANDLED;
1638 1639 1640 1641 1642
}

static int
myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
{
1643 1644 1645 1646
	struct myri10ge_priv *mgp = netdev_priv(netdev);
	char *ptr;
	int i;

1647
	cmd->autoneg = AUTONEG_DISABLE;
1648
	ethtool_cmd_speed_set(cmd, SPEED_10000);
1649
	cmd->duplex = DUPLEX_FULL;
1650 1651 1652 1653 1654 1655 1656 1657 1658

	/*
	 * parse the product code to deterimine the interface type
	 * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
	 * after the 3rd dash in the driver's cached copy of the
	 * EEPROM's product code string.
	 */
	ptr = mgp->product_code_string;
	if (ptr == NULL) {
1659
		netdev_err(netdev, "Missing product code\n");
1660 1661 1662 1663 1664
		return 0;
	}
	for (i = 0; i < 3; i++, ptr++) {
		ptr = strchr(ptr, '-');
		if (ptr == NULL) {
1665 1666
			netdev_err(netdev, "Invalid product code %s\n",
				   mgp->product_code_string);
1667 1668 1669
			return 0;
		}
	}
1670 1671 1672 1673
	if (*ptr == '2')
		ptr++;
	if (*ptr == 'R' || *ptr == 'Q' || *ptr == 'S') {
		/* We've found either an XFP, quad ribbon fiber, or SFP+ */
1674
		cmd->port = PORT_FIBRE;
1675 1676 1677 1678
		cmd->supported |= SUPPORTED_FIBRE;
		cmd->advertising |= ADVERTISED_FIBRE;
	} else {
		cmd->port = PORT_OTHER;
1679
	}
1680 1681 1682 1683 1684
	if (*ptr == 'R' || *ptr == 'S')
		cmd->transceiver = XCVR_EXTERNAL;
	else
		cmd->transceiver = XCVR_INTERNAL;

1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
	return 0;
}

static void
myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);

	strlcpy(info->driver, "myri10ge", sizeof(info->driver));
	strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
	strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
	strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
}

static int
myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);
B
Brice Goglin 已提交
1703

1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
	coal->rx_coalesce_usecs = mgp->intr_coal_delay;
	return 0;
}

static int
myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);

	mgp->intr_coal_delay = coal->rx_coalesce_usecs;
A
Al Viro 已提交
1714
	put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
	return 0;
}

static void
myri10ge_get_pauseparam(struct net_device *netdev,
			struct ethtool_pauseparam *pause)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);

	pause->autoneg = 0;
	pause->rx_pause = mgp->pause;
	pause->tx_pause = mgp->pause;
}

static int
myri10ge_set_pauseparam(struct net_device *netdev,
			struct ethtool_pauseparam *pause)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);

	if (pause->tx_pause != mgp->pause)
		return myri10ge_change_pause(mgp, pause->tx_pause);
	if (pause->rx_pause != mgp->pause)
1738
		return myri10ge_change_pause(mgp, pause->rx_pause);
1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
	if (pause->autoneg != 0)
		return -EINVAL;
	return 0;
}

static void
myri10ge_get_ringparam(struct net_device *netdev,
		       struct ethtool_ringparam *ring)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);

B
Brice Goglin 已提交
1750 1751
	ring->rx_mini_max_pending = mgp->ss[0].rx_small.mask + 1;
	ring->rx_max_pending = mgp->ss[0].rx_big.mask + 1;
1752
	ring->rx_jumbo_max_pending = 0;
1753
	ring->tx_max_pending = mgp->ss[0].tx.mask + 1;
1754 1755 1756 1757 1758 1759
	ring->rx_mini_pending = ring->rx_mini_max_pending;
	ring->rx_pending = ring->rx_max_pending;
	ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
	ring->tx_pending = ring->tx_max_pending;
}

1760
static const char myri10ge_gstrings_main_stats[][ETH_GSTRING_LEN] = {
1761 1762 1763 1764 1765 1766 1767
	"rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
	"tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
	"rx_length_errors", "rx_over_errors", "rx_crc_errors",
	"rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
	"tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
	"tx_heartbeat_errors", "tx_window_errors",
	/* device-specific stats */
B
Brice Goglin 已提交
1768
	"tx_boundary", "WC", "irq", "MSI", "MSIX",
1769
	"read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
1770
	"serial_number", "watchdog_resets",
1771
#ifdef CONFIG_MYRI10GE_DCA
1772
	"dca_capable_firmware", "dca_device_present",
1773
#endif
1774
	"link_changes", "link_up", "dropped_link_overflow",
1775 1776 1777
	"dropped_link_error_or_filtered",
	"dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
	"dropped_unicast_filtered", "dropped_multicast_filtered",
1778
	"dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
1779 1780 1781 1782 1783 1784 1785
	"dropped_no_big_buffer"
};

static const char myri10ge_gstrings_slice_stats[][ETH_GSTRING_LEN] = {
	"----------- slice ---------",
	"tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done",
	"rx_small_cnt", "rx_big_cnt",
J
Jon Mason 已提交
1786 1787
	"wake_queue", "stop_queue", "tx_linearized",
	"LRO aggregated", "LRO flushed", "LRO avg aggr", "LRO no_desc",
1788 1789 1790
};

#define MYRI10GE_NET_STATS_LEN      21
1791 1792
#define MYRI10GE_MAIN_STATS_LEN  ARRAY_SIZE(myri10ge_gstrings_main_stats)
#define MYRI10GE_SLICE_STATS_LEN  ARRAY_SIZE(myri10ge_gstrings_slice_stats)
1793 1794 1795 1796

static void
myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
{
B
Brice Goglin 已提交
1797 1798 1799
	struct myri10ge_priv *mgp = netdev_priv(netdev);
	int i;

1800 1801
	switch (stringset) {
	case ETH_SS_STATS:
1802 1803 1804
		memcpy(data, *myri10ge_gstrings_main_stats,
		       sizeof(myri10ge_gstrings_main_stats));
		data += sizeof(myri10ge_gstrings_main_stats);
B
Brice Goglin 已提交
1805 1806 1807 1808 1809
		for (i = 0; i < mgp->num_slices; i++) {
			memcpy(data, *myri10ge_gstrings_slice_stats,
			       sizeof(myri10ge_gstrings_slice_stats));
			data += sizeof(myri10ge_gstrings_slice_stats);
		}
1810 1811 1812 1813
		break;
	}
}

1814
static int myri10ge_get_sset_count(struct net_device *netdev, int sset)
1815
{
B
Brice Goglin 已提交
1816 1817
	struct myri10ge_priv *mgp = netdev_priv(netdev);

1818 1819
	switch (sset) {
	case ETH_SS_STATS:
B
Brice Goglin 已提交
1820 1821
		return MYRI10GE_MAIN_STATS_LEN +
		    mgp->num_slices * MYRI10GE_SLICE_STATS_LEN;
1822 1823 1824
	default:
		return -EOPNOTSUPP;
	}
1825 1826 1827 1828 1829 1830 1831
}

static void
myri10ge_get_ethtool_stats(struct net_device *netdev,
			   struct ethtool_stats *stats, u64 * data)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);
1832
	struct myri10ge_slice_state *ss;
1833
	struct rtnl_link_stats64 link_stats;
B
Brice Goglin 已提交
1834
	int slice;
1835 1836
	int i;

1837
	/* force stats update */
E
Eric Dumazet 已提交
1838
	memset(&link_stats, 0, sizeof(link_stats));
1839
	(void)myri10ge_get_stats(netdev, &link_stats);
1840
	for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
1841
		data[i] = ((u64 *)&link_stats)[i];
1842

1843
	data[i++] = (unsigned int)mgp->tx_boundary;
1844
	data[i++] = (unsigned int)mgp->wc_enabled;
1845 1846
	data[i++] = (unsigned int)mgp->pdev->irq;
	data[i++] = (unsigned int)mgp->msi_enabled;
B
Brice Goglin 已提交
1847
	data[i++] = (unsigned int)mgp->msix_enabled;
1848 1849 1850 1851 1852
	data[i++] = (unsigned int)mgp->read_dma;
	data[i++] = (unsigned int)mgp->write_dma;
	data[i++] = (unsigned int)mgp->read_write_dma;
	data[i++] = (unsigned int)mgp->serial_number;
	data[i++] = (unsigned int)mgp->watchdog_resets;
1853
#ifdef CONFIG_MYRI10GE_DCA
1854 1855 1856
	data[i++] = (unsigned int)(mgp->ss[0].dca_tag != NULL);
	data[i++] = (unsigned int)(mgp->dca_enabled);
#endif
1857
	data[i++] = (unsigned int)mgp->link_changes;
1858 1859

	/* firmware stats are useful only in the first slice */
B
Brice Goglin 已提交
1860
	ss = &mgp->ss[0];
1861 1862
	data[i++] = (unsigned int)ntohl(ss->fw_stats->link_up);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_link_overflow);
1863
	data[i++] =
1864 1865 1866 1867 1868
	    (unsigned int)ntohl(ss->fw_stats->dropped_link_error_or_filtered);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_pause);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_phy);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_crc32);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_unicast_filtered);
1869
	data[i++] =
1870 1871 1872 1873 1874 1875
	    (unsigned int)ntohl(ss->fw_stats->dropped_multicast_filtered);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_runt);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_overrun);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_small_buffer);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_big_buffer);

B
Brice Goglin 已提交
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
	for (slice = 0; slice < mgp->num_slices; slice++) {
		ss = &mgp->ss[slice];
		data[i++] = slice;
		data[i++] = (unsigned int)ss->tx.pkt_start;
		data[i++] = (unsigned int)ss->tx.pkt_done;
		data[i++] = (unsigned int)ss->tx.req;
		data[i++] = (unsigned int)ss->tx.done;
		data[i++] = (unsigned int)ss->rx_small.cnt;
		data[i++] = (unsigned int)ss->rx_big.cnt;
		data[i++] = (unsigned int)ss->tx.wake_queue;
		data[i++] = (unsigned int)ss->tx.stop_queue;
		data[i++] = (unsigned int)ss->tx.linearized;
		data[i++] = ss->rx_done.lro_mgr.stats.aggregated;
		data[i++] = ss->rx_done.lro_mgr.stats.flushed;
		if (ss->rx_done.lro_mgr.stats.flushed)
			data[i++] = ss->rx_done.lro_mgr.stats.aggregated /
			    ss->rx_done.lro_mgr.stats.flushed;
		else
			data[i++] = 0;
		data[i++] = ss->rx_done.lro_mgr.stats.no_desc;
	}
1897 1898
}

1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);
	mgp->msg_enable = value;
}

static u32 myri10ge_get_msglevel(struct net_device *netdev)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);
	return mgp->msg_enable;
}

1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964
/*
 * Use a low-level command to change the LED behavior. Rather than
 * blinking (which is the normal case), when identify is used, the
 * yellow LED turns solid.
 */
static int myri10ge_led(struct myri10ge_priv *mgp, int on)
{
	struct mcp_gen_header *hdr;
	struct device *dev = &mgp->pdev->dev;
	size_t hdr_off, pattern_off, hdr_len;
	u32 pattern = 0xfffffffe;

	/* find running firmware header */
	hdr_off = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
	if ((hdr_off & 3) || hdr_off + sizeof(*hdr) > mgp->sram_size) {
		dev_err(dev, "Running firmware has bad header offset (%d)\n",
			(int)hdr_off);
		return -EIO;
	}
	hdr_len = swab32(readl(mgp->sram + hdr_off +
			       offsetof(struct mcp_gen_header, header_length)));
	pattern_off = hdr_off + offsetof(struct mcp_gen_header, led_pattern);
	if (pattern_off >= (hdr_len + hdr_off)) {
		dev_info(dev, "Firmware does not support LED identification\n");
		return -EINVAL;
	}
	if (!on)
		pattern = swab32(readl(mgp->sram + pattern_off + 4));
	writel(htonl(pattern), mgp->sram + pattern_off);
	return 0;
}

static int
myri10ge_phys_id(struct net_device *netdev, enum ethtool_phys_id_state state)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);
	int rc;

	switch (state) {
	case ETHTOOL_ID_ACTIVE:
		rc = myri10ge_led(mgp, 1);
		break;

	case ETHTOOL_ID_INACTIVE:
		rc =  myri10ge_led(mgp, 0);
		break;

	default:
		rc = -EINVAL;
	}

	return rc;
}

1965
static const struct ethtool_ops myri10ge_ethtool_ops = {
1966 1967 1968 1969 1970 1971 1972
	.get_settings = myri10ge_get_settings,
	.get_drvinfo = myri10ge_get_drvinfo,
	.get_coalesce = myri10ge_get_coalesce,
	.set_coalesce = myri10ge_set_coalesce,
	.get_pauseparam = myri10ge_get_pauseparam,
	.set_pauseparam = myri10ge_set_pauseparam,
	.get_ringparam = myri10ge_get_ringparam,
1973
	.get_link = ethtool_op_get_link,
1974
	.get_strings = myri10ge_get_strings,
1975
	.get_sset_count = myri10ge_get_sset_count,
1976 1977
	.get_ethtool_stats = myri10ge_get_ethtool_stats,
	.set_msglevel = myri10ge_set_msglevel,
1978
	.get_msglevel = myri10ge_get_msglevel,
1979
	.set_phys_id = myri10ge_phys_id,
1980 1981
};

1982
static int myri10ge_allocate_rings(struct myri10ge_slice_state *ss)
1983
{
1984
	struct myri10ge_priv *mgp = ss->mgp;
1985
	struct myri10ge_cmd cmd;
1986
	struct net_device *dev = mgp->dev;
1987 1988
	int tx_ring_size, rx_ring_size;
	int tx_ring_entries, rx_ring_entries;
B
Brice Goglin 已提交
1989
	int i, slice, status;
1990 1991 1992
	size_t bytes;

	/* get ring sizes */
B
Brice Goglin 已提交
1993 1994
	slice = ss - mgp->ss;
	cmd.data0 = slice;
1995 1996
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
	tx_ring_size = cmd.data0;
B
Brice Goglin 已提交
1997
	cmd.data0 = slice;
1998
	status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
1999 2000
	if (status != 0)
		return status;
2001 2002 2003 2004
	rx_ring_size = cmd.data0;

	tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
	rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
2005 2006
	ss->tx.mask = tx_ring_entries - 1;
	ss->rx_small.mask = ss->rx_big.mask = rx_ring_entries - 1;
2007

2008 2009
	status = -ENOMEM;

2010 2011 2012
	/* allocate the host shadow rings */

	bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
2013 2014 2015
	    * sizeof(*ss->tx.req_list);
	ss->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
	if (ss->tx.req_bytes == NULL)
2016 2017 2018
		goto abort_with_nothing;

	/* ensure req_list entries are aligned to 8 bytes */
2019 2020
	ss->tx.req_list = (struct mcp_kreq_ether_send *)
	    ALIGN((unsigned long)ss->tx.req_bytes, 8);
B
Brice Goglin 已提交
2021
	ss->tx.queue_active = 0;
2022

2023 2024 2025
	bytes = rx_ring_entries * sizeof(*ss->rx_small.shadow);
	ss->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
	if (ss->rx_small.shadow == NULL)
2026 2027
		goto abort_with_tx_req_bytes;

2028 2029 2030
	bytes = rx_ring_entries * sizeof(*ss->rx_big.shadow);
	ss->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
	if (ss->rx_big.shadow == NULL)
2031 2032 2033 2034
		goto abort_with_rx_small_shadow;

	/* allocate the host info rings */

2035 2036 2037
	bytes = tx_ring_entries * sizeof(*ss->tx.info);
	ss->tx.info = kzalloc(bytes, GFP_KERNEL);
	if (ss->tx.info == NULL)
2038 2039
		goto abort_with_rx_big_shadow;

2040 2041 2042
	bytes = rx_ring_entries * sizeof(*ss->rx_small.info);
	ss->rx_small.info = kzalloc(bytes, GFP_KERNEL);
	if (ss->rx_small.info == NULL)
2043 2044
		goto abort_with_tx_info;

2045 2046 2047
	bytes = rx_ring_entries * sizeof(*ss->rx_big.info);
	ss->rx_big.info = kzalloc(bytes, GFP_KERNEL);
	if (ss->rx_big.info == NULL)
2048 2049 2050
		goto abort_with_rx_small_info;

	/* Fill the receive rings */
2051 2052 2053 2054 2055 2056 2057 2058
	ss->rx_big.cnt = 0;
	ss->rx_small.cnt = 0;
	ss->rx_big.fill_cnt = 0;
	ss->rx_small.fill_cnt = 0;
	ss->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
	ss->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
	ss->rx_small.watchdog_needed = 0;
	ss->rx_big.watchdog_needed = 0;
J
Jon Mason 已提交
2059 2060 2061 2062 2063 2064
	if (mgp->small_bytes == 0) {
		ss->rx_small.fill_cnt = ss->rx_small.mask + 1;
	} else {
		myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
					mgp->small_bytes + MXGEFW_PAD, 0);
	}
2065

2066
	if (ss->rx_small.fill_cnt < ss->rx_small.mask + 1) {
2067 2068
		netdev_err(dev, "slice-%d: alloced only %d small bufs\n",
			   slice, ss->rx_small.fill_cnt);
2069
		goto abort_with_rx_small_ring;
2070 2071
	}

2072 2073
	myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
	if (ss->rx_big.fill_cnt < ss->rx_big.mask + 1) {
2074 2075
		netdev_err(dev, "slice-%d: alloced only %d big bufs\n",
			   slice, ss->rx_big.fill_cnt);
2076
		goto abort_with_rx_big_ring;
2077 2078 2079 2080 2081
	}

	return 0;

abort_with_rx_big_ring:
2082 2083 2084
	for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
		int idx = i & ss->rx_big.mask;
		myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
2085
				       mgp->big_bytes);
2086
		put_page(ss->rx_big.info[idx].page);
2087 2088 2089
	}

abort_with_rx_small_ring:
J
Jon Mason 已提交
2090 2091
	if (mgp->small_bytes == 0)
		ss->rx_small.fill_cnt = ss->rx_small.cnt;
2092 2093 2094
	for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
		int idx = i & ss->rx_small.mask;
		myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
2095
				       mgp->small_bytes + MXGEFW_PAD);
2096
		put_page(ss->rx_small.info[idx].page);
2097
	}
2098

2099
	kfree(ss->rx_big.info);
2100 2101

abort_with_rx_small_info:
2102
	kfree(ss->rx_small.info);
2103 2104

abort_with_tx_info:
2105
	kfree(ss->tx.info);
2106 2107

abort_with_rx_big_shadow:
2108
	kfree(ss->rx_big.shadow);
2109 2110

abort_with_rx_small_shadow:
2111
	kfree(ss->rx_small.shadow);
2112 2113

abort_with_tx_req_bytes:
2114 2115 2116
	kfree(ss->tx.req_bytes);
	ss->tx.req_bytes = NULL;
	ss->tx.req_list = NULL;
2117 2118 2119 2120 2121

abort_with_nothing:
	return status;
}

2122
static void myri10ge_free_rings(struct myri10ge_slice_state *ss)
2123
{
2124
	struct myri10ge_priv *mgp = ss->mgp;
2125 2126 2127 2128
	struct sk_buff *skb;
	struct myri10ge_tx_buf *tx;
	int i, len, idx;

B
Brice Goglin 已提交
2129 2130 2131 2132
	/* If not allocated, skip it */
	if (ss->tx.req_list == NULL)
		return;

2133 2134 2135 2136 2137
	for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
		idx = i & ss->rx_big.mask;
		if (i == ss->rx_big.fill_cnt - 1)
			ss->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
		myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
2138
				       mgp->big_bytes);
2139
		put_page(ss->rx_big.info[idx].page);
2140 2141
	}

J
Jon Mason 已提交
2142 2143
	if (mgp->small_bytes == 0)
		ss->rx_small.fill_cnt = ss->rx_small.cnt;
2144 2145 2146 2147
	for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
		idx = i & ss->rx_small.mask;
		if (i == ss->rx_small.fill_cnt - 1)
			ss->rx_small.info[idx].page_offset =
2148
			    MYRI10GE_ALLOC_SIZE;
2149
		myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
2150
				       mgp->small_bytes + MXGEFW_PAD);
2151
		put_page(ss->rx_small.info[idx].page);
2152
	}
2153
	tx = &ss->tx;
2154 2155 2156 2157 2158 2159 2160
	while (tx->done != tx->req) {
		idx = tx->done & tx->mask;
		skb = tx->info[idx].skb;

		/* Mark as free */
		tx->info[idx].skb = NULL;
		tx->done++;
2161 2162
		len = dma_unmap_len(&tx->info[idx], len);
		dma_unmap_len_set(&tx->info[idx], len, 0);
2163
		if (skb) {
2164
			ss->stats.tx_dropped++;
2165 2166 2167
			dev_kfree_skb_any(skb);
			if (len)
				pci_unmap_single(mgp->pdev,
2168
						 dma_unmap_addr(&tx->info[idx],
2169 2170 2171 2172 2173
								bus), len,
						 PCI_DMA_TODEVICE);
		} else {
			if (len)
				pci_unmap_page(mgp->pdev,
2174
					       dma_unmap_addr(&tx->info[idx],
2175 2176 2177 2178
							      bus), len,
					       PCI_DMA_TODEVICE);
		}
	}
2179
	kfree(ss->rx_big.info);
2180

2181
	kfree(ss->rx_small.info);
2182

2183
	kfree(ss->tx.info);
2184

2185
	kfree(ss->rx_big.shadow);
2186

2187
	kfree(ss->rx_small.shadow);
2188

2189 2190 2191
	kfree(ss->tx.req_bytes);
	ss->tx.req_bytes = NULL;
	ss->tx.req_list = NULL;
2192 2193
}

2194 2195 2196
static int myri10ge_request_irq(struct myri10ge_priv *mgp)
{
	struct pci_dev *pdev = mgp->pdev;
B
Brice Goglin 已提交
2197 2198 2199
	struct myri10ge_slice_state *ss;
	struct net_device *netdev = mgp->dev;
	int i;
2200 2201
	int status;

B
Brice Goglin 已提交
2202 2203 2204
	mgp->msi_enabled = 0;
	mgp->msix_enabled = 0;
	status = 0;
2205
	if (myri10ge_msi) {
B
Brice Goglin 已提交
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227
		if (mgp->num_slices > 1) {
			status =
			    pci_enable_msix(pdev, mgp->msix_vectors,
					    mgp->num_slices);
			if (status == 0) {
				mgp->msix_enabled = 1;
			} else {
				dev_err(&pdev->dev,
					"Error %d setting up MSI-X\n", status);
				return status;
			}
		}
		if (mgp->msix_enabled == 0) {
			status = pci_enable_msi(pdev);
			if (status != 0) {
				dev_err(&pdev->dev,
					"Error %d setting up MSI; falling back to xPIC\n",
					status);
			} else {
				mgp->msi_enabled = 1;
			}
		}
2228
	}
B
Brice Goglin 已提交
2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
	if (mgp->msix_enabled) {
		for (i = 0; i < mgp->num_slices; i++) {
			ss = &mgp->ss[i];
			snprintf(ss->irq_desc, sizeof(ss->irq_desc),
				 "%s:slice-%d", netdev->name, i);
			status = request_irq(mgp->msix_vectors[i].vector,
					     myri10ge_intr, 0, ss->irq_desc,
					     ss);
			if (status != 0) {
				dev_err(&pdev->dev,
					"slice %d failed to allocate IRQ\n", i);
				i--;
				while (i >= 0) {
					free_irq(mgp->msix_vectors[i].vector,
						 &mgp->ss[i]);
					i--;
				}
				pci_disable_msix(pdev);
				return status;
			}
		}
	} else {
		status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
				     mgp->dev->name, &mgp->ss[0]);
		if (status != 0) {
			dev_err(&pdev->dev, "failed to allocate IRQ\n");
			if (mgp->msi_enabled)
				pci_disable_msi(pdev);
		}
2258 2259 2260 2261 2262 2263 2264
	}
	return status;
}

static void myri10ge_free_irq(struct myri10ge_priv *mgp)
{
	struct pci_dev *pdev = mgp->pdev;
B
Brice Goglin 已提交
2265
	int i;
2266

B
Brice Goglin 已提交
2267 2268 2269 2270 2271 2272
	if (mgp->msix_enabled) {
		for (i = 0; i < mgp->num_slices; i++)
			free_irq(mgp->msix_vectors[i].vector, &mgp->ss[i]);
	} else {
		free_irq(pdev->irq, &mgp->ss[0]);
	}
2273 2274
	if (mgp->msi_enabled)
		pci_disable_msi(pdev);
B
Brice Goglin 已提交
2275 2276
	if (mgp->msix_enabled)
		pci_disable_msix(pdev);
2277 2278
}

A
Andrew Gallatin 已提交
2279 2280 2281 2282 2283 2284 2285 2286
static int
myri10ge_get_frag_header(struct skb_frag_struct *frag, void **mac_hdr,
			 void **ip_hdr, void **tcpudp_hdr,
			 u64 * hdr_flags, void *priv)
{
	struct ethhdr *eh;
	struct vlan_ethhdr *veh;
	struct iphdr *iph;
2287
	u8 *va = skb_frag_address(frag);
A
Andrew Gallatin 已提交
2288
	unsigned long ll_hlen;
A
Al Viro 已提交
2289 2290
	/* passed opaque through lro_receive_frags() */
	__wsum csum = (__force __wsum) (unsigned long)priv;
A
Andrew Gallatin 已提交
2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321

	/* find the mac header, aborting if not IPv4 */

	eh = (struct ethhdr *)va;
	*mac_hdr = eh;
	ll_hlen = ETH_HLEN;
	if (eh->h_proto != htons(ETH_P_IP)) {
		if (eh->h_proto == htons(ETH_P_8021Q)) {
			veh = (struct vlan_ethhdr *)va;
			if (veh->h_vlan_encapsulated_proto != htons(ETH_P_IP))
				return -1;

			ll_hlen += VLAN_HLEN;

			/*
			 *  HW checksum starts ETH_HLEN bytes into
			 *  frame, so we must subtract off the VLAN
			 *  header's checksum before csum can be used
			 */
			csum = csum_sub(csum, csum_partial(va + ETH_HLEN,
							   VLAN_HLEN, 0));
		} else {
			return -1;
		}
	}
	*hdr_flags = LRO_IPV4;

	iph = (struct iphdr *)(va + ll_hlen);
	*ip_hdr = iph;
	if (iph->protocol != IPPROTO_TCP)
		return -1;
2322
	if (ip_is_fragment(iph))
2323
		return -1;
A
Andrew Gallatin 已提交
2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339
	*hdr_flags |= LRO_TCP;
	*tcpudp_hdr = (u8 *) (*ip_hdr) + (iph->ihl << 2);

	/* verify the IP checksum */
	if (unlikely(ip_fast_csum((u8 *) iph, iph->ihl)))
		return -1;

	/* verify the  checksum */
	if (unlikely(csum_tcpudp_magic(iph->saddr, iph->daddr,
				       ntohs(iph->tot_len) - (iph->ihl << 2),
				       IPPROTO_TCP, csum)))
		return -1;

	return 0;
}

2340 2341 2342 2343 2344 2345 2346
static int myri10ge_get_txrx(struct myri10ge_priv *mgp, int slice)
{
	struct myri10ge_cmd cmd;
	struct myri10ge_slice_state *ss;
	int status;

	ss = &mgp->ss[slice];
B
Brice Goglin 已提交
2347 2348 2349 2350 2351 2352 2353 2354
	status = 0;
	if (slice == 0 || (mgp->dev->real_num_tx_queues > 1)) {
		cmd.data0 = slice;
		status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET,
					   &cmd, 0);
		ss->tx.lanai = (struct mcp_kreq_ether_send __iomem *)
		    (mgp->sram + cmd.data0);
	}
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365
	cmd.data0 = slice;
	status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET,
				    &cmd, 0);
	ss->rx_small.lanai = (struct mcp_kreq_ether_recv __iomem *)
	    (mgp->sram + cmd.data0);

	cmd.data0 = slice;
	status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
	ss->rx_big.lanai = (struct mcp_kreq_ether_recv __iomem *)
	    (mgp->sram + cmd.data0);

B
Brice Goglin 已提交
2366 2367 2368 2369
	ss->tx.send_go = (__iomem __be32 *)
	    (mgp->sram + MXGEFW_ETH_SEND_GO + 64 * slice);
	ss->tx.send_stop = (__iomem __be32 *)
	    (mgp->sram + MXGEFW_ETH_SEND_STOP + 64 * slice);
2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382
	return status;

}

static int myri10ge_set_stats(struct myri10ge_priv *mgp, int slice)
{
	struct myri10ge_cmd cmd;
	struct myri10ge_slice_state *ss;
	int status;

	ss = &mgp->ss[slice];
	cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->fw_stats_bus);
	cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->fw_stats_bus);
B
Brice Goglin 已提交
2383
	cmd.data2 = sizeof(struct mcp_irq_data) | (slice << 16);
2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
	if (status == -ENOSYS) {
		dma_addr_t bus = ss->fw_stats_bus;
		if (slice != 0)
			return -EINVAL;
		bus += offsetof(struct mcp_irq_data, send_done_count);
		cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
		cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
		status = myri10ge_send_cmd(mgp,
					   MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
					   &cmd, 0);
		/* Firmware cannot support multicast without STATS_DMA_V2 */
		mgp->fw_multicast_support = 0;
	} else {
		mgp->fw_multicast_support = 1;
	}
	return 0;
}

2403 2404
static int myri10ge_open(struct net_device *dev)
{
B
Brice Goglin 已提交
2405
	struct myri10ge_slice_state *ss;
2406
	struct myri10ge_priv *mgp = netdev_priv(dev);
2407
	struct myri10ge_cmd cmd;
B
Brice Goglin 已提交
2408 2409
	int i, status, big_pow2, slice;
	u8 *itable;
A
Andrew Gallatin 已提交
2410
	struct net_lro_mgr *lro_mgr;
2411 2412 2413 2414 2415 2416 2417

	if (mgp->running != MYRI10GE_ETH_STOPPED)
		return -EBUSY;

	mgp->running = MYRI10GE_ETH_STARTING;
	status = myri10ge_reset(mgp);
	if (status != 0) {
2418
		netdev_err(dev, "failed reset\n");
2419
		goto abort_with_nothing;
2420 2421
	}

B
Brice Goglin 已提交
2422 2423
	if (mgp->num_slices > 1) {
		cmd.data0 = mgp->num_slices;
B
Brice Goglin 已提交
2424 2425 2426
		cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
		if (mgp->dev->real_num_tx_queues > 1)
			cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
B
Brice Goglin 已提交
2427 2428 2429
		status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
					   &cmd, 0);
		if (status != 0) {
2430
			netdev_err(dev, "failed to set number of slices\n");
B
Brice Goglin 已提交
2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
			goto abort_with_nothing;
		}
		/* setup the indirection table */
		cmd.data0 = mgp->num_slices;
		status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_TABLE_SIZE,
					   &cmd, 0);

		status |= myri10ge_send_cmd(mgp,
					    MXGEFW_CMD_GET_RSS_TABLE_OFFSET,
					    &cmd, 0);
		if (status != 0) {
2442
			netdev_err(dev, "failed to setup rss tables\n");
B
Brice Goglin 已提交
2443
			goto abort_with_nothing;
B
Brice Goglin 已提交
2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
		}

		/* just enable an identity mapping */
		itable = mgp->sram + cmd.data0;
		for (i = 0; i < mgp->num_slices; i++)
			__raw_writeb(i, &itable[i]);

		cmd.data0 = 1;
		cmd.data1 = myri10ge_rss_hash;
		status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_ENABLE,
					   &cmd, 0);
		if (status != 0) {
2456
			netdev_err(dev, "failed to enable slices\n");
B
Brice Goglin 已提交
2457 2458 2459 2460
			goto abort_with_nothing;
		}
	}

2461 2462 2463 2464
	status = myri10ge_request_irq(mgp);
	if (status != 0)
		goto abort_with_nothing;

2465 2466 2467 2468 2469 2470 2471
	/* decide what small buffer size to use.  For good TCP rx
	 * performance, it is important to not receive 1514 byte
	 * frames into jumbo buffers, as it confuses the socket buffer
	 * accounting code, leading to drops and erratic performance.
	 */

	if (dev->mtu <= ETH_DATA_LEN)
2472 2473 2474 2475
		/* enough for a TCP header */
		mgp->small_bytes = (128 > SMP_CACHE_BYTES)
		    ? (128 - MXGEFW_PAD)
		    : (SMP_CACHE_BYTES - MXGEFW_PAD);
2476
	else
2477 2478
		/* enough for a vlan encapsulated ETH_DATA_LEN frame */
		mgp->small_bytes = VLAN_ETH_FRAME_LEN;
2479 2480

	/* Override the small buffer size? */
J
Jon Mason 已提交
2481
	if (myri10ge_small_bytes >= 0)
2482 2483 2484 2485 2486 2487
		mgp->small_bytes = myri10ge_small_bytes;

	/* Firmware needs the big buff size as a power of 2.  Lie and
	 * tell him the buffer is larger, because we only use 1
	 * buffer/pkt, and the mtu will prevent overruns.
	 */
2488
	big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
2489
	if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
2490
		while (!is_power_of_2(big_pow2))
2491
			big_pow2++;
2492
		mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
2493 2494 2495 2496 2497
	} else {
		big_pow2 = MYRI10GE_ALLOC_SIZE;
		mgp->big_bytes = big_pow2;
	}

B
Brice Goglin 已提交
2498 2499 2500 2501 2502 2503
	/* setup the per-slice data structures */
	for (slice = 0; slice < mgp->num_slices; slice++) {
		ss = &mgp->ss[slice];

		status = myri10ge_get_txrx(mgp, slice);
		if (status != 0) {
2504
			netdev_err(dev, "failed to get ring sizes or locations\n");
B
Brice Goglin 已提交
2505 2506 2507 2508 2509
			goto abort_with_rings;
		}
		status = myri10ge_allocate_rings(ss);
		if (status != 0)
			goto abort_with_rings;
B
Brice Goglin 已提交
2510 2511 2512 2513 2514

		/* only firmware which supports multiple TX queues
		 * supports setting up the tx stats on non-zero
		 * slices */
		if (slice == 0 || mgp->dev->real_num_tx_queues > 1)
B
Brice Goglin 已提交
2515 2516
			status = myri10ge_set_stats(mgp, slice);
		if (status) {
2517
			netdev_err(dev, "Couldn't set stats DMA\n");
B
Brice Goglin 已提交
2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
			goto abort_with_rings;
		}

		lro_mgr = &ss->rx_done.lro_mgr;
		lro_mgr->dev = dev;
		lro_mgr->features = LRO_F_NAPI;
		lro_mgr->ip_summed = CHECKSUM_COMPLETE;
		lro_mgr->ip_summed_aggr = CHECKSUM_UNNECESSARY;
		lro_mgr->max_desc = MYRI10GE_MAX_LRO_DESCRIPTORS;
		lro_mgr->lro_arr = ss->rx_done.lro_desc;
		lro_mgr->get_frag_header = myri10ge_get_frag_header;
		lro_mgr->max_aggr = myri10ge_lro_max_pkts;
2530
		lro_mgr->frag_align_pad = 2;
B
Brice Goglin 已提交
2531 2532 2533 2534 2535 2536
		if (lro_mgr->max_aggr > MAX_SKB_FRAGS)
			lro_mgr->max_aggr = MAX_SKB_FRAGS;

		/* must happen prior to any irq */
		napi_enable(&(ss)->napi);
	}
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547

	/* now give firmware buffers sizes, and MTU */
	cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
	cmd.data0 = mgp->small_bytes;
	status |=
	    myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
	cmd.data0 = big_pow2;
	status |=
	    myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
	if (status) {
2548
		netdev_err(dev, "Couldn't set buffer sizes\n");
2549 2550 2551
		goto abort_with_rings;
	}

B
Brice Goglin 已提交
2552 2553 2554 2555 2556 2557 2558 2559
	/*
	 * Set Linux style TSO mode; this is needed only on newer
	 *  firmware versions.  Older versions default to Linux
	 *  style TSO
	 */
	cmd.data0 = 0;
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_TSO_MODE, &cmd, 0);
	if (status && status != -ENOSYS) {
2560
		netdev_err(dev, "Couldn't set TSO mode\n");
2561 2562 2563
		goto abort_with_rings;
	}

A
Al Viro 已提交
2564
	mgp->link_state = ~0U;
2565 2566 2567 2568
	mgp->rdma_tags_available = 15;

	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
	if (status) {
2569
		netdev_err(dev, "Couldn't bring up link\n");
2570 2571 2572 2573 2574 2575
		goto abort_with_rings;
	}

	mgp->running = MYRI10GE_ETH_RUNNING;
	mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
	add_timer(&mgp->watchdog_timer);
B
Brice Goglin 已提交
2576 2577
	netif_tx_wake_all_queues(dev);

2578 2579 2580
	return 0;

abort_with_rings:
2581 2582 2583 2584
	while (slice) {
		slice--;
		napi_disable(&mgp->ss[slice].napi);
	}
B
Brice Goglin 已提交
2585 2586
	for (i = 0; i < mgp->num_slices; i++)
		myri10ge_free_rings(&mgp->ss[i]);
2587

2588 2589
	myri10ge_free_irq(mgp);

2590 2591 2592 2593 2594 2595 2596
abort_with_nothing:
	mgp->running = MYRI10GE_ETH_STOPPED;
	return -ENOMEM;
}

static int myri10ge_close(struct net_device *dev)
{
2597
	struct myri10ge_priv *mgp = netdev_priv(dev);
2598 2599
	struct myri10ge_cmd cmd;
	int status, old_down_cnt;
B
Brice Goglin 已提交
2600
	int i;
2601 2602 2603 2604

	if (mgp->running != MYRI10GE_ETH_RUNNING)
		return 0;

B
Brice Goglin 已提交
2605
	if (mgp->ss[0].tx.req_bytes == NULL)
2606 2607 2608 2609
		return 0;

	del_timer_sync(&mgp->watchdog_timer);
	mgp->running = MYRI10GE_ETH_STOPPING;
B
Brice Goglin 已提交
2610 2611 2612
	for (i = 0; i < mgp->num_slices; i++) {
		napi_disable(&mgp->ss[i].napi);
	}
2613
	netif_carrier_off(dev);
B
Brice Goglin 已提交
2614 2615

	netif_tx_stop_all_queues(dev);
2616 2617 2618 2619 2620 2621
	if (mgp->rebooted == 0) {
		old_down_cnt = mgp->down_cnt;
		mb();
		status =
		    myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
		if (status)
2622
			netdev_err(dev, "Couldn't bring down link\n");
2623

2624 2625 2626
		wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt,
				   HZ);
		if (old_down_cnt == mgp->down_cnt)
2627
			netdev_err(dev, "never got down irq\n");
2628
	}
2629
	netif_tx_disable(dev);
2630
	myri10ge_free_irq(mgp);
B
Brice Goglin 已提交
2631 2632
	for (i = 0; i < mgp->num_slices; i++)
		myri10ge_free_rings(&mgp->ss[i]);
2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699

	mgp->running = MYRI10GE_ETH_STOPPED;
	return 0;
}

/* copy an array of struct mcp_kreq_ether_send's to the mcp.  Copy
 * backwards one at a time and handle ring wraps */

static inline void
myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
			      struct mcp_kreq_ether_send *src, int cnt)
{
	int idx, starting_slot;
	starting_slot = tx->req;
	while (cnt > 1) {
		cnt--;
		idx = (starting_slot + cnt) & tx->mask;
		myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
		mb();
	}
}

/*
 * copy an array of struct mcp_kreq_ether_send's to the mcp.  Copy
 * at most 32 bytes at a time, so as to avoid involving the software
 * pio handler in the nic.   We re-write the first segment's flags
 * to mark them valid only after writing the entire chain.
 */

static inline void
myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
		    int cnt)
{
	int idx, i;
	struct mcp_kreq_ether_send __iomem *dstp, *dst;
	struct mcp_kreq_ether_send *srcp;
	u8 last_flags;

	idx = tx->req & tx->mask;

	last_flags = src->flags;
	src->flags = 0;
	mb();
	dst = dstp = &tx->lanai[idx];
	srcp = src;

	if ((idx + cnt) < tx->mask) {
		for (i = 0; i < (cnt - 1); i += 2) {
			myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
			mb();	/* force write every 32 bytes */
			srcp += 2;
			dstp += 2;
		}
	} else {
		/* submit all but the first request, and ensure
		 * that it is submitted below */
		myri10ge_submit_req_backwards(tx, src, cnt);
		i = 0;
	}
	if (i < cnt) {
		/* submit the first request */
		myri10ge_pio_copy(dstp, srcp, sizeof(*src));
		mb();		/* barrier before setting valid flag */
	}

	/* re-write the last 32-bits with the valid flags */
	src->flags = last_flags;
A
Al Viro 已提交
2700
	put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
2701 2702 2703 2704 2705 2706
	tx->req += cnt;
	mb();
}

/*
 * Transmit a packet.  We need to split the packet so that a single
2707
 * segment does not cross myri10ge->tx_boundary, so this makes segment
2708 2709 2710 2711 2712 2713 2714
 * counting tricky.  So rather than try to count segments up front, we
 * just give up if there are too few segments to hold a reasonably
 * fragmented packet currently available.  If we run
 * out of segments while preparing a packet for DMA, we just linearize
 * it and try again.
 */

2715 2716
static netdev_tx_t myri10ge_xmit(struct sk_buff *skb,
				       struct net_device *dev)
2717 2718
{
	struct myri10ge_priv *mgp = netdev_priv(dev);
2719
	struct myri10ge_slice_state *ss;
2720
	struct mcp_kreq_ether_send *req;
2721
	struct myri10ge_tx_buf *tx;
2722
	struct skb_frag_struct *frag;
B
Brice Goglin 已提交
2723
	struct netdev_queue *netdev_queue;
2724
	dma_addr_t bus;
A
Al Viro 已提交
2725 2726
	u32 low;
	__be32 high_swapped;
2727 2728
	unsigned int len;
	int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
B
Brice Goglin 已提交
2729
	u16 pseudo_hdr_offset, cksum_offset, queue;
2730 2731 2732
	int cum_len, seglen, boundary, rdma_count;
	u8 flags, odd_flag;

B
Brice Goglin 已提交
2733 2734 2735
	queue = skb_get_queue_mapping(skb);
	ss = &mgp->ss[queue];
	netdev_queue = netdev_get_tx_queue(mgp->dev, queue);
2736
	tx = &ss->tx;
B
Brice Goglin 已提交
2737

2738 2739 2740 2741 2742 2743 2744
again:
	req = tx->req_list;
	avail = tx->mask - 1 - (tx->req - tx->done);

	mss = 0;
	max_segments = MXGEFW_MAX_SEND_DESC;

2745
	if (skb_is_gso(skb)) {
2746
		mss = skb_shinfo(skb)->gso_size;
2747
		max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
2748 2749 2750 2751
	}

	if ((unlikely(avail < max_segments))) {
		/* we are out of transmit resources */
2752
		tx->stop_queue++;
B
Brice Goglin 已提交
2753
		netif_tx_stop_queue(netdev_queue);
2754
		return NETDEV_TX_BUSY;
2755 2756 2757 2758 2759 2760 2761
	}

	/* Setup checksum offloading, if needed */
	cksum_offset = 0;
	pseudo_hdr_offset = 0;
	odd_flag = 0;
	flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
2762
	if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
2763
		cksum_offset = skb_checksum_start_offset(skb);
A
Al Viro 已提交
2764
		pseudo_hdr_offset = cksum_offset + skb->csum_offset;
2765 2766
		/* If the headers are excessively large, then we must
		 * fall back to a software checksum */
B
Brice Goglin 已提交
2767 2768
		if (unlikely(!mss && (cksum_offset > 255 ||
				      pseudo_hdr_offset > 127))) {
2769
			if (skb_checksum_help(skb))
2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
				goto drop;
			cksum_offset = 0;
			pseudo_hdr_offset = 0;
		} else {
			odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
			flags |= MXGEFW_FLAGS_CKSUM;
		}
	}

	cum_len = 0;

	if (mss) {		/* TSO */
		/* this removes any CKSUM flag from before */
		flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);

		/* negative cum_len signifies to the
		 * send loop that we are still in the
		 * header portion of the TSO packet.
B
Brice Goglin 已提交
2788
		 * TSO header can be at most 1KB long */
2789
		cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
2790

B
Brice Goglin 已提交
2791 2792 2793 2794 2795 2796 2797 2798 2799
		/* for IPv6 TSO, the checksum offset stores the
		 * TCP header length, to save the firmware from
		 * the need to parse the headers */
		if (skb_is_gso_v6(skb)) {
			cksum_offset = tcp_hdrlen(skb);
			/* Can only handle headers <= max_tso6 long */
			if (unlikely(-cum_len > mgp->max_tso6))
				return myri10ge_sw_tso(skb, dev);
		}
2800 2801 2802
		/* for TSO, pseudo_hdr_offset holds mss.
		 * The firmware figures out where to put
		 * the checksum by parsing the header. */
A
Al Viro 已提交
2803
		pseudo_hdr_offset = mss;
2804 2805 2806 2807 2808 2809 2810
	} else
		/* Mark small packets, and pad out tiny packets */
	if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
		flags |= MXGEFW_FLAGS_SMALL;

		/* pad frames to at least ETH_ZLEN bytes */
		if (unlikely(skb->len < ETH_ZLEN)) {
2811
			if (skb_padto(skb, ETH_ZLEN)) {
2812 2813
				/* The packet is gone, so we must
				 * return 0 */
2814
				ss->stats.tx_dropped += 1;
2815
				return NETDEV_TX_OK;
2816 2817 2818 2819 2820 2821 2822 2823
			}
			/* adjust the len to account for the zero pad
			 * so that the nic can know how long it is */
			skb->len = ETH_ZLEN;
		}
	}

	/* map the skb for DMA */
E
Eric Dumazet 已提交
2824
	len = skb_headlen(skb);
2825 2826 2827
	idx = tx->req & tx->mask;
	tx->info[idx].skb = skb;
	bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
2828 2829
	dma_unmap_addr_set(&tx->info[idx], bus, bus);
	dma_unmap_len_set(&tx->info[idx], len, len);
2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855

	frag_cnt = skb_shinfo(skb)->nr_frags;
	frag_idx = 0;
	count = 0;
	rdma_count = 0;

	/* "rdma_count" is the number of RDMAs belonging to the
	 * current packet BEFORE the current send request. For
	 * non-TSO packets, this is equal to "count".
	 * For TSO packets, rdma_count needs to be reset
	 * to 0 after a segment cut.
	 *
	 * The rdma_count field of the send request is
	 * the number of RDMAs of the packet starting at
	 * that request. For TSO send requests with one ore more cuts
	 * in the middle, this is the number of RDMAs starting
	 * after the last cut in the request. All previous
	 * segments before the last cut implicitly have 1 RDMA.
	 *
	 * Since the number of RDMAs is not known beforehand,
	 * it must be filled-in retroactively - after each
	 * segmentation cut or at the end of the entire packet.
	 */

	while (1) {
		/* Break the SKB or Fragment up into pieces which
2856
		 * do not cross mgp->tx_boundary */
2857 2858 2859 2860 2861 2862 2863 2864 2865
		low = MYRI10GE_LOWPART_TO_U32(bus);
		high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
		while (len) {
			u8 flags_next;
			int cum_len_next;

			if (unlikely(count == max_segments))
				goto abort_linearize;

2866 2867
			boundary =
			    (low + mgp->tx_boundary) & ~(mgp->tx_boundary - 1);
2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900
			seglen = boundary - low;
			if (seglen > len)
				seglen = len;
			flags_next = flags & ~MXGEFW_FLAGS_FIRST;
			cum_len_next = cum_len + seglen;
			if (mss) {	/* TSO */
				(req - rdma_count)->rdma_count = rdma_count + 1;

				if (likely(cum_len >= 0)) {	/* payload */
					int next_is_first, chop;

					chop = (cum_len_next > mss);
					cum_len_next = cum_len_next % mss;
					next_is_first = (cum_len_next == 0);
					flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
					flags_next |= next_is_first *
					    MXGEFW_FLAGS_FIRST;
					rdma_count |= -(chop | next_is_first);
					rdma_count += chop & !next_is_first;
				} else if (likely(cum_len_next >= 0)) {	/* header ends */
					int small;

					rdma_count = -1;
					cum_len_next = 0;
					seglen = -cum_len;
					small = (mss <= MXGEFW_SEND_SMALL_SIZE);
					flags_next = MXGEFW_FLAGS_TSO_PLD |
					    MXGEFW_FLAGS_FIRST |
					    (small * MXGEFW_FLAGS_SMALL);
				}
			}
			req->addr_high = high_swapped;
			req->addr_low = htonl(low);
A
Al Viro 已提交
2901
			req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914
			req->pad = 0;	/* complete solid 16-byte block; does this matter? */
			req->rdma_count = 1;
			req->length = htons(seglen);
			req->cksum_offset = cksum_offset;
			req->flags = flags | ((cum_len & 1) * odd_flag);

			low += seglen;
			len -= seglen;
			cum_len = cum_len_next;
			flags = flags_next;
			req++;
			count++;
			rdma_count++;
B
Brice Goglin 已提交
2915 2916 2917 2918 2919 2920
			if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) {
				if (unlikely(cksum_offset > seglen))
					cksum_offset -= seglen;
				else
					cksum_offset = 0;
			}
2921 2922 2923 2924 2925 2926 2927 2928
		}
		if (frag_idx == frag_cnt)
			break;

		/* map next fragment for DMA */
		idx = (count + tx->req) & tx->mask;
		frag = &skb_shinfo(skb)->frags[frag_idx];
		frag_idx++;
E
Eric Dumazet 已提交
2929
		len = skb_frag_size(frag);
2930
		bus = skb_frag_dma_map(&mgp->pdev->dev, frag, 0, len,
2931
				       DMA_TO_DEVICE);
2932 2933
		dma_unmap_addr_set(&tx->info[idx], bus, bus);
		dma_unmap_len_set(&tx->info[idx], len, len);
2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944
	}

	(req - rdma_count)->rdma_count = rdma_count;
	if (mss)
		do {
			req--;
			req->flags |= MXGEFW_FLAGS_TSO_LAST;
		} while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
					 MXGEFW_FLAGS_FIRST)));
	idx = ((count - 1) + tx->req) & tx->mask;
	tx->info[idx].last = 1;
B
Brice Goglin 已提交
2945
	myri10ge_submit_req(tx, tx->req_list, count);
B
Brice Goglin 已提交
2946 2947 2948 2949 2950
	/* if using multiple tx queues, make sure NIC polls the
	 * current slice */
	if ((mgp->dev->real_num_tx_queues > 1) && tx->queue_active == 0) {
		tx->queue_active = 1;
		put_be32(htonl(1), tx->send_go);
2951
		mb();
B
Brice Goglin 已提交
2952
		mmiowb();
B
Brice Goglin 已提交
2953
	}
2954 2955
	tx->pkt_start++;
	if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
2956
		tx->stop_queue++;
B
Brice Goglin 已提交
2957
		netif_tx_stop_queue(netdev_queue);
2958
	}
2959
	return NETDEV_TX_OK;
2960 2961 2962 2963 2964 2965 2966 2967 2968 2969

abort_linearize:
	/* Free any DMA resources we've alloced and clear out the skb
	 * slot so as to not trip up assertions, and to avoid a
	 * double-free if linearizing fails */

	last_idx = (idx + 1) & tx->mask;
	idx = tx->req & tx->mask;
	tx->info[idx].skb = NULL;
	do {
2970
		len = dma_unmap_len(&tx->info[idx], len);
2971 2972 2973
		if (len) {
			if (tx->info[idx].skb != NULL)
				pci_unmap_single(mgp->pdev,
2974
						 dma_unmap_addr(&tx->info[idx],
2975 2976 2977 2978
								bus), len,
						 PCI_DMA_TODEVICE);
			else
				pci_unmap_page(mgp->pdev,
2979
					       dma_unmap_addr(&tx->info[idx],
2980 2981
							      bus), len,
					       PCI_DMA_TODEVICE);
2982
			dma_unmap_len_set(&tx->info[idx], len, 0);
2983 2984 2985 2986
			tx->info[idx].skb = NULL;
		}
		idx = (idx + 1) & tx->mask;
	} while (idx != last_idx);
H
Herbert Xu 已提交
2987
	if (skb_is_gso(skb)) {
2988
		netdev_err(mgp->dev, "TSO but wanted to linearize?!?!?\n");
2989 2990 2991
		goto drop;
	}

A
Andrew Morton 已提交
2992
	if (skb_linearize(skb))
2993 2994
		goto drop;

2995
	tx->linearized++;
2996 2997 2998 2999
	goto again;

drop:
	dev_kfree_skb_any(skb);
3000
	ss->stats.tx_dropped += 1;
3001
	return NETDEV_TX_OK;
3002 3003 3004

}

3005 3006
static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
					 struct net_device *dev)
B
Brice Goglin 已提交
3007 3008
{
	struct sk_buff *segs, *curr;
3009
	struct myri10ge_priv *mgp = netdev_priv(dev);
3010
	struct myri10ge_slice_state *ss;
3011
	netdev_tx_t status;
B
Brice Goglin 已提交
3012 3013

	segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6);
3014
	if (IS_ERR(segs))
B
Brice Goglin 已提交
3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033
		goto drop;

	while (segs) {
		curr = segs;
		segs = segs->next;
		curr->next = NULL;
		status = myri10ge_xmit(curr, dev);
		if (status != 0) {
			dev_kfree_skb_any(curr);
			if (segs != NULL) {
				curr = segs;
				segs = segs->next;
				curr->next = NULL;
				dev_kfree_skb_any(segs);
			}
			goto drop;
		}
	}
	dev_kfree_skb_any(skb);
3034
	return NETDEV_TX_OK;
B
Brice Goglin 已提交
3035 3036

drop:
3037
	ss = &mgp->ss[skb_get_queue_mapping(skb)];
B
Brice Goglin 已提交
3038
	dev_kfree_skb_any(skb);
3039
	ss->stats.tx_dropped += 1;
3040
	return NETDEV_TX_OK;
B
Brice Goglin 已提交
3041 3042
}

3043 3044
static struct rtnl_link_stats64 *myri10ge_get_stats(struct net_device *dev,
						    struct rtnl_link_stats64 *stats)
3045
{
E
Eric Dumazet 已提交
3046 3047
	const struct myri10ge_priv *mgp = netdev_priv(dev);
	const struct myri10ge_slice_netstats *slice_stats;
B
Brice Goglin 已提交
3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059
	int i;

	for (i = 0; i < mgp->num_slices; i++) {
		slice_stats = &mgp->ss[i].stats;
		stats->rx_packets += slice_stats->rx_packets;
		stats->tx_packets += slice_stats->tx_packets;
		stats->rx_bytes += slice_stats->rx_bytes;
		stats->tx_bytes += slice_stats->tx_bytes;
		stats->rx_dropped += slice_stats->rx_dropped;
		stats->tx_dropped += slice_stats->tx_dropped;
	}
	return stats;
3060 3061 3062 3063
}

static void myri10ge_set_multicast_list(struct net_device *dev)
{
3064
	struct myri10ge_priv *mgp = netdev_priv(dev);
3065
	struct myri10ge_cmd cmd;
3066
	struct netdev_hw_addr *ha;
3067
	__be32 data[2] = { 0, 0 };
3068 3069
	int err;

3070 3071
	/* can be called from atomic contexts,
	 * pass 1 to force atomicity in myri10ge_send_cmd() */
3072 3073 3074
	myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);

	/* This firmware is known to not support multicast */
3075
	if (!mgp->fw_multicast_support)
3076 3077 3078 3079 3080 3081
		return;

	/* Disable multicast filtering */

	err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
	if (err != 0) {
3082 3083
		netdev_err(dev, "Failed MXGEFW_ENABLE_ALLMULTI, error status: %d\n",
			   err);
3084 3085 3086
		goto abort;
	}

3087
	if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
3088 3089 3090 3091 3092 3093 3094 3095 3096
		/* request to disable multicast filtering, so quit here */
		return;
	}

	/* Flush the filters */

	err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
				&cmd, 1);
	if (err != 0) {
3097 3098
		netdev_err(dev, "Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS, error status: %d\n",
			   err);
3099 3100 3101 3102
		goto abort;
	}

	/* Walk the multicast list, and add each address */
3103 3104
	netdev_for_each_mc_addr(ha, dev) {
		memcpy(data, &ha->addr, 6);
A
Al Viro 已提交
3105 3106
		cmd.data0 = ntohl(data[0]);
		cmd.data1 = ntohl(data[1]);
3107 3108 3109 3110
		err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
					&cmd, 1);

		if (err != 0) {
3111
			netdev_err(dev, "Failed MXGEFW_JOIN_MULTICAST_GROUP, error status:%d %pM\n",
3112
				   err, ha->addr);
3113 3114 3115 3116 3117 3118
			goto abort;
		}
	}
	/* Enable multicast filtering */
	err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
	if (err != 0) {
3119 3120
		netdev_err(dev, "Failed MXGEFW_DISABLE_ALLMULTI, error status: %d\n",
			   err);
3121 3122 3123 3124 3125 3126 3127
		goto abort;
	}

	return;

abort:
	return;
3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140
}

static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
{
	struct sockaddr *sa = addr;
	struct myri10ge_priv *mgp = netdev_priv(dev);
	int status;

	if (!is_valid_ether_addr(sa->sa_data))
		return -EADDRNOTAVAIL;

	status = myri10ge_update_mac_address(mgp, sa->sa_data);
	if (status != 0) {
3141 3142
		netdev_err(dev, "changing mac address failed with %d\n",
			   status);
3143 3144 3145 3146 3147 3148 3149 3150
		return status;
	}

	/* change the dev structure */
	memcpy(dev->dev_addr, sa->sa_data, 6);
	return 0;
}

3151 3152 3153 3154 3155 3156 3157 3158
static u32 myri10ge_fix_features(struct net_device *dev, u32 features)
{
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_LRO;

	return features;
}

3159 3160 3161 3162 3163 3164
static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
{
	struct myri10ge_priv *mgp = netdev_priv(dev);
	int error = 0;

	if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
3165
		netdev_err(dev, "new mtu (%d) is not valid\n", new_mtu);
3166 3167
		return -EINVAL;
	}
3168
	netdev_info(dev, "changing mtu from %d to %d\n", dev->mtu, new_mtu);
3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
	if (mgp->running) {
		/* if we change the mtu on an active device, we must
		 * reset the device so the firmware sees the change */
		myri10ge_close(dev);
		dev->mtu = new_mtu;
		myri10ge_open(dev);
	} else
		dev->mtu = new_mtu;

	return error;
}

/*
 * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
 * Only do it if the bridge is a root port since we don't want to disturb
 * any other device, except if forced with myri10ge_ecrc_enable > 1.
 */

static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
{
	struct pci_dev *bridge = mgp->pdev->bus->self;
	struct device *dev = &mgp->pdev->dev;
3191
	int cap;
3192 3193 3194 3195 3196 3197 3198 3199 3200
	unsigned err_cap;
	u16 val;
	u8 ext_type;
	int ret;

	if (!myri10ge_ecrc_enable || !bridge)
		return;

	/* check that the bridge is a root port */
3201
	cap = pci_pcie_cap(bridge);
3202 3203 3204 3205
	pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
	ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
	if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
		if (myri10ge_ecrc_enable > 1) {
3206
			struct pci_dev *prev_bridge, *old_bridge = bridge;
3207 3208 3209 3210

			/* Walk the hierarchy up to the root port
			 * where ECRC has to be enabled */
			do {
3211
				prev_bridge = bridge;
3212
				bridge = bridge->bus->self;
3213
				if (!bridge || prev_bridge == bridge) {
3214 3215 3216 3217 3218
					dev_err(dev,
						"Failed to find root port"
						" to force ECRC\n");
					return;
				}
3219
				cap = pci_pcie_cap(bridge);
3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268
				pci_read_config_word(bridge,
						     cap + PCI_CAP_FLAGS, &val);
				ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
			} while (ext_type != PCI_EXP_TYPE_ROOT_PORT);

			dev_info(dev,
				 "Forcing ECRC on non-root port %s"
				 " (enabling on root port %s)\n",
				 pci_name(old_bridge), pci_name(bridge));
		} else {
			dev_err(dev,
				"Not enabling ECRC on non-root port %s\n",
				pci_name(bridge));
			return;
		}
	}

	cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
	if (!cap)
		return;

	ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
	if (ret) {
		dev_err(dev, "failed reading ext-conf-space of %s\n",
			pci_name(bridge));
		dev_err(dev, "\t pci=nommconf in use? "
			"or buggy/incomplete/absent ACPI MCFG attr?\n");
		return;
	}
	if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
		return;

	err_cap |= PCI_ERR_CAP_ECRC_GENE;
	pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
	dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
}

/*
 * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
 * when the PCI-E Completion packets are aligned on an 8-byte
 * boundary.  Some PCI-E chip sets always align Completion packets; on
 * the ones that do not, the alignment can be enforced by enabling
 * ECRC generation (if supported).
 *
 * When PCI-E Completion packets are not aligned, it is actually more
 * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
 *
 * If the driver can neither enable ECRC nor verify that it has
 * already been enabled, then it must use a firmware image which works
B
Brice Goglin 已提交
3269
 * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it
3270
 * should also ensure that it never gives the device a Read-DMA which is
3271
 * larger than 2KB by setting the tx_boundary to 2KB.  If ECRC is
B
Brice Goglin 已提交
3272
 * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat)
3273
 * firmware image, and set tx_boundary to 4KB.
3274 3275
 */

3276
static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
3277
{
3278 3279
	struct pci_dev *pdev = mgp->pdev;
	struct device *dev = &pdev->dev;
B
Brice Goglin 已提交
3280
	int status;
3281

3282
	mgp->tx_boundary = 4096;
3283 3284 3285 3286
	/*
	 * Verify the max read request size was set to 4KB
	 * before trying the test with 4KB.
	 */
B
Brice Goglin 已提交
3287 3288
	status = pcie_get_readrq(pdev);
	if (status < 0) {
3289 3290 3291
		dev_err(dev, "Couldn't read max read req size: %d\n", status);
		goto abort;
	}
B
Brice Goglin 已提交
3292 3293
	if (status != 4096) {
		dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
3294
		mgp->tx_boundary = 2048;
3295 3296 3297 3298 3299
	}
	/*
	 * load the optimized firmware (which assumes aligned PCIe
	 * completions) in order to see if it works on this host.
	 */
3300
	set_fw_name(mgp, myri10ge_fw_aligned, false);
B
Brice Goglin 已提交
3301
	status = myri10ge_load_firmware(mgp, 1);
3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326
	if (status != 0) {
		goto abort;
	}

	/*
	 * Enable ECRC if possible
	 */
	myri10ge_enable_ecrc(mgp);

	/*
	 * Run a DMA test which watches for unaligned completions and
	 * aborts on the first one seen.
	 */

	status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
	if (status == 0)
		return;		/* keep the aligned firmware */

	if (status != -E2BIG)
		dev_warn(dev, "DMA test failed: %d\n", status);
	if (status == -ENOSYS)
		dev_warn(dev, "Falling back to ethp! "
			 "Please install up to date fw\n");
abort:
	/* fall back to using the unaligned firmware */
3327
	mgp->tx_boundary = 2048;
3328
	set_fw_name(mgp, myri10ge_fw_unaligned, false);
3329 3330 3331 3332
}

static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
{
3333 3334
	int overridden = 0;

3335
	if (myri10ge_force_firmware == 0) {
3336 3337 3338
		int link_width, exp_cap;
		u16 lnk;

3339
		exp_cap = pci_pcie_cap(mgp->pdev);
3340 3341 3342 3343 3344 3345 3346 3347 3348
		pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
		link_width = (lnk >> 4) & 0x3f;

		/* Check to see if Link is less than 8 or if the
		 * upstream bridge is known to provide aligned
		 * completions */
		if (link_width < 8) {
			dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
				 link_width);
3349
			mgp->tx_boundary = 4096;
3350
			set_fw_name(mgp, myri10ge_fw_aligned, false);
3351 3352
		} else {
			myri10ge_firmware_probe(mgp);
3353 3354 3355 3356 3357
		}
	} else {
		if (myri10ge_force_firmware == 1) {
			dev_info(&mgp->pdev->dev,
				 "Assuming aligned completions (forced)\n");
3358
			mgp->tx_boundary = 4096;
3359
			set_fw_name(mgp, myri10ge_fw_aligned, false);
3360 3361 3362
		} else {
			dev_info(&mgp->pdev->dev,
				 "Assuming unaligned completions (forced)\n");
3363
			mgp->tx_boundary = 2048;
3364
			set_fw_name(mgp, myri10ge_fw_unaligned, false);
3365 3366
		}
	}
3367 3368

	kparam_block_sysfs_write(myri10ge_fw_name);
3369
	if (myri10ge_fw_name != NULL) {
3370 3371 3372 3373 3374
		char *fw_name = kstrdup(myri10ge_fw_name, GFP_KERNEL);
		if (fw_name) {
			overridden = 1;
			set_fw_name(mgp, fw_name, true);
		}
3375
	}
3376 3377
	kparam_unblock_sysfs_write(myri10ge_fw_name);

3378 3379 3380
	if (mgp->board_number < MYRI10GE_MAX_BOARDS &&
	    myri10ge_fw_names[mgp->board_number] != NULL &&
	    strlen(myri10ge_fw_names[mgp->board_number])) {
3381
		set_fw_name(mgp, myri10ge_fw_names[mgp->board_number], false);
3382 3383 3384 3385 3386
		overridden = 1;
	}
	if (overridden)
		dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
			 mgp->fw_name);
3387 3388
}

3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408
static void myri10ge_mask_surprise_down(struct pci_dev *pdev)
{
	struct pci_dev *bridge = pdev->bus->self;
	int cap;
	u32 mask;

	if (bridge == NULL)
		return;

	cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
	if (cap) {
		/* a sram parity error can cause a surprise link
		 * down; since we expect and can recover from sram
		 * parity errors, mask surprise link down events */
		pci_read_config_dword(bridge, cap + PCI_ERR_UNCOR_MASK, &mask);
		mask |= 0x20;
		pci_write_config_dword(bridge, cap + PCI_ERR_UNCOR_MASK, mask);
	}
}

3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421
#ifdef CONFIG_PM
static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
{
	struct myri10ge_priv *mgp;
	struct net_device *netdev;

	mgp = pci_get_drvdata(pdev);
	if (mgp == NULL)
		return -EINVAL;
	netdev = mgp->dev;

	netif_device_detach(netdev);
	if (netif_running(netdev)) {
3422
		netdev_info(netdev, "closing\n");
3423 3424 3425 3426 3427
		rtnl_lock();
		myri10ge_close(netdev);
		rtnl_unlock();
	}
	myri10ge_dummy_rdma(mgp, 0);
3428
	pci_save_state(pdev);
3429
	pci_disable_device(pdev);
3430 3431

	return pci_set_power_state(pdev, pci_choose_state(pdev, state));
3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448
}

static int myri10ge_resume(struct pci_dev *pdev)
{
	struct myri10ge_priv *mgp;
	struct net_device *netdev;
	int status;
	u16 vendor;

	mgp = pci_get_drvdata(pdev);
	if (mgp == NULL)
		return -EINVAL;
	netdev = mgp->dev;
	pci_set_power_state(pdev, 0);	/* zeros conf space as a side effect */
	msleep(5);		/* give card time to respond */
	pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
	if (vendor == 0xffff) {
3449
		netdev_err(mgp->dev, "device disappeared!\n");
3450 3451
		return -EIO;
	}
3452

3453
	pci_restore_state(pdev);
B
Brice Goglin 已提交
3454 3455

	status = pci_enable_device(pdev);
3456
	if (status) {
B
Brice Goglin 已提交
3457
		dev_err(&pdev->dev, "failed to enable device\n");
3458
		return status;
B
Brice Goglin 已提交
3459 3460
	}

3461 3462 3463
	pci_set_master(pdev);

	myri10ge_reset(mgp);
3464
	myri10ge_dummy_rdma(mgp, 1);
3465 3466 3467

	/* Save configuration space to be restored if the
	 * nic resets due to a parity error */
3468
	pci_save_state(pdev);
3469 3470 3471

	if (netif_running(netdev)) {
		rtnl_lock();
3472
		status = myri10ge_open(netdev);
3473
		rtnl_unlock();
3474 3475 3476
		if (status != 0)
			goto abort_with_enabled;

3477 3478 3479 3480 3481
	}
	netif_device_attach(netdev);

	return 0;

B
Brice Goglin 已提交
3482 3483
abort_with_enabled:
	pci_disable_device(pdev);
3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503
	return -EIO;

}
#endif				/* CONFIG_PM */

static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
{
	struct pci_dev *pdev = mgp->pdev;
	int vs = mgp->vendor_specific_offset;
	u32 reboot;

	/*enter read32 mode */
	pci_write_config_byte(pdev, vs + 0x10, 0x3);

	/*read REBOOT_STATUS (0xfffffff0) */
	pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
	pci_read_config_dword(pdev, vs + 0x14, &reboot);
	return reboot;
}

3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539
static void
myri10ge_check_slice(struct myri10ge_slice_state *ss, int *reset_needed,
		     int *busy_slice_cnt, u32 rx_pause_cnt)
{
	struct myri10ge_priv *mgp = ss->mgp;
	int slice = ss - mgp->ss;

	if (ss->tx.req != ss->tx.done &&
	    ss->tx.done == ss->watchdog_tx_done &&
	    ss->watchdog_tx_req != ss->watchdog_tx_done) {
		/* nic seems like it might be stuck.. */
		if (rx_pause_cnt != mgp->watchdog_pause) {
			if (net_ratelimit())
				netdev_warn(mgp->dev, "slice %d: TX paused, "
					    "check link partner\n", slice);
		} else {
			netdev_warn(mgp->dev,
				    "slice %d: TX stuck %d %d %d %d %d %d\n",
				    slice, ss->tx.queue_active, ss->tx.req,
				    ss->tx.done, ss->tx.pkt_start,
				    ss->tx.pkt_done,
				    (int)ntohl(mgp->ss[slice].fw_stats->
					       send_done_count));
			*reset_needed = 1;
			ss->stuck = 1;
		}
	}
	if (ss->watchdog_tx_done != ss->tx.done ||
	    ss->watchdog_rx_done != ss->rx_done.cnt) {
		*busy_slice_cnt += 1;
	}
	ss->watchdog_tx_done = ss->tx.done;
	ss->watchdog_tx_req = ss->tx.req;
	ss->watchdog_rx_done = ss->rx_done.cnt;
}

3540 3541 3542 3543
/*
 * This watchdog is used to check whether the board has suffered
 * from a parity error and needs to be recovered.
 */
D
David Howells 已提交
3544
static void myri10ge_watchdog(struct work_struct *work)
3545
{
D
David Howells 已提交
3546
	struct myri10ge_priv *mgp =
3547
	    container_of(work, struct myri10ge_priv, watchdog_work);
3548 3549
	struct myri10ge_slice_state *ss;
	u32 reboot, rx_pause_cnt;
3550
	int status, rebooted;
B
Brice Goglin 已提交
3551
	int i;
3552 3553
	int reset_needed = 0;
	int busy_slice_cnt = 0;
3554 3555 3556 3557
	u16 cmd, vendor;

	mgp->watchdog_resets++;
	pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
3558
	rebooted = 0;
3559 3560 3561 3562 3563
	if ((cmd & PCI_COMMAND_MASTER) == 0) {
		/* Bus master DMA disabled?  Check to see
		 * if the card rebooted due to a parity error
		 * For now, just report it */
		reboot = myri10ge_read_reboot(mgp);
3564
		netdev_err(mgp->dev, "NIC rebooted (0x%x),%s resetting\n",
3565
			   reboot, myri10ge_reset_recover ? "" : " not");
3566 3567
		if (myri10ge_reset_recover == 0)
			return;
3568 3569 3570 3571
		rtnl_lock();
		mgp->rebooted = 1;
		rebooted = 1;
		myri10ge_close(mgp->dev);
3572
		myri10ge_reset_recover--;
3573
		mgp->rebooted = 0;
3574 3575 3576 3577 3578 3579 3580
		/*
		 * A rebooted nic will come back with config space as
		 * it was after power was applied to PCIe bus.
		 * Attempt to restore config space which was saved
		 * when the driver was loaded, or the last time the
		 * nic was resumed from power saving mode.
		 */
3581
		pci_restore_state(mgp->pdev);
3582 3583

		/* save state again for accounting reasons */
3584
		pci_save_state(mgp->pdev);
3585

3586 3587 3588 3589 3590 3591 3592
	} else {
		/* if we get back -1's from our slot, perhaps somebody
		 * powered off our card.  Don't try to reset it in
		 * this case */
		if (cmd == 0xffff) {
			pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
			if (vendor == 0xffff) {
3593
				netdev_err(mgp->dev, "device disappeared!\n");
3594 3595 3596
				return;
			}
		}
3597 3598 3599
		/* Perhaps it is a software error. See if stuck slice
		 * has recovered, reset if not */
		rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
B
Brice Goglin 已提交
3600
		for (i = 0; i < mgp->num_slices; i++) {
3601 3602 3603 3604 3605 3606 3607
			ss = mgp->ss;
			if (ss->stuck) {
				myri10ge_check_slice(ss, &reset_needed,
						     &busy_slice_cnt,
						     rx_pause_cnt);
				ss->stuck = 0;
			}
B
Brice Goglin 已提交
3608
		}
3609 3610 3611 3612 3613 3614
		if (!reset_needed) {
			netdev_dbg(mgp->dev, "not resetting\n");
			return;
		}

		netdev_err(mgp->dev, "device timeout, resetting\n");
3615
	}
B
Brice Goglin 已提交
3616

3617 3618 3619 3620
	if (!rebooted) {
		rtnl_lock();
		myri10ge_close(mgp->dev);
	}
B
Brice Goglin 已提交
3621
	status = myri10ge_load_firmware(mgp, 1);
3622
	if (status != 0)
3623
		netdev_err(mgp->dev, "failed to load firmware\n");
3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638
	else
		myri10ge_open(mgp->dev);
	rtnl_unlock();
}

/*
 * We use our own timer routine rather than relying upon
 * netdev->tx_timeout because we have a very large hardware transmit
 * queue.  Due to the large queue, the netdev->tx_timeout function
 * cannot detect a NIC with a parity error in a timely fashion if the
 * NIC is lightly loaded.
 */
static void myri10ge_watchdog_timer(unsigned long arg)
{
	struct myri10ge_priv *mgp;
3639
	struct myri10ge_slice_state *ss;
3640
	int i, reset_needed, busy_slice_cnt;
3641
	u32 rx_pause_cnt;
3642
	u16 cmd;
3643 3644

	mgp = (struct myri10ge_priv *)arg;
3645

B
Brice Goglin 已提交
3646
	rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
3647
	busy_slice_cnt = 0;
B
Brice Goglin 已提交
3648 3649
	for (i = 0, reset_needed = 0;
	     i < mgp->num_slices && reset_needed == 0; ++i) {
3650

B
Brice Goglin 已提交
3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666
		ss = &mgp->ss[i];
		if (ss->rx_small.watchdog_needed) {
			myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
						mgp->small_bytes + MXGEFW_PAD,
						1);
			if (ss->rx_small.fill_cnt - ss->rx_small.cnt >=
			    myri10ge_fill_thresh)
				ss->rx_small.watchdog_needed = 0;
		}
		if (ss->rx_big.watchdog_needed) {
			myri10ge_alloc_rx_pages(mgp, &ss->rx_big,
						mgp->big_bytes, 1);
			if (ss->rx_big.fill_cnt - ss->rx_big.cnt >=
			    myri10ge_fill_thresh)
				ss->rx_big.watchdog_needed = 0;
		}
3667 3668
		myri10ge_check_slice(ss, &reset_needed, &busy_slice_cnt,
				     rx_pause_cnt);
3669 3670 3671 3672 3673 3674 3675 3676 3677
	}
	/* if we've sent or received no traffic, poll the NIC to
	 * ensure it is still there.  Otherwise, we risk not noticing
	 * an error in a timely fashion */
	if (busy_slice_cnt == 0) {
		pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
		if ((cmd & PCI_COMMAND_MASTER) == 0) {
			reset_needed = 1;
		}
3678 3679
	}
	mgp->watchdog_pause = rx_pause_cnt;
B
Brice Goglin 已提交
3680 3681 3682 3683 3684 3685 3686 3687

	if (reset_needed) {
		schedule_work(&mgp->watchdog_work);
	} else {
		/* rearm timer */
		mod_timer(&mgp->watchdog_timer,
			  jiffies + myri10ge_watchdog_timeout * HZ);
	}
3688 3689
}

3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714
static void myri10ge_free_slices(struct myri10ge_priv *mgp)
{
	struct myri10ge_slice_state *ss;
	struct pci_dev *pdev = mgp->pdev;
	size_t bytes;
	int i;

	if (mgp->ss == NULL)
		return;

	for (i = 0; i < mgp->num_slices; i++) {
		ss = &mgp->ss[i];
		if (ss->rx_done.entry != NULL) {
			bytes = mgp->max_intr_slots *
			    sizeof(*ss->rx_done.entry);
			dma_free_coherent(&pdev->dev, bytes,
					  ss->rx_done.entry, ss->rx_done.bus);
			ss->rx_done.entry = NULL;
		}
		if (ss->fw_stats != NULL) {
			bytes = sizeof(*ss->fw_stats);
			dma_free_coherent(&pdev->dev, bytes,
					  ss->fw_stats, ss->fw_stats_bus);
			ss->fw_stats = NULL;
		}
J
Jon Mason 已提交
3715
		netif_napi_del(&ss->napi);
3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761
	}
	kfree(mgp->ss);
	mgp->ss = NULL;
}

static int myri10ge_alloc_slices(struct myri10ge_priv *mgp)
{
	struct myri10ge_slice_state *ss;
	struct pci_dev *pdev = mgp->pdev;
	size_t bytes;
	int i;

	bytes = sizeof(*mgp->ss) * mgp->num_slices;
	mgp->ss = kzalloc(bytes, GFP_KERNEL);
	if (mgp->ss == NULL) {
		return -ENOMEM;
	}

	for (i = 0; i < mgp->num_slices; i++) {
		ss = &mgp->ss[i];
		bytes = mgp->max_intr_slots * sizeof(*ss->rx_done.entry);
		ss->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
						       &ss->rx_done.bus,
						       GFP_KERNEL);
		if (ss->rx_done.entry == NULL)
			goto abort;
		memset(ss->rx_done.entry, 0, bytes);
		bytes = sizeof(*ss->fw_stats);
		ss->fw_stats = dma_alloc_coherent(&pdev->dev, bytes,
						  &ss->fw_stats_bus,
						  GFP_KERNEL);
		if (ss->fw_stats == NULL)
			goto abort;
		ss->mgp = mgp;
		ss->dev = mgp->dev;
		netif_napi_add(ss->dev, &ss->napi, myri10ge_poll,
			       myri10ge_napi_weight);
	}
	return 0;
abort:
	myri10ge_free_slices(mgp);
	return -ENOMEM;
}

/*
 * This function determines the number of slices supported.
L
Lucas De Marchi 已提交
3762
 * The number slices is the minimum of the number of CPUS,
3763 3764 3765 3766 3767 3768 3769 3770
 * the number of MSI-X irqs supported, the number of slices
 * supported by the firmware
 */
static void myri10ge_probe_slices(struct myri10ge_priv *mgp)
{
	struct myri10ge_cmd cmd;
	struct pci_dev *pdev = mgp->pdev;
	char *old_fw;
3771
	bool old_allocated;
3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783
	int i, status, ncpus, msix_cap;

	mgp->num_slices = 1;
	msix_cap = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
	ncpus = num_online_cpus();

	if (myri10ge_max_slices == 1 || msix_cap == 0 ||
	    (myri10ge_max_slices == -1 && ncpus < 2))
		return;

	/* try to load the slice aware rss firmware */
	old_fw = mgp->fw_name;
3784 3785 3786 3787
	old_allocated = mgp->fw_name_allocated;
	/* don't free old_fw if we override it. */
	mgp->fw_name_allocated = false;

3788 3789 3790
	if (myri10ge_fw_name != NULL) {
		dev_info(&mgp->pdev->dev, "overriding rss firmware to %s\n",
			 myri10ge_fw_name);
3791
		set_fw_name(mgp, myri10ge_fw_name, false);
3792
	} else if (old_fw == myri10ge_fw_aligned)
3793
		set_fw_name(mgp, myri10ge_fw_rss_aligned, false);
3794
	else
3795
		set_fw_name(mgp, myri10ge_fw_rss_unaligned, false);
3796 3797 3798
	status = myri10ge_load_firmware(mgp, 0);
	if (status != 0) {
		dev_info(&pdev->dev, "Rss firmware not found\n");
3799 3800
		if (old_allocated)
			kfree(old_fw);
3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846
		return;
	}

	/* hit the board with a reset to ensure it is alive */
	memset(&cmd, 0, sizeof(cmd));
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
	if (status != 0) {
		dev_err(&mgp->pdev->dev, "failed reset\n");
		goto abort_with_fw;
	}

	mgp->max_intr_slots = cmd.data0 / sizeof(struct mcp_slot);

	/* tell it the size of the interrupt queues */
	cmd.data0 = mgp->max_intr_slots * sizeof(struct mcp_slot);
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
	if (status != 0) {
		dev_err(&mgp->pdev->dev, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n");
		goto abort_with_fw;
	}

	/* ask the maximum number of slices it supports */
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, &cmd, 0);
	if (status != 0)
		goto abort_with_fw;
	else
		mgp->num_slices = cmd.data0;

	/* Only allow multiple slices if MSI-X is usable */
	if (!myri10ge_msi) {
		goto abort_with_fw;
	}

	/* if the admin did not specify a limit to how many
	 * slices we should use, cap it automatically to the
	 * number of CPUs currently online */
	if (myri10ge_max_slices == -1)
		myri10ge_max_slices = ncpus;

	if (mgp->num_slices > myri10ge_max_slices)
		mgp->num_slices = myri10ge_max_slices;

	/* Now try to allocate as many MSI-X vectors as we have
	 * slices. We give up on MSI-X if we can only get a single
	 * vector. */

3847 3848
	mgp->msix_vectors = kcalloc(mgp->num_slices, sizeof(*mgp->msix_vectors),
				    GFP_KERNEL);
3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864
	if (mgp->msix_vectors == NULL)
		goto disable_msix;
	for (i = 0; i < mgp->num_slices; i++) {
		mgp->msix_vectors[i].entry = i;
	}

	while (mgp->num_slices > 1) {
		/* make sure it is a power of two */
		while (!is_power_of_2(mgp->num_slices))
			mgp->num_slices--;
		if (mgp->num_slices == 1)
			goto disable_msix;
		status = pci_enable_msix(pdev, mgp->msix_vectors,
					 mgp->num_slices);
		if (status == 0) {
			pci_disable_msix(pdev);
3865 3866
			if (old_allocated)
				kfree(old_fw);
3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882
			return;
		}
		if (status > 0)
			mgp->num_slices = status;
		else
			goto disable_msix;
	}

disable_msix:
	if (mgp->msix_vectors != NULL) {
		kfree(mgp->msix_vectors);
		mgp->msix_vectors = NULL;
	}

abort_with_fw:
	mgp->num_slices = 1;
3883
	set_fw_name(mgp, old_fw, old_allocated);
3884 3885 3886
	myri10ge_load_firmware(mgp, 0);
}

3887 3888 3889 3890
static const struct net_device_ops myri10ge_netdev_ops = {
	.ndo_open		= myri10ge_open,
	.ndo_stop		= myri10ge_close,
	.ndo_start_xmit		= myri10ge_xmit,
3891
	.ndo_get_stats64	= myri10ge_get_stats,
3892 3893
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= myri10ge_change_mtu,
3894
	.ndo_fix_features	= myri10ge_fix_features,
3895
	.ndo_set_rx_mode	= myri10ge_set_multicast_list,
3896 3897 3898
	.ndo_set_mac_address	= myri10ge_set_mac_address,
};

3899 3900 3901 3902 3903 3904 3905 3906
static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	struct net_device *netdev;
	struct myri10ge_priv *mgp;
	struct device *dev = &pdev->dev;
	int i;
	int status = -ENXIO;
	int dac_enabled;
3907
	unsigned hdr_offset, ss_offset;
3908
	static int board_number;
3909

B
Brice Goglin 已提交
3910
	netdev = alloc_etherdev_mq(sizeof(*mgp), MYRI10GE_MAX_SLICES);
3911 3912 3913 3914 3915
	if (netdev == NULL) {
		dev_err(dev, "Could not allocate ethernet device\n");
		return -ENOMEM;
	}

M
Maik Hampel 已提交
3916 3917
	SET_NETDEV_DEV(netdev, &pdev->dev);

3918 3919 3920 3921 3922
	mgp = netdev_priv(netdev);
	mgp->dev = netdev;
	mgp->pdev = pdev;
	mgp->pause = myri10ge_flow_control;
	mgp->intr_coal_delay = myri10ge_intr_coal_delay;
3923
	mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
3924
	mgp->board_number = board_number;
3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938
	init_waitqueue_head(&mgp->down_wq);

	if (pci_enable_device(pdev)) {
		dev_err(&pdev->dev, "pci_enable_device call failed\n");
		status = -ENODEV;
		goto abort_with_netdev;
	}

	/* Find the vendor-specific cap so we can check
	 * the reboot register later on */
	mgp->vendor_specific_offset
	    = pci_find_capability(pdev, PCI_CAP_ID_VNDR);

	/* Set our max read request to 4KB */
B
Brice Goglin 已提交
3939
	status = pcie_set_readrq(pdev, 4096);
3940 3941 3942
	if (status != 0) {
		dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
			status);
3943
		goto abort_with_enabled;
3944 3945
	}

3946
	myri10ge_mask_surprise_down(pdev);
3947 3948
	pci_set_master(pdev);
	dac_enabled = 1;
3949
	status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
3950 3951 3952
	if (status != 0) {
		dac_enabled = 0;
		dev_err(&pdev->dev,
3953 3954
			"64-bit pci address mask was refused, "
			"trying 32-bit\n");
3955
		status = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3956 3957 3958
	}
	if (status != 0) {
		dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
3959
		goto abort_with_enabled;
3960
	}
3961
	(void)pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
B
Brice Goglin 已提交
3962 3963
	mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
				      &mgp->cmd_bus, GFP_KERNEL);
3964
	if (mgp->cmd == NULL)
3965
		goto abort_with_enabled;
3966 3967 3968 3969

	mgp->board_span = pci_resource_len(pdev, 0);
	mgp->iomem_base = pci_resource_start(pdev, 0);
	mgp->mtrr = -1;
3970
	mgp->wc_enabled = 0;
3971 3972 3973
#ifdef CONFIG_MTRR
	mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
			     MTRR_TYPE_WRCOMB, 1);
3974 3975
	if (mgp->mtrr >= 0)
		mgp->wc_enabled = 1;
3976
#endif
B
Brice Goglin 已提交
3977
	mgp->sram = ioremap_wc(mgp->iomem_base, mgp->board_span);
3978 3979 3980 3981
	if (mgp->sram == NULL) {
		dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
			mgp->board_span, mgp->iomem_base);
		status = -ENXIO;
B
Brice Goglin 已提交
3982
		goto abort_with_mtrr;
3983
	}
3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994
	hdr_offset =
	    ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET)) & 0xffffc;
	ss_offset = hdr_offset + offsetof(struct mcp_gen_header, string_specs);
	mgp->sram_size = ntohl(__raw_readl(mgp->sram + ss_offset));
	if (mgp->sram_size > mgp->board_span ||
	    mgp->sram_size <= MYRI10GE_FW_OFFSET) {
		dev_err(&pdev->dev,
			"invalid sram_size %dB or board span %ldB\n",
			mgp->sram_size, mgp->board_span);
		goto abort_with_ioremap;
	}
3995
	memcpy_fromio(mgp->eeprom_strings,
3996
		      mgp->sram + mgp->sram_size, MYRI10GE_EEPROM_STRINGS_SIZE);
3997 3998 3999 4000 4001 4002 4003 4004
	memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
	status = myri10ge_read_mac_addr(mgp);
	if (status)
		goto abort_with_ioremap;

	for (i = 0; i < ETH_ALEN; i++)
		netdev->dev_addr[i] = mgp->mac_addr[i];

4005 4006
	myri10ge_select_firmware(mgp);

B
Brice Goglin 已提交
4007
	status = myri10ge_load_firmware(mgp, 1);
4008 4009
	if (status != 0) {
		dev_err(&pdev->dev, "failed to load firmware\n");
B
Brice Goglin 已提交
4010 4011 4012 4013 4014 4015 4016
		goto abort_with_ioremap;
	}
	myri10ge_probe_slices(mgp);
	status = myri10ge_alloc_slices(mgp);
	if (status != 0) {
		dev_err(&pdev->dev, "failed to alloc slice state\n");
		goto abort_with_firmware;
4017
	}
4018 4019
	netif_set_real_num_tx_queues(netdev, mgp->num_slices);
	netif_set_real_num_rx_queues(netdev, mgp->num_slices);
4020 4021 4022
	status = myri10ge_reset(mgp);
	if (status != 0) {
		dev_err(&pdev->dev, "failed reset\n");
B
Brice Goglin 已提交
4023
		goto abort_with_slices;
4024
	}
4025
#ifdef CONFIG_MYRI10GE_DCA
4026 4027
	myri10ge_setup_dca(mgp);
#endif
4028 4029 4030 4031 4032
	pci_set_drvdata(pdev, mgp);
	if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
		myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
	if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
		myri10ge_initial_mtu = 68;
4033 4034

	netdev->netdev_ops = &myri10ge_netdev_ops;
4035 4036
	netdev->mtu = myri10ge_initial_mtu;
	netdev->base_addr = mgp->iomem_base;
4037 4038
	netdev->hw_features = mgp->features | NETIF_F_LRO | NETIF_F_RXCSUM;
	netdev->features = netdev->hw_features;
B
Brice Goglin 已提交
4039

4040 4041 4042
	if (dac_enabled)
		netdev->features |= NETIF_F_HIGHDMA;

4043 4044 4045 4046 4047 4048
	netdev->vlan_features |= mgp->features;
	if (mgp->fw_ver_tiny < 37)
		netdev->vlan_features &= ~NETIF_F_TSO6;
	if (mgp->fw_ver_tiny < 32)
		netdev->vlan_features &= ~NETIF_F_TSO;

4049 4050 4051 4052 4053 4054 4055 4056 4057
	/* make sure we can get an irq, and that MSI can be
	 * setup (if available).  Also ensure netdev->irq
	 * is set to correct value if MSI is enabled */
	status = myri10ge_request_irq(mgp);
	if (status != 0)
		goto abort_with_firmware;
	netdev->irq = pdev->irq;
	myri10ge_free_irq(mgp);

4058 4059
	/* Save configuration space to be restored if the
	 * nic resets due to a parity error */
4060
	pci_save_state(pdev);
4061 4062 4063 4064 4065 4066

	/* Setup the watchdog timer */
	setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
		    (unsigned long)mgp);

	SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
D
David Howells 已提交
4067
	INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
4068 4069 4070
	status = register_netdev(netdev);
	if (status != 0) {
		dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
4071
		goto abort_with_state;
4072
	}
B
Brice Goglin 已提交
4073 4074 4075 4076 4077 4078 4079 4080 4081
	if (mgp->msix_enabled)
		dev_info(dev, "%d MSI-X IRQs, tx bndry %d, fw %s, WC %s\n",
			 mgp->num_slices, mgp->tx_boundary, mgp->fw_name,
			 (mgp->wc_enabled ? "Enabled" : "Disabled"));
	else
		dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
			 mgp->msi_enabled ? "MSI" : "xPIC",
			 netdev->irq, mgp->tx_boundary, mgp->fw_name,
			 (mgp->wc_enabled ? "Enabled" : "Disabled"));
4082

4083
	board_number++;
4084 4085
	return 0;

4086
abort_with_state:
4087
	pci_restore_state(pdev);
4088

B
Brice Goglin 已提交
4089 4090 4091
abort_with_slices:
	myri10ge_free_slices(mgp);

4092 4093 4094 4095
abort_with_firmware:
	myri10ge_dummy_rdma(mgp, 0);

abort_with_ioremap:
4096 4097 4098 4099
	if (mgp->mac_addr_string != NULL)
		dev_err(&pdev->dev,
			"myri10ge_probe() failed: MAC=%s, SN=%ld\n",
			mgp->mac_addr_string, mgp->serial_number);
4100 4101
	iounmap(mgp->sram);

B
Brice Goglin 已提交
4102
abort_with_mtrr:
4103 4104 4105 4106
#ifdef CONFIG_MTRR
	if (mgp->mtrr >= 0)
		mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
#endif
B
Brice Goglin 已提交
4107 4108
	dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
			  mgp->cmd, mgp->cmd_bus);
4109

4110 4111
abort_with_enabled:
	pci_disable_device(pdev);
4112

4113
abort_with_netdev:
4114
	set_fw_name(mgp, NULL, false);
4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134
	free_netdev(netdev);
	return status;
}

/*
 * myri10ge_remove
 *
 * Does what is necessary to shutdown one Myrinet device. Called
 *   once for each Myrinet card by the kernel when a module is
 *   unloaded.
 */
static void myri10ge_remove(struct pci_dev *pdev)
{
	struct myri10ge_priv *mgp;
	struct net_device *netdev;

	mgp = pci_get_drvdata(pdev);
	if (mgp == NULL)
		return;

4135
	cancel_work_sync(&mgp->watchdog_work);
4136 4137 4138
	netdev = mgp->dev;
	unregister_netdev(netdev);

4139
#ifdef CONFIG_MYRI10GE_DCA
4140 4141
	myri10ge_teardown_dca(mgp);
#endif
4142 4143
	myri10ge_dummy_rdma(mgp, 0);

4144
	/* avoid a memory leak */
4145
	pci_restore_state(pdev);
4146

4147 4148 4149 4150 4151 4152
	iounmap(mgp->sram);

#ifdef CONFIG_MTRR
	if (mgp->mtrr >= 0)
		mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
#endif
B
Brice Goglin 已提交
4153 4154 4155
	myri10ge_free_slices(mgp);
	if (mgp->msix_vectors != NULL)
		kfree(mgp->msix_vectors);
B
Brice Goglin 已提交
4156 4157
	dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
			  mgp->cmd, mgp->cmd_bus);
4158

4159
	set_fw_name(mgp, NULL, false);
4160
	free_netdev(netdev);
4161
	pci_disable_device(pdev);
4162 4163 4164
	pci_set_drvdata(pdev, NULL);
}

B
Brice Goglin 已提交
4165
#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 	0x0008
4166
#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9	0x0009
4167

4168
static DEFINE_PCI_DEVICE_TABLE(myri10ge_pci_tbl) = {
B
Brice Goglin 已提交
4169
	{PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
4170 4171
	{PCI_DEVICE
	 (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
4172 4173 4174
	{0},
};

B
Brice Goglin 已提交
4175 4176
MODULE_DEVICE_TABLE(pci, myri10ge_pci_tbl);

4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187
static struct pci_driver myri10ge_driver = {
	.name = "myri10ge",
	.probe = myri10ge_probe,
	.remove = myri10ge_remove,
	.id_table = myri10ge_pci_tbl,
#ifdef CONFIG_PM
	.suspend = myri10ge_suspend,
	.resume = myri10ge_resume,
#endif
};

4188
#ifdef CONFIG_MYRI10GE_DCA
4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205
static int
myri10ge_notify_dca(struct notifier_block *nb, unsigned long event, void *p)
{
	int err = driver_for_each_device(&myri10ge_driver.driver,
					 NULL, &event,
					 myri10ge_notify_dca_device);

	if (err)
		return NOTIFY_BAD;
	return NOTIFY_DONE;
}

static struct notifier_block myri10ge_dca_notifier = {
	.notifier_call = myri10ge_notify_dca,
	.next = NULL,
	.priority = 0,
};
B
Brice Goglin 已提交
4206
#endif				/* CONFIG_MYRI10GE_DCA */
4207

4208 4209
static __init int myri10ge_init_module(void)
{
4210
	pr_info("Version %s\n", MYRI10GE_VERSION_STR);
B
Brice Goglin 已提交
4211

B
Brice Goglin 已提交
4212
	if (myri10ge_rss_hash > MXGEFW_RSS_HASH_TYPE_MAX) {
4213 4214
		pr_err("Illegal rssh hash type %d, defaulting to source port\n",
		       myri10ge_rss_hash);
B
Brice Goglin 已提交
4215 4216
		myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
	}
4217
#ifdef CONFIG_MYRI10GE_DCA
4218 4219
	dca_register_notify(&myri10ge_dca_notifier);
#endif
B
Brice Goglin 已提交
4220 4221
	if (myri10ge_max_slices > MYRI10GE_MAX_SLICES)
		myri10ge_max_slices = MYRI10GE_MAX_SLICES;
B
Brice Goglin 已提交
4222

4223 4224 4225 4226 4227 4228 4229
	return pci_register_driver(&myri10ge_driver);
}

module_init(myri10ge_init_module);

static __exit void myri10ge_cleanup_module(void)
{
4230
#ifdef CONFIG_MYRI10GE_DCA
4231 4232
	dca_unregister_notify(&myri10ge_dca_notifier);
#endif
4233 4234 4235 4236
	pci_unregister_driver(&myri10ge_driver);
}

module_exit(myri10ge_cleanup_module);