common.c 10.4 KB
Newer Older
1
/*
2
 * arch/arm/mach-orion5x/common.c
3
 *
4
 * Core functions for Marvell Orion 5x SoCs
5 6 7
 *
 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
 *
L
Lennert Buytenhek 已提交
8 9
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
10 11 12 13 14
 * warranty of any kind, whether express or implied.
 */

#include <linux/kernel.h>
#include <linux/init.h>
15
#include <linux/platform_device.h>
16
#include <linux/dma-mapping.h>
17
#include <linux/serial_8250.h>
18
#include <linux/mv643xx_i2c.h>
19
#include <linux/ata_platform.h>
20
#include <linux/delay.h>
21
#include <linux/clk-provider.h>
22
#include <linux/cpu.h>
23
#include <net/dsa.h>
24
#include <asm/page.h>
25
#include <asm/setup.h>
26
#include <asm/system_misc.h>
27
#include <asm/timex.h>
28
#include <asm/mach/arch.h>
29
#include <asm/mach/map.h>
30
#include <asm/mach/time.h>
31
#include <mach/bridge-regs.h>
32 33
#include <mach/hardware.h>
#include <mach/orion5x.h>
34 35
#include <linux/platform_data/mtd-orion_nand.h>
#include <linux/platform_data/usb-ehci-orion.h>
36
#include <plat/time.h>
37
#include <plat/common.h>
38 39 40 41 42
#include "common.h"

/*****************************************************************************
 * I/O Address Mapping
 ****************************************************************************/
43
static struct map_desc orion5x_io_desc[] __initdata = {
44
	{
45
		.virtual	= (unsigned long) ORION5X_REGS_VIRT_BASE,
46 47
		.pfn		= __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
		.length		= ORION5X_REGS_SIZE,
48 49
		.type		= MT_DEVICE,
	}, {
50
		.virtual	= (unsigned long) ORION5X_PCIE_WA_VIRT_BASE,
51 52
		.pfn		= __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
		.length		= ORION5X_PCIE_WA_SIZE,
53
		.type		= MT_DEVICE,
54 55 56
	},
};

57
void __init orion5x_map_io(void)
58
{
59
	iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
60
}
61

62

63 64 65 66 67
/*****************************************************************************
 * CLK tree
 ****************************************************************************/
static struct clk *tclk;

68
void __init clk_init(void)
69 70 71
{
	tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
				       orion5x_tclk);
72 73

	orion_clkdev_init(tclk);
74 75
}

76 77 78 79 80
/*****************************************************************************
 * EHCI0
 ****************************************************************************/
void __init orion5x_ehci0_init(void)
{
81 82
	orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
			EHCI_PHY_ORION);
83 84 85 86 87 88 89 90
}


/*****************************************************************************
 * EHCI1
 ****************************************************************************/
void __init orion5x_ehci1_init(void)
{
91
	orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
92 93 94
}


95
/*****************************************************************************
96
 * GE00
97
 ****************************************************************************/
98
void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
99
{
100
	orion_ge00_init(eth_data,
101
			ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
102 103
			IRQ_ORION5X_ETH_ERR,
			MV643XX_TX_CSUM_DEFAULT_LIMIT);
104 105
}

106

107 108 109 110 111
/*****************************************************************************
 * Ethernet switch
 ****************************************************************************/
void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
{
112
	orion_ge00_switch_init(d, irq);
113 114 115
}


116
/*****************************************************************************
117
 * I2C
118
 ****************************************************************************/
119 120
void __init orion5x_i2c_init(void)
{
121 122
	orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);

123 124 125
}


126
/*****************************************************************************
127
 * SATA
128
 ****************************************************************************/
129
void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
130
{
131
	orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
132 133
}

134

135 136 137 138 139
/*****************************************************************************
 * SPI
 ****************************************************************************/
void __init orion5x_spi_init()
{
140
	orion_spi_init(SPI_PHYS_BASE);
141 142 143
}


144
/*****************************************************************************
145 146 147 148
 * UART0
 ****************************************************************************/
void __init orion5x_uart0_init(void)
{
149
	orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
150
			 IRQ_ORION5X_UART0, tclk);
151 152 153 154
}

/*****************************************************************************
 * UART1
155
 ****************************************************************************/
156 157
void __init orion5x_uart1_init(void)
{
158
	orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
159
			 IRQ_ORION5X_UART1, tclk);
160
}
161

162 163 164 165 166
/*****************************************************************************
 * XOR engine
 ****************************************************************************/
void __init orion5x_xor_init(void)
{
167
	orion_xor0_init(ORION5X_XOR_PHYS_BASE,
168 169
			ORION5X_XOR_PHYS_BASE + 0x200,
			IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
170 171
}

172 173 174 175
/*****************************************************************************
 * Cryptographic Engines and Security Accelerator (CESA)
 ****************************************************************************/
static void __init orion5x_crypto_init(void)
176
{
177 178
	mvebu_mbus_add_window("sram", ORION5X_SRAM_PHYS_BASE,
			      ORION5X_SRAM_SIZE);
179 180
	orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
			  SZ_8K, IRQ_ORION5X_CESA);
181
}
182

183 184 185 186 187
/*****************************************************************************
 * Watchdog
 ****************************************************************************/
void __init orion5x_wdt_init(void)
{
188
	orion_wdt_init();
189 190 191
}


192 193 194
/*****************************************************************************
 * Time handling
 ****************************************************************************/
195 196
void __init orion5x_init_early(void)
{
197 198 199
	u32 rev, dev;
	const char *mbus_soc_name;

200
	orion_time_set_base(TIMER_VIRT_BASE);
201

202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
	/* Initialize the MBUS driver */
	orion5x_pcie_id(&dev, &rev);
	if (dev == MV88F5281_DEV_ID)
		mbus_soc_name = "marvell,orion5x-88f5281-mbus";
	else if (dev == MV88F5182_DEV_ID)
		mbus_soc_name = "marvell,orion5x-88f5182-mbus";
	else if (dev == MV88F5181_DEV_ID)
		mbus_soc_name = "marvell,orion5x-88f5181-mbus";
	else if (dev == MV88F6183_DEV_ID)
		mbus_soc_name = "marvell,orion5x-88f6183-mbus";
	else
		mbus_soc_name = NULL;
	mvebu_mbus_init(mbus_soc_name, ORION5X_BRIDGE_WINS_BASE,
			ORION5X_BRIDGE_WINS_SZ,
			ORION5X_DDR_WINS_BASE, ORION5X_DDR_WINS_SZ);
}

void orion5x_setup_wins(void)
{
	/*
	 * The PCIe windows will no longer be statically allocated
	 * here once Orion5x is migrated to the pci-mvebu driver.
	 */
	mvebu_mbus_add_window_remap_flags("pcie0.0", ORION5X_PCIE_IO_PHYS_BASE,
					  ORION5X_PCIE_IO_SIZE,
					  ORION5X_PCIE_IO_BUS_BASE,
					  MVEBU_MBUS_PCI_IO);
	mvebu_mbus_add_window_remap_flags("pcie0.0", ORION5X_PCIE_MEM_PHYS_BASE,
					  ORION5X_PCIE_MEM_SIZE,
					  MVEBU_MBUS_NO_REMAP,
					  MVEBU_MBUS_PCI_MEM);
	mvebu_mbus_add_window_remap_flags("pci0.0", ORION5X_PCI_IO_PHYS_BASE,
					  ORION5X_PCI_IO_SIZE,
					  ORION5X_PCI_IO_BUS_BASE,
					  MVEBU_MBUS_PCI_IO);
	mvebu_mbus_add_window_remap_flags("pci0.0", ORION5X_PCI_MEM_PHYS_BASE,
					  ORION5X_PCI_MEM_SIZE,
					  MVEBU_MBUS_NO_REMAP,
					  MVEBU_MBUS_PCI_MEM);
241 242
}

243 244 245 246
int orion5x_tclk;

int __init orion5x_find_tclk(void)
{
247 248 249 250 251 252 253
	u32 dev, rev;

	orion5x_pcie_id(&dev, &rev);
	if (dev == MV88F6183_DEV_ID &&
	    (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
		return 133333333;

254 255 256
	return 166666667;
}

S
Stephen Warren 已提交
257
void __init orion5x_timer_init(void)
258
{
259
	orion5x_tclk = orion5x_find_tclk();
260 261 262

	orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
			IRQ_ORION5X_BRIDGE, orion5x_tclk);
263 264
}

265

266 267 268 269
/*****************************************************************************
 * General
 ****************************************************************************/
/*
270
 * Identify device ID and rev from PCIe configuration header space '0'.
271
 */
272
void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
273
{
274
	orion5x_pcie_id(dev, rev);
275 276 277 278 279 280

	if (*dev == MV88F5281_DEV_ID) {
		if (*rev == MV88F5281_REV_D2) {
			*dev_name = "MV88F5281-D2";
		} else if (*rev == MV88F5281_REV_D1) {
			*dev_name = "MV88F5281-D1";
281 282
		} else if (*rev == MV88F5281_REV_D0) {
			*dev_name = "MV88F5281-D0";
283 284 285 286 287 288 289 290 291
		} else {
			*dev_name = "MV88F5281-Rev-Unsupported";
		}
	} else if (*dev == MV88F5182_DEV_ID) {
		if (*rev == MV88F5182_REV_A2) {
			*dev_name = "MV88F5182-A2";
		} else {
			*dev_name = "MV88F5182-Rev-Unsupported";
		}
292 293 294
	} else if (*dev == MV88F5181_DEV_ID) {
		if (*rev == MV88F5181_REV_B1) {
			*dev_name = "MV88F5181-Rev-B1";
295 296
		} else if (*rev == MV88F5181L_REV_A1) {
			*dev_name = "MV88F5181L-Rev-A1";
297
		} else {
298
			*dev_name = "MV88F5181(L)-Rev-Unsupported";
299
		}
300 301 302 303 304 305
	} else if (*dev == MV88F6183_DEV_ID) {
		if (*rev == MV88F6183_REV_B0) {
			*dev_name = "MV88F6183-Rev-B0";
		} else {
			*dev_name = "MV88F6183-Rev-Unsupported";
		}
306 307 308 309 310
	} else {
		*dev_name = "Device-Unknown";
	}
}

311
void __init orion5x_init(void)
312 313 314 315
{
	char *dev_name;
	u32 dev, rev;

316
	orion5x_id(&dev, &rev, &dev_name);
317 318
	printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);

319 320 321
	/*
	 * Setup Orion address map
	 */
322
	orion5x_setup_wins();
323

324 325 326
	/* Setup root of clk tree */
	clk_init();

327 328 329 330 331 332
	/*
	 * Don't issue "Wait for Interrupt" instruction if we are
	 * running on D0 5281 silicon.
	 */
	if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
		printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
T
Thomas Gleixner 已提交
333
		cpu_idle_poll_ctrl(true);
334
	}
335

336 337 338 339 340 341 342 343
	/*
	 * The 5082/5181l/5182/6082/6082l/6183 have crypto
	 * while 5180n/5181/5281 don't have crypto.
	 */
	if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
	    dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
		orion5x_crypto_init();

344 345 346 347
	/*
	 * Register watchdog driver
	 */
	orion5x_wdt_init();
348
}
349

350 351 352 353 354 355 356 357 358 359 360
void orion5x_restart(char mode, const char *cmd)
{
	/*
	 * Enable and issue soft reset
	 */
	orion5x_setbits(RSTOUTn_MASK, (1 << 2));
	orion5x_setbits(CPU_SOFT_RESET, 1);
	mdelay(200);
	orion5x_clrbits(CPU_SOFT_RESET, 1);
}

361 362 363 364
/*
 * Many orion-based systems have buggy bootloader implementations.
 * This is a common fixup for bogus memory tags.
 */
365 366
void __init tag_fixup_mem32(struct tag *t, char **from,
			    struct meminfo *meminfo)
367 368 369 370 371 372 373 374 375 376 377
{
	for (; t->hdr.size; t = tag_next(t))
		if (t->hdr.tag == ATAG_MEM &&
		    (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
		     t->u.mem.start & ~PAGE_MASK)) {
			printk(KERN_WARNING
			       "Clearing invalid memory bank %dKB@0x%08x\n",
			       t->u.mem.size / 1024, t->u.mem.start);
			t->hdr.tag = 0;
		}
}