common.c 8.8 KB
Newer Older
1
/*
2
 * arch/arm/mach-orion5x/common.c
3
 *
4
 * Core functions for Marvell Orion 5x SoCs
5 6 7
 *
 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
 *
L
Lennert Buytenhek 已提交
8 9
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
10 11 12 13 14
 * warranty of any kind, whether express or implied.
 */

#include <linux/kernel.h>
#include <linux/init.h>
15
#include <linux/platform_device.h>
16
#include <linux/dma-mapping.h>
17
#include <linux/serial_8250.h>
18
#include <linux/mbus.h>
19
#include <linux/mv643xx_i2c.h>
20
#include <linux/ata_platform.h>
21
#include <net/dsa.h>
22
#include <asm/page.h>
23
#include <asm/setup.h>
24
#include <asm/timex.h>
25
#include <asm/mach/arch.h>
26
#include <asm/mach/map.h>
27
#include <asm/mach/time.h>
28
#include <mach/bridge-regs.h>
29 30
#include <mach/hardware.h>
#include <mach/orion5x.h>
31 32
#include <plat/orion_nand.h>
#include <plat/time.h>
33
#include <plat/common.h>
34 35 36 37 38
#include "common.h"

/*****************************************************************************
 * I/O Address Mapping
 ****************************************************************************/
39
static struct map_desc orion5x_io_desc[] __initdata = {
40
	{
41 42 43
		.virtual	= ORION5X_REGS_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
		.length		= ORION5X_REGS_SIZE,
44 45
		.type		= MT_DEVICE,
	}, {
46 47 48
		.virtual	= ORION5X_PCIE_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCIE_IO_PHYS_BASE),
		.length		= ORION5X_PCIE_IO_SIZE,
49 50
		.type		= MT_DEVICE,
	}, {
51 52 53
		.virtual	= ORION5X_PCI_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCI_IO_PHYS_BASE),
		.length		= ORION5X_PCI_IO_SIZE,
54 55
		.type		= MT_DEVICE,
	}, {
56 57 58
		.virtual	= ORION5X_PCIE_WA_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
		.length		= ORION5X_PCIE_WA_SIZE,
59
		.type		= MT_DEVICE,
60 61 62
	},
};

63
void __init orion5x_map_io(void)
64
{
65
	iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
66
}
67

68 69 70 71 72 73

/*****************************************************************************
 * EHCI0
 ****************************************************************************/
void __init orion5x_ehci0_init(void)
{
74 75
	orion_ehci_init(&orion5x_mbus_dram_info,
			ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL);
76 77 78 79 80 81 82 83
}


/*****************************************************************************
 * EHCI1
 ****************************************************************************/
void __init orion5x_ehci1_init(void)
{
84 85
	orion_ehci_1_init(&orion5x_mbus_dram_info,
			  ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
86 87 88
}


89
/*****************************************************************************
90
 * GE00
91
 ****************************************************************************/
92
void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
93
{
94 95 96
	orion_ge00_init(eth_data, &orion5x_mbus_dram_info,
			ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
			IRQ_ORION5X_ETH_ERR, orion5x_tclk);
97 98
}

99

100 101 102 103 104
/*****************************************************************************
 * Ethernet switch
 ****************************************************************************/
void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
{
105
	orion_ge00_switch_init(d, irq);
106 107 108
}


109
/*****************************************************************************
110
 * I2C
111
 ****************************************************************************/
112 113
void __init orion5x_i2c_init(void)
{
114 115
	orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);

116 117 118
}


119
/*****************************************************************************
120
 * SATA
121
 ****************************************************************************/
122
void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
123
{
124 125
	orion_sata_init(sata_data, &orion5x_mbus_dram_info,
			ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
126 127
}

128

129 130 131 132 133
/*****************************************************************************
 * SPI
 ****************************************************************************/
void __init orion5x_spi_init()
{
134
	orion_spi_init(SPI_PHYS_BASE, orion5x_tclk);
135 136 137
}


138
/*****************************************************************************
139 140 141 142
 * UART0
 ****************************************************************************/
void __init orion5x_uart0_init(void)
{
143 144
	orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
			 IRQ_ORION5X_UART0, orion5x_tclk);
145 146 147 148
}

/*****************************************************************************
 * UART1
149
 ****************************************************************************/
150 151
void __init orion5x_uart1_init(void)
{
152 153
	orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
			 IRQ_ORION5X_UART1, orion5x_tclk);
154
}
155

156 157 158 159 160
/*****************************************************************************
 * XOR engine
 ****************************************************************************/
void __init orion5x_xor_init(void)
{
161 162 163 164
	orion_xor0_init(&orion5x_mbus_dram_info,
			ORION5X_XOR_PHYS_BASE,
			ORION5X_XOR_PHYS_BASE + 0x200,
			IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
165 166
}

167 168 169 170
/*****************************************************************************
 * Cryptographic Engines and Security Accelerator (CESA)
 ****************************************************************************/
static void __init orion5x_crypto_init(void)
171 172 173 174 175
{
	int ret;

	ret = orion5x_setup_sram_win();
	if (ret)
176
		return;
177

178 179
	orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
			  SZ_8K, IRQ_ORION5X_CESA);
180
}
181

182 183 184 185 186
/*****************************************************************************
 * Watchdog
 ****************************************************************************/
void __init orion5x_wdt_init(void)
{
187
	orion_wdt_init(orion5x_tclk);
188 189 190
}


191 192 193
/*****************************************************************************
 * Time handling
 ****************************************************************************/
194 195 196 197 198
void __init orion5x_init_early(void)
{
	orion_time_set_base(TIMER_VIRT_BASE);
}

199 200 201 202
int orion5x_tclk;

int __init orion5x_find_tclk(void)
{
203 204 205 206 207 208 209
	u32 dev, rev;

	orion5x_pcie_id(&dev, &rev);
	if (dev == MV88F6183_DEV_ID &&
	    (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
		return 133333333;

210 211 212
	return 166666667;
}

213
static void orion5x_timer_init(void)
214
{
215
	orion5x_tclk = orion5x_find_tclk();
216 217 218

	orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
			IRQ_ORION5X_BRIDGE, orion5x_tclk);
219 220
}

221
struct sys_timer orion5x_timer = {
222
	.init = orion5x_timer_init,
223 224
};

225

226 227 228 229
/*****************************************************************************
 * General
 ****************************************************************************/
/*
230
 * Identify device ID and rev from PCIe configuration header space '0'.
231
 */
232
static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
233
{
234
	orion5x_pcie_id(dev, rev);
235 236 237 238 239 240

	if (*dev == MV88F5281_DEV_ID) {
		if (*rev == MV88F5281_REV_D2) {
			*dev_name = "MV88F5281-D2";
		} else if (*rev == MV88F5281_REV_D1) {
			*dev_name = "MV88F5281-D1";
241 242
		} else if (*rev == MV88F5281_REV_D0) {
			*dev_name = "MV88F5281-D0";
243 244 245 246 247 248 249 250 251
		} else {
			*dev_name = "MV88F5281-Rev-Unsupported";
		}
	} else if (*dev == MV88F5182_DEV_ID) {
		if (*rev == MV88F5182_REV_A2) {
			*dev_name = "MV88F5182-A2";
		} else {
			*dev_name = "MV88F5182-Rev-Unsupported";
		}
252 253 254
	} else if (*dev == MV88F5181_DEV_ID) {
		if (*rev == MV88F5181_REV_B1) {
			*dev_name = "MV88F5181-Rev-B1";
255 256
		} else if (*rev == MV88F5181L_REV_A1) {
			*dev_name = "MV88F5181L-Rev-A1";
257
		} else {
258
			*dev_name = "MV88F5181(L)-Rev-Unsupported";
259
		}
260 261 262 263 264 265
	} else if (*dev == MV88F6183_DEV_ID) {
		if (*rev == MV88F6183_REV_B0) {
			*dev_name = "MV88F6183-Rev-B0";
		} else {
			*dev_name = "MV88F6183-Rev-Unsupported";
		}
266 267 268 269 270
	} else {
		*dev_name = "Device-Unknown";
	}
}

271
void __init orion5x_init(void)
272 273 274 275
{
	char *dev_name;
	u32 dev, rev;

276
	orion5x_id(&dev, &rev, &dev_name);
277 278
	printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);

279 280 281
	/*
	 * Setup Orion address map
	 */
282
	orion5x_setup_cpu_mbus_bridge();
283 284 285 286 287 288 289 290 291

	/*
	 * Don't issue "Wait for Interrupt" instruction if we are
	 * running on D0 5281 silicon.
	 */
	if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
		printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
		disable_hlt();
	}
292

293 294 295 296 297 298 299 300
	/*
	 * The 5082/5181l/5182/6082/6082l/6183 have crypto
	 * while 5180n/5181/5281 don't have crypto.
	 */
	if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
	    dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
		orion5x_crypto_init();

301 302 303 304
	/*
	 * Register watchdog driver
	 */
	orion5x_wdt_init();
305
}
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323

/*
 * Many orion-based systems have buggy bootloader implementations.
 * This is a common fixup for bogus memory tags.
 */
void __init tag_fixup_mem32(struct machine_desc *mdesc, struct tag *t,
			    char **from, struct meminfo *meminfo)
{
	for (; t->hdr.size; t = tag_next(t))
		if (t->hdr.tag == ATAG_MEM &&
		    (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
		     t->u.mem.start & ~PAGE_MASK)) {
			printk(KERN_WARNING
			       "Clearing invalid memory bank %dKB@0x%08x\n",
			       t->u.mem.size / 1024, t->u.mem.start);
			t->hdr.tag = 0;
		}
}