i915_gem.c 133.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/slab.h>
35
#include <linux/swap.h>
J
Jesse Barnes 已提交
36
#include <linux/pci.h>
37
#include <linux/intel-gtt.h>
38

39
static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
40

41
static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj);
42 43 44 45 46 47 48 49
static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
					     int write);
static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
						     uint64_t offset,
						     uint64_t size);
static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
50 51
static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
					  bool interruptible);
52 53 54
static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
					   unsigned alignment);
static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
55 56 57
static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
				struct drm_i915_gem_pwrite *args,
				struct drm_file *file_priv);
58
static void i915_gem_free_object_tail(struct drm_gem_object *obj);
59

60 61 62 63 64 65 66
static int
i915_gem_object_get_pages(struct drm_gem_object *obj,
			  gfp_t gfpmask);

static void
i915_gem_object_put_pages(struct drm_gem_object *obj);

67 68 69
static LIST_HEAD(shrink_list);
static DEFINE_SPINLOCK(shrink_list_lock);

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
}

static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.gtt_count++;
	dev_priv->mm.gtt_memory += size;
}

static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.gtt_count--;
	dev_priv->mm.gtt_memory -= size;
}

static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.pin_count++;
	dev_priv->mm.pin_memory += size;
}

static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.pin_count--;
	dev_priv->mm.pin_memory -= size;
}

113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
int
i915_gem_check_is_wedged(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct completion *x = &dev_priv->error_completion;
	unsigned long flags;
	int ret;

	if (!atomic_read(&dev_priv->mm.wedged))
		return 0;

	ret = wait_for_completion_interruptible(x);
	if (ret)
		return ret;

	/* Success, we reset the GPU! */
	if (!atomic_read(&dev_priv->mm.wedged))
		return 0;

	/* GPU is hung, bump the completion count to account for
	 * the token we just consumed so that we never hit zero and
	 * end up waiting upon a subsequent completion event that
	 * will never happen.
	 */
	spin_lock_irqsave(&x->wait.lock, flags);
	x->done++;
	spin_unlock_irqrestore(&x->wait.lock, flags);
	return -EIO;
}

143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
static int i915_mutex_lock_interruptible(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = i915_gem_check_is_wedged(dev);
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (atomic_read(&dev_priv->mm.wedged)) {
		mutex_unlock(&dev->struct_mutex);
		return -EAGAIN;
	}

161
	WARN_ON(i915_verify_lists(dev));
162 163
	return 0;
}
164

165 166 167 168 169 170 171 172
static inline bool
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
{
	return obj_priv->gtt_space &&
		!obj_priv->active &&
		obj_priv->pin_count == 0;
}

173 174
int i915_gem_do_init(struct drm_device *dev,
		     unsigned long start,
J
Jesse Barnes 已提交
175
		     unsigned long end)
176 177 178
{
	drm_i915_private_t *dev_priv = dev->dev_private;

J
Jesse Barnes 已提交
179 180 181
	if (start >= end ||
	    (start & (PAGE_SIZE - 1)) != 0 ||
	    (end & (PAGE_SIZE - 1)) != 0) {
182 183 184
		return -EINVAL;
	}

J
Jesse Barnes 已提交
185 186
	drm_mm_init(&dev_priv->mm.gtt_space, start,
		    end - start);
187

188
	dev_priv->mm.gtt_total = end - start;
J
Jesse Barnes 已提交
189 190 191

	return 0;
}
192

J
Jesse Barnes 已提交
193 194 195 196 197 198 199 200 201
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
		    struct drm_file *file_priv)
{
	struct drm_i915_gem_init *args = data;
	int ret;

	mutex_lock(&dev->struct_mutex);
	ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
202 203
	mutex_unlock(&dev->struct_mutex);

J
Jesse Barnes 已提交
204
	return ret;
205 206
}

207 208 209 210
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
{
211
	struct drm_i915_private *dev_priv = dev->dev_private;
212 213 214 215 216
	struct drm_i915_gem_get_aperture *args = data;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

217 218 219 220
	mutex_lock(&dev->struct_mutex);
	args->aper_size = dev_priv->mm.gtt_total;
	args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory;
	mutex_unlock(&dev->struct_mutex);
221 222 223 224

	return 0;
}

225 226 227 228 229 230 231 232 233 234

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file_priv)
{
	struct drm_i915_gem_create *args = data;
	struct drm_gem_object *obj;
235 236
	int ret;
	u32 handle;
237 238 239 240

	args->size = roundup(args->size, PAGE_SIZE);

	/* Allocate the new object */
241
	obj = i915_gem_alloc_object(dev, args->size);
242 243 244 245
	if (obj == NULL)
		return -ENOMEM;

	ret = drm_gem_handle_create(file_priv, obj, &handle);
246
	if (ret) {
247 248 249
		drm_gem_object_release(obj);
		i915_gem_info_remove_obj(dev->dev_private, obj->size);
		kfree(obj);
250
		return ret;
251
	}
252

253 254 255 256
	/* drop reference from allocate - handle holds it now */
	drm_gem_object_unreference(obj);
	trace_i915_gem_object_create(obj);

257
	args->handle = handle;
258 259 260
	return 0;
}

261 262 263 264 265 266
static inline int
fast_shmem_read(struct page **pages,
		loff_t page_base, int page_offset,
		char __user *data,
		int length)
{
267
	char *vaddr;
268
	int ret;
269

P
Peter Zijlstra 已提交
270
	vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT]);
271
	ret = __copy_to_user_inatomic(data, vaddr + page_offset, length);
P
Peter Zijlstra 已提交
272
	kunmap_atomic(vaddr);
273

274
	return ret;
275 276
}

277 278 279
static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
{
	drm_i915_private_t *dev_priv = obj->dev->dev_private;
280
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
281 282 283 284 285

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj_priv->tiling_mode != I915_TILING_NONE;
}

286
static inline void
287 288 289 290 291 292 293 294
slow_shmem_copy(struct page *dst_page,
		int dst_offset,
		struct page *src_page,
		int src_offset,
		int length)
{
	char *dst_vaddr, *src_vaddr;

295 296
	dst_vaddr = kmap(dst_page);
	src_vaddr = kmap(src_page);
297 298 299

	memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);

300 301
	kunmap(src_page);
	kunmap(dst_page);
302 303
}

304
static inline void
305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
slow_shmem_bit17_copy(struct page *gpu_page,
		      int gpu_offset,
		      struct page *cpu_page,
		      int cpu_offset,
		      int length,
		      int is_read)
{
	char *gpu_vaddr, *cpu_vaddr;

	/* Use the unswizzled path if this page isn't affected. */
	if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
		if (is_read)
			return slow_shmem_copy(cpu_page, cpu_offset,
					       gpu_page, gpu_offset, length);
		else
			return slow_shmem_copy(gpu_page, gpu_offset,
					       cpu_page, cpu_offset, length);
	}

324 325
	gpu_vaddr = kmap(gpu_page);
	cpu_vaddr = kmap(cpu_page);
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348

	/* Copy the data, XORing A6 with A17 (1). The user already knows he's
	 * XORing with the other bits (A9 for Y, A9 and A10 for X)
	 */
	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		if (is_read) {
			memcpy(cpu_vaddr + cpu_offset,
			       gpu_vaddr + swizzled_gpu_offset,
			       this_length);
		} else {
			memcpy(gpu_vaddr + swizzled_gpu_offset,
			       cpu_vaddr + cpu_offset,
			       this_length);
		}
		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

349 350
	kunmap(cpu_page);
	kunmap(gpu_page);
351 352
}

353 354 355 356 357 358 359 360 361 362
/**
 * This is the fast shmem pread path, which attempts to copy_from_user directly
 * from the backing pages of the object to the user's address space.  On a
 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
 */
static int
i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
			  struct drm_i915_gem_pread *args,
			  struct drm_file *file_priv)
{
363
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
364 365 366 367 368 369 370 371
	ssize_t remain;
	loff_t offset, page_base;
	char __user *user_data;
	int page_offset, page_length;

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

372
	obj_priv = to_intel_bo(obj);
373 374 375 376 377 378 379 380 381 382 383 384 385 386 387
	offset = args->offset;

	while (remain > 0) {
		/* Operation in this page
		 *
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
		 */
		page_base = (offset & ~(PAGE_SIZE-1));
		page_offset = offset & (PAGE_SIZE-1);
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

388 389 390 391
		if (fast_shmem_read(obj_priv->pages,
				    page_base, page_offset,
				    user_data, page_length))
			return -EFAULT;
392 393 394 395 396 397

		remain -= page_length;
		user_data += page_length;
		offset += page_length;
	}

398
	return 0;
399 400
}

401 402 403 404 405
static int
i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
{
	int ret;

406
	ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
407 408 409 410 411 412 413

	/* If we've insufficient memory to map in the pages, attempt
	 * to make some space by throwing out some old buffers.
	 */
	if (ret == -ENOMEM) {
		struct drm_device *dev = obj->dev;

414 415
		ret = i915_gem_evict_something(dev, obj->size,
					       i915_gem_get_gtt_alignment(obj));
416 417 418
		if (ret)
			return ret;

419
		ret = i915_gem_object_get_pages(obj, 0);
420 421 422 423 424
	}

	return ret;
}

425 426 427 428 429 430 431 432 433 434 435
/**
 * This is the fallback shmem pread path, which allocates temporary storage
 * in kernel space to copy_to_user into outside of the struct_mutex, so we
 * can copy out of the object's backing pages while holding the struct mutex
 * and not take page faults.
 */
static int
i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
			  struct drm_i915_gem_pread *args,
			  struct drm_file *file_priv)
{
436
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
437 438 439 440 441 442 443 444 445 446
	struct mm_struct *mm = current->mm;
	struct page **user_pages;
	ssize_t remain;
	loff_t offset, pinned_pages, i;
	loff_t first_data_page, last_data_page, num_pages;
	int shmem_page_index, shmem_page_offset;
	int data_page_index,  data_page_offset;
	int page_length;
	int ret;
	uint64_t data_ptr = args->data_ptr;
447
	int do_bit17_swizzling;
448 449 450 451 452 453 454 455 456 457 458

	remain = args->size;

	/* Pin the user pages containing the data.  We can't fault while
	 * holding the struct mutex, yet we want to hold it while
	 * dereferencing the user data.
	 */
	first_data_page = data_ptr / PAGE_SIZE;
	last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
	num_pages = last_data_page - first_data_page + 1;

459
	user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
460 461 462
	if (user_pages == NULL)
		return -ENOMEM;

463
	mutex_unlock(&dev->struct_mutex);
464 465
	down_read(&mm->mmap_sem);
	pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
466
				      num_pages, 1, 0, user_pages, NULL);
467
	up_read(&mm->mmap_sem);
468
	mutex_lock(&dev->struct_mutex);
469 470
	if (pinned_pages < num_pages) {
		ret = -EFAULT;
471
		goto out;
472 473
	}

474 475 476
	ret = i915_gem_object_set_cpu_read_domain_range(obj,
							args->offset,
							args->size);
477
	if (ret)
478
		goto out;
479

480
	do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
481

482
	obj_priv = to_intel_bo(obj);
483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
	offset = args->offset;

	while (remain > 0) {
		/* Operation in this page
		 *
		 * shmem_page_index = page number within shmem file
		 * shmem_page_offset = offset within page in shmem file
		 * data_page_index = page number in get_user_pages return
		 * data_page_offset = offset with data_page_index page.
		 * page_length = bytes to copy for this page
		 */
		shmem_page_index = offset / PAGE_SIZE;
		shmem_page_offset = offset & ~PAGE_MASK;
		data_page_index = data_ptr / PAGE_SIZE - first_data_page;
		data_page_offset = data_ptr & ~PAGE_MASK;

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;
		if ((data_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - data_page_offset;

505
		if (do_bit17_swizzling) {
506
			slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
507
					      shmem_page_offset,
508 509 510 511 512 513 514 515 516 517
					      user_pages[data_page_index],
					      data_page_offset,
					      page_length,
					      1);
		} else {
			slow_shmem_copy(user_pages[data_page_index],
					data_page_offset,
					obj_priv->pages[shmem_page_index],
					shmem_page_offset,
					page_length);
518
		}
519 520 521 522 523 524

		remain -= page_length;
		data_ptr += page_length;
		offset += page_length;
	}

525
out:
526 527 528 529
	for (i = 0; i < pinned_pages; i++) {
		SetPageDirty(user_pages[i]);
		page_cache_release(user_pages[i]);
	}
530
	drm_free_large(user_pages);
531 532 533 534

	return ret;
}

535 536 537 538 539 540 541 542 543 544 545 546
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
{
	struct drm_i915_gem_pread *args = data;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;
547
	int ret = 0;
548

549 550 551 552 553 554 555 556 557 558 559 560 561
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

	ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
				       args->size);
	if (ret)
		return -EFAULT;

562
	ret = i915_mutex_lock_interruptible(dev);
563
	if (ret)
564
		return ret;
565 566

	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
567 568 569
	if (obj == NULL) {
		ret = -ENOENT;
		goto unlock;
570
	}
571
	obj_priv = to_intel_bo(obj);
572

573 574
	/* Bounds check source.  */
	if (args->offset > obj->size || args->size > obj->size - args->offset) {
C
Chris Wilson 已提交
575
		ret = -EINVAL;
576
		goto out;
C
Chris Wilson 已提交
577 578
	}

579 580 581 582 583 584 585 586 587 588 589 590
	ret = i915_gem_object_get_pages_or_evict(obj);
	if (ret)
		goto out;

	ret = i915_gem_object_set_cpu_read_domain_range(obj,
							args->offset,
							args->size);
	if (ret)
		goto out_put;

	ret = -EFAULT;
	if (!i915_gem_object_needs_bit17_swizzle(obj))
591
		ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
592 593
	if (ret == -EFAULT)
		ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
594

595 596
out_put:
	i915_gem_object_put_pages(obj);
597
out:
598
	drm_gem_object_unreference(obj);
599
unlock:
600
	mutex_unlock(&dev->struct_mutex);
601
	return ret;
602 603
}

604 605
/* This is the fast write path which cannot handle
 * page faults in the source data
606
 */
607 608 609 610 611 612

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
613 614
{
	char *vaddr_atomic;
615
	unsigned long unwritten;
616

P
Peter Zijlstra 已提交
617
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
618 619
	unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
						      user_data, length);
P
Peter Zijlstra 已提交
620
	io_mapping_unmap_atomic(vaddr_atomic);
621
	return unwritten;
622 623 624 625 626 627
}

/* Here's the write path which can sleep for
 * page faults
 */

628
static inline void
629 630 631 632
slow_kernel_write(struct io_mapping *mapping,
		  loff_t gtt_base, int gtt_offset,
		  struct page *user_page, int user_offset,
		  int length)
633
{
634 635
	char __iomem *dst_vaddr;
	char *src_vaddr;
636

637 638 639 640 641 642 643 644 645
	dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
	src_vaddr = kmap(user_page);

	memcpy_toio(dst_vaddr + gtt_offset,
		    src_vaddr + user_offset,
		    length);

	kunmap(user_page);
	io_mapping_unmap(dst_vaddr);
646 647
}

648 649 650 651 652 653
static inline int
fast_shmem_write(struct page **pages,
		 loff_t page_base, int page_offset,
		 char __user *data,
		 int length)
{
654
	char *vaddr;
655
	int ret;
656

P
Peter Zijlstra 已提交
657
	vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT]);
658
	ret = __copy_from_user_inatomic(vaddr + page_offset, data, length);
P
Peter Zijlstra 已提交
659
	kunmap_atomic(vaddr);
660

661
	return ret;
662 663
}

664 665 666 667
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
668
static int
669 670 671
i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
			 struct drm_i915_gem_pwrite *args,
			 struct drm_file *file_priv)
672
{
673
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
674
	drm_i915_private_t *dev_priv = dev->dev_private;
675
	ssize_t remain;
676
	loff_t offset, page_base;
677
	char __user *user_data;
678
	int page_offset, page_length;
679 680 681 682

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

683
	obj_priv = to_intel_bo(obj);
684 685 686 687 688
	offset = obj_priv->gtt_offset + args->offset;

	while (remain > 0) {
		/* Operation in this page
		 *
689 690 691
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
692
		 */
693 694 695 696 697 698 699
		page_base = (offset & ~(PAGE_SIZE-1));
		page_offset = offset & (PAGE_SIZE-1);
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
700 701
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
702
		 */
703 704 705 706
		if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
				    page_offset, user_data, page_length))

			return -EFAULT;
707

708 709 710
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
711 712
	}

713
	return 0;
714 715
}

716 717 718 719 720 721 722
/**
 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
 * the memory and maps it using kmap_atomic for copying.
 *
 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
 */
723
static int
724 725 726
i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
			 struct drm_i915_gem_pwrite *args,
			 struct drm_file *file_priv)
727
{
728
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
729 730 731 732 733 734 735 736
	drm_i915_private_t *dev_priv = dev->dev_private;
	ssize_t remain;
	loff_t gtt_page_base, offset;
	loff_t first_data_page, last_data_page, num_pages;
	loff_t pinned_pages, i;
	struct page **user_pages;
	struct mm_struct *mm = current->mm;
	int gtt_page_offset, data_page_offset, data_page_index, page_length;
737
	int ret;
738 739 740 741 742 743 744 745 746 747 748 749
	uint64_t data_ptr = args->data_ptr;

	remain = args->size;

	/* Pin the user pages containing the data.  We can't fault while
	 * holding the struct mutex, and all of the pwrite implementations
	 * want to hold it while dereferencing the user data.
	 */
	first_data_page = data_ptr / PAGE_SIZE;
	last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
	num_pages = last_data_page - first_data_page + 1;

750
	user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
751 752 753
	if (user_pages == NULL)
		return -ENOMEM;

754
	mutex_unlock(&dev->struct_mutex);
755 756 757 758
	down_read(&mm->mmap_sem);
	pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
				      num_pages, 0, 0, user_pages, NULL);
	up_read(&mm->mmap_sem);
759
	mutex_lock(&dev->struct_mutex);
760 761 762 763
	if (pinned_pages < num_pages) {
		ret = -EFAULT;
		goto out_unpin_pages;
	}
764

765 766
	ret = i915_gem_object_set_to_gtt_domain(obj, 1);
	if (ret)
767
		goto out_unpin_pages;
768

769
	obj_priv = to_intel_bo(obj);
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
	offset = obj_priv->gtt_offset + args->offset;

	while (remain > 0) {
		/* Operation in this page
		 *
		 * gtt_page_base = page offset within aperture
		 * gtt_page_offset = offset within page in aperture
		 * data_page_index = page number in get_user_pages return
		 * data_page_offset = offset with data_page_index page.
		 * page_length = bytes to copy for this page
		 */
		gtt_page_base = offset & PAGE_MASK;
		gtt_page_offset = offset & ~PAGE_MASK;
		data_page_index = data_ptr / PAGE_SIZE - first_data_page;
		data_page_offset = data_ptr & ~PAGE_MASK;

		page_length = remain;
		if ((gtt_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - gtt_page_offset;
		if ((data_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - data_page_offset;

792 793 794 795 796
		slow_kernel_write(dev_priv->mm.gtt_mapping,
				  gtt_page_base, gtt_page_offset,
				  user_pages[data_page_index],
				  data_page_offset,
				  page_length);
797 798 799 800 801 802 803 804 805

		remain -= page_length;
		offset += page_length;
		data_ptr += page_length;
	}

out_unpin_pages:
	for (i = 0; i < pinned_pages; i++)
		page_cache_release(user_pages[i]);
806
	drm_free_large(user_pages);
807 808 809 810

	return ret;
}

811 812 813 814
/**
 * This is the fast shmem pwrite path, which attempts to directly
 * copy_from_user into the kmapped pages backing the object.
 */
815
static int
816 817 818
i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
			   struct drm_i915_gem_pwrite *args,
			   struct drm_file *file_priv)
819
{
820
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
821 822 823 824 825 826 827
	ssize_t remain;
	loff_t offset, page_base;
	char __user *user_data;
	int page_offset, page_length;

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;
828

829
	obj_priv = to_intel_bo(obj);
830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
	offset = args->offset;
	obj_priv->dirty = 1;

	while (remain > 0) {
		/* Operation in this page
		 *
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
		 */
		page_base = (offset & ~(PAGE_SIZE-1));
		page_offset = offset & (PAGE_SIZE-1);
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

846
		if (fast_shmem_write(obj_priv->pages,
847
				       page_base, page_offset,
848 849
				       user_data, page_length))
			return -EFAULT;
850 851 852 853 854 855

		remain -= page_length;
		user_data += page_length;
		offset += page_length;
	}

856
	return 0;
857 858 859 860 861 862 863 864 865 866 867 868 869 870
}

/**
 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
 * the memory and maps it using kmap_atomic for copying.
 *
 * This avoids taking mmap_sem for faulting on the user's address while the
 * struct_mutex is held.
 */
static int
i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
			   struct drm_i915_gem_pwrite *args,
			   struct drm_file *file_priv)
{
871
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
872 873 874 875 876 877 878 879 880 881
	struct mm_struct *mm = current->mm;
	struct page **user_pages;
	ssize_t remain;
	loff_t offset, pinned_pages, i;
	loff_t first_data_page, last_data_page, num_pages;
	int shmem_page_index, shmem_page_offset;
	int data_page_index,  data_page_offset;
	int page_length;
	int ret;
	uint64_t data_ptr = args->data_ptr;
882
	int do_bit17_swizzling;
883 884 885 886 887 888 889 890 891 892 893

	remain = args->size;

	/* Pin the user pages containing the data.  We can't fault while
	 * holding the struct mutex, and all of the pwrite implementations
	 * want to hold it while dereferencing the user data.
	 */
	first_data_page = data_ptr / PAGE_SIZE;
	last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
	num_pages = last_data_page - first_data_page + 1;

894
	user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
895 896 897
	if (user_pages == NULL)
		return -ENOMEM;

898
	mutex_unlock(&dev->struct_mutex);
899 900 901 902
	down_read(&mm->mmap_sem);
	pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
				      num_pages, 0, 0, user_pages, NULL);
	up_read(&mm->mmap_sem);
903
	mutex_lock(&dev->struct_mutex);
904 905
	if (pinned_pages < num_pages) {
		ret = -EFAULT;
906
		goto out;
907 908
	}

909
	ret = i915_gem_object_set_to_cpu_domain(obj, 1);
910
	if (ret)
911
		goto out;
912

913
	do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
914

915
	obj_priv = to_intel_bo(obj);
916
	offset = args->offset;
917
	obj_priv->dirty = 1;
918

919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
	while (remain > 0) {
		/* Operation in this page
		 *
		 * shmem_page_index = page number within shmem file
		 * shmem_page_offset = offset within page in shmem file
		 * data_page_index = page number in get_user_pages return
		 * data_page_offset = offset with data_page_index page.
		 * page_length = bytes to copy for this page
		 */
		shmem_page_index = offset / PAGE_SIZE;
		shmem_page_offset = offset & ~PAGE_MASK;
		data_page_index = data_ptr / PAGE_SIZE - first_data_page;
		data_page_offset = data_ptr & ~PAGE_MASK;

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;
		if ((data_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - data_page_offset;

939
		if (do_bit17_swizzling) {
940
			slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
941 942 943
					      shmem_page_offset,
					      user_pages[data_page_index],
					      data_page_offset,
944 945 946 947 948 949 950 951
					      page_length,
					      0);
		} else {
			slow_shmem_copy(obj_priv->pages[shmem_page_index],
					shmem_page_offset,
					user_pages[data_page_index],
					data_page_offset,
					page_length);
952
		}
953 954 955 956

		remain -= page_length;
		data_ptr += page_length;
		offset += page_length;
957 958
	}

959
out:
960 961
	for (i = 0; i < pinned_pages; i++)
		page_cache_release(user_pages[i]);
962
	drm_free_large(user_pages);
963

964
	return ret;
965 966 967 968 969 970 971 972 973
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
974
		      struct drm_file *file)
975 976 977 978
{
	struct drm_i915_gem_pwrite *args = data;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;
979 980 981 982 983 984 985 986 987 988 989 990 991 992
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

	ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
				      args->size);
	if (ret)
		return -EFAULT;
993

994
	ret = i915_mutex_lock_interruptible(dev);
995
	if (ret)
996
		return ret;
997 998 999 1000 1001

	obj = drm_gem_object_lookup(dev, file, args->handle);
	if (obj == NULL) {
		ret = -ENOENT;
		goto unlock;
1002
	}
1003
	obj_priv = to_intel_bo(obj);
1004

1005 1006
	/* Bounds check destination. */
	if (args->offset > obj->size || args->size > obj->size - args->offset) {
C
Chris Wilson 已提交
1007
		ret = -EINVAL;
1008
		goto out;
C
Chris Wilson 已提交
1009 1010
	}

1011 1012 1013 1014 1015 1016
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
1017
	if (obj_priv->phys_obj)
1018
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
1019
	else if (obj_priv->tiling_mode == I915_TILING_NONE &&
1020
		 obj_priv->gtt_space &&
1021
		 obj->write_domain != I915_GEM_DOMAIN_CPU) {
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
		ret = i915_gem_object_pin(obj, 0);
		if (ret)
			goto out;

		ret = i915_gem_object_set_to_gtt_domain(obj, 1);
		if (ret)
			goto out_unpin;

		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
		if (ret == -EFAULT)
			ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);

out_unpin:
		i915_gem_object_unpin(obj);
1036
	} else {
1037 1038 1039
		ret = i915_gem_object_get_pages_or_evict(obj);
		if (ret)
			goto out;
1040

1041 1042 1043
		ret = i915_gem_object_set_to_cpu_domain(obj, 1);
		if (ret)
			goto out_put;
1044

1045 1046 1047 1048 1049 1050 1051 1052 1053
		ret = -EFAULT;
		if (!i915_gem_object_needs_bit17_swizzle(obj))
			ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
		if (ret == -EFAULT)
			ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);

out_put:
		i915_gem_object_put_pages(obj);
	}
1054

1055
out:
1056
	drm_gem_object_unreference(obj);
1057
unlock:
1058
	mutex_unlock(&dev->struct_mutex);
1059 1060 1061 1062
	return ret;
}

/**
1063 1064
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1065 1066 1067 1068 1069
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
{
1070
	struct drm_i915_private *dev_priv = dev->dev_private;
1071 1072
	struct drm_i915_gem_set_domain *args = data;
	struct drm_gem_object *obj;
1073
	struct drm_i915_gem_object *obj_priv;
1074 1075
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1076 1077 1078 1079 1080
	int ret;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

1081
	/* Only handle setting domains to types used by the CPU. */
1082
	if (write_domain & I915_GEM_GPU_DOMAINS)
1083 1084
		return -EINVAL;

1085
	if (read_domains & I915_GEM_GPU_DOMAINS)
1086 1087 1088 1089 1090 1091 1092 1093
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1094
	ret = i915_mutex_lock_interruptible(dev);
1095
	if (ret)
1096
		return ret;
1097

1098
	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1099 1100 1101
	if (obj == NULL) {
		ret = -ENOENT;
		goto unlock;
1102
	}
1103
	obj_priv = to_intel_bo(obj);
1104

1105 1106
	intel_mark_busy(dev, obj);

1107 1108
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1109

1110 1111 1112 1113
		/* Update the LRU on the fence for the CPU access that's
		 * about to occur.
		 */
		if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1114 1115 1116
			struct drm_i915_fence_reg *reg =
				&dev_priv->fence_regs[obj_priv->fence_reg];
			list_move_tail(&reg->lru_list,
1117 1118 1119
				       &dev_priv->mm.fence_list);
		}

1120 1121 1122 1123 1124 1125
		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1126
	} else {
1127
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1128 1129
	}

1130 1131
	/* Maintain LRU order of "inactive" objects */
	if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1132
		list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
1133

1134
	drm_gem_object_unreference(obj);
1135
unlock:
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file_priv)
{
	struct drm_i915_gem_sw_finish *args = data;
	struct drm_gem_object *obj;
	int ret = 0;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

1154
	ret = i915_mutex_lock_interruptible(dev);
1155
	if (ret)
1156
		return ret;
1157

1158 1159
	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
	if (obj == NULL) {
1160 1161
		ret = -ENOENT;
		goto unlock;
1162 1163 1164
	}

	/* Pinned buffers may be scanout, so flush the cache */
1165
	if (to_intel_bo(obj)->pin_count)
1166 1167
		i915_gem_object_flush_cpu_write_domain(obj);

1168
	drm_gem_object_unreference(obj);
1169
unlock:
1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
		   struct drm_file *file_priv)
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	loff_t offset;
	unsigned long addr;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
	if (obj == NULL)
1195
		return -ENOENT;
1196 1197 1198 1199 1200 1201 1202 1203

	offset = args->offset;

	down_write(&current->mm->mmap_sem);
	addr = do_mmap(obj->filp, 0, args->size,
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
	up_write(&current->mm->mmap_sem);
1204
	drm_gem_object_unreference_unlocked(obj);
1205 1206 1207 1208 1209 1210 1211 1212
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
	struct drm_gem_object *obj = vma->vm_private_data;
	struct drm_device *dev = obj->dev;
1233
	drm_i915_private_t *dev_priv = dev->dev_private;
1234
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1235 1236 1237
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1238
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1239 1240 1241 1242 1243 1244 1245 1246

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

	/* Now bind it into the GTT if needed */
	mutex_lock(&dev->struct_mutex);
	if (!obj_priv->gtt_space) {
1247
		ret = i915_gem_object_bind_to_gtt(obj, 0);
1248 1249
		if (ret)
			goto unlock;
1250 1251

		ret = i915_gem_object_set_to_gtt_domain(obj, write);
1252 1253
		if (ret)
			goto unlock;
1254 1255 1256
	}

	/* Need a new fence register? */
1257
	if (obj_priv->tiling_mode != I915_TILING_NONE) {
1258
		ret = i915_gem_object_get_fence_reg(obj, true);
1259 1260
		if (ret)
			goto unlock;
1261
	}
1262

1263
	if (i915_gem_object_is_inactive(obj_priv))
1264
		list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
1265

1266 1267 1268 1269 1270
	pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
		page_offset;

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1271
unlock:
1272 1273 1274
	mutex_unlock(&dev->struct_mutex);

	switch (ret) {
1275 1276 1277
	case 0:
	case -ERESTARTSYS:
		return VM_FAULT_NOPAGE;
1278 1279 1280 1281
	case -ENOMEM:
	case -EAGAIN:
		return VM_FAULT_OOM;
	default:
1282
		return VM_FAULT_SIGBUS;
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
	}
}

/**
 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
 * @obj: obj in question
 *
 * GEM memory mapping works by handing back to userspace a fake mmap offset
 * it can use in a subsequent mmap(2) call.  The DRM core code then looks
 * up the object based on the offset and sets up the various memory mapping
 * structures.
 *
 * This routine allocates and attaches a fake offset for @obj.
 */
static int
i915_gem_create_mmap_offset(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
	struct drm_gem_mm *mm = dev->mm_private;
1302
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1303
	struct drm_map_list *list;
1304
	struct drm_local_map *map;
1305 1306 1307 1308
	int ret = 0;

	/* Set the object up for mmap'ing */
	list = &obj->map_list;
1309
	list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
	if (!list->map)
		return -ENOMEM;

	map = list->map;
	map->type = _DRM_GEM;
	map->size = obj->size;
	map->handle = obj;

	/* Get a DRM GEM mmap offset allocated... */
	list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
						    obj->size / PAGE_SIZE, 0, 0);
	if (!list->file_offset_node) {
		DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
1323
		ret = -ENOSPC;
1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
		goto out_free_list;
	}

	list->file_offset_node = drm_mm_get_block(list->file_offset_node,
						  obj->size / PAGE_SIZE, 0);
	if (!list->file_offset_node) {
		ret = -ENOMEM;
		goto out_free_list;
	}

	list->hash.key = list->file_offset_node->start;
1335 1336
	ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
	if (ret) {
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
		DRM_ERROR("failed to add to map hash\n");
		goto out_free_mm;
	}

	/* By now we should be all set, any drm_mmap request on the offset
	 * below will get to our mmap & fault handler */
	obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;

	return 0;

out_free_mm:
	drm_mm_put_block(list->file_offset_node);
out_free_list:
1350
	kfree(list->map);
1351 1352 1353 1354

	return ret;
}

1355 1356 1357 1358
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1359
 * Preserve the reservation of the mmapping with the DRM core code, but
1360 1361 1362 1363 1364 1365 1366 1367 1368
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1369
void
1370 1371 1372
i915_gem_release_mmap(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
1373
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1374 1375 1376 1377 1378 1379

	if (dev->dev_mapping)
		unmap_mapping_range(dev->dev_mapping,
				    obj_priv->mmap_offset, obj->size, 1);
}

1380 1381 1382 1383
static void
i915_gem_free_mmap_offset(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
1384
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
	struct drm_gem_mm *mm = dev->mm_private;
	struct drm_map_list *list;

	list = &obj->map_list;
	drm_ht_remove_item(&mm->offset_hash, &list->hash);

	if (list->file_offset_node) {
		drm_mm_put_block(list->file_offset_node);
		list->file_offset_node = NULL;
	}

	if (list->map) {
1397
		kfree(list->map);
1398 1399 1400 1401 1402 1403
		list->map = NULL;
	}

	obj_priv->mmap_offset = 0;
}

1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
 * potential fence register mapping if needed.
 */
static uint32_t
i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
1415
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1416 1417 1418 1419 1420 1421
	int start, i;

	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1422
	if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
1423 1424 1425 1426 1427 1428
		return 4096;

	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1429
	if (INTEL_INFO(dev)->gen == 3)
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
		start = 1024*1024;
	else
		start = 512*1024;

	for (i = start; i < obj->size; i <<= 1)
		;

	return i;
}

/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file_priv: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
	struct drm_i915_gem_mmap_gtt *args = data;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;
	int ret;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

1467
	ret = i915_mutex_lock_interruptible(dev);
1468
	if (ret)
1469
		return ret;
1470

1471 1472 1473 1474 1475
	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
	if (obj == NULL) {
		ret = -ENOENT;
		goto unlock;
	}
1476
	obj_priv = to_intel_bo(obj);
1477

1478 1479
	if (obj_priv->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1480 1481
		ret = -EINVAL;
		goto out;
1482 1483
	}

1484 1485
	if (!obj_priv->mmap_offset) {
		ret = i915_gem_create_mmap_offset(obj);
1486 1487
		if (ret)
			goto out;
1488 1489 1490 1491 1492 1493 1494 1495 1496
	}

	args->offset = obj_priv->mmap_offset;

	/*
	 * Pull it into the GTT so that we have a page list (makes the
	 * initial fault faster and any subsequent flushing possible).
	 */
	if (!obj_priv->agp_mem) {
1497
		ret = i915_gem_object_bind_to_gtt(obj, 0);
1498 1499
		if (ret)
			goto out;
1500 1501
	}

1502
out:
1503
	drm_gem_object_unreference(obj);
1504
unlock:
1505
	mutex_unlock(&dev->struct_mutex);
1506
	return ret;
1507 1508
}

1509
static void
1510
i915_gem_object_put_pages(struct drm_gem_object *obj)
1511
{
1512
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1513 1514 1515
	int page_count = obj->size / PAGE_SIZE;
	int i;

1516
	BUG_ON(obj_priv->pages_refcount == 0);
C
Chris Wilson 已提交
1517
	BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
1518

1519 1520
	if (--obj_priv->pages_refcount != 0)
		return;
1521

1522 1523 1524
	if (obj_priv->tiling_mode != I915_TILING_NONE)
		i915_gem_object_save_bit_17_swizzle(obj);

1525
	if (obj_priv->madv == I915_MADV_DONTNEED)
1526
		obj_priv->dirty = 0;
1527 1528 1529 1530 1531 1532

	for (i = 0; i < page_count; i++) {
		if (obj_priv->dirty)
			set_page_dirty(obj_priv->pages[i]);

		if (obj_priv->madv == I915_MADV_WILLNEED)
1533
			mark_page_accessed(obj_priv->pages[i]);
1534 1535 1536

		page_cache_release(obj_priv->pages[i]);
	}
1537 1538
	obj_priv->dirty = 0;

1539
	drm_free_large(obj_priv->pages);
1540
	obj_priv->pages = NULL;
1541 1542
}

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
static uint32_t
i915_gem_next_request_seqno(struct drm_device *dev,
			    struct intel_ring_buffer *ring)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	ring->outstanding_lazy_request = true;
	return dev_priv->next_seqno;
}

1553
static void
1554
i915_gem_object_move_to_active(struct drm_gem_object *obj,
1555
			       struct intel_ring_buffer *ring)
1556 1557
{
	struct drm_device *dev = obj->dev;
1558
	struct drm_i915_private *dev_priv = dev->dev_private;
1559
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1560
	uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
1561

1562 1563
	BUG_ON(ring == NULL);
	obj_priv->ring = ring;
1564 1565 1566 1567 1568 1569

	/* Add a reference if we're newly entering the active list. */
	if (!obj_priv->active) {
		drm_gem_object_reference(obj);
		obj_priv->active = 1;
	}
1570

1571
	/* Move from whatever list we were on to the tail of execution. */
1572 1573
	list_move_tail(&obj_priv->mm_list, &dev_priv->mm.active_list);
	list_move_tail(&obj_priv->ring_list, &ring->active_list);
1574
	obj_priv->last_rendering_seqno = seqno;
1575 1576
}

1577 1578 1579 1580 1581
static void
i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1582
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1583 1584

	BUG_ON(!obj_priv->active);
1585 1586
	list_move_tail(&obj_priv->mm_list, &dev_priv->mm.flushing_list);
	list_del_init(&obj_priv->ring_list);
1587 1588
	obj_priv->last_rendering_seqno = 0;
}
1589

1590 1591 1592 1593
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_gem_object *obj)
{
1594
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
C
Chris Wilson 已提交
1595
	struct inode *inode;
1596

1597 1598 1599 1600 1601 1602
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*. Here we mirror the actions taken
	 * when by shmem_delete_inode() to release the backing store.
	 */
C
Chris Wilson 已提交
1603
	inode = obj->filp->f_path.dentry->d_inode;
1604 1605 1606
	truncate_inode_pages(inode->i_mapping, 0);
	if (inode->i_op->truncate_range)
		inode->i_op->truncate_range(inode, 0, (loff_t)-1);
C
Chris Wilson 已提交
1607 1608

	obj_priv->madv = __I915_MADV_PURGED;
1609 1610 1611 1612 1613 1614 1615 1616
}

static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
{
	return obj_priv->madv == I915_MADV_DONTNEED;
}

1617 1618 1619 1620 1621
static void
i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1622
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1623 1624

	if (obj_priv->pin_count != 0)
1625
		list_move_tail(&obj_priv->mm_list, &dev_priv->mm.pinned_list);
1626
	else
1627 1628
		list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
	list_del_init(&obj_priv->ring_list);
1629

1630 1631
	BUG_ON(!list_empty(&obj_priv->gpu_write_list));

1632
	obj_priv->last_rendering_seqno = 0;
1633
	obj_priv->ring = NULL;
1634 1635 1636 1637
	if (obj_priv->active) {
		obj_priv->active = 0;
		drm_gem_object_unreference(obj);
	}
1638
	WARN_ON(i915_verify_lists(dev));
1639 1640
}

1641 1642
static void
i915_gem_process_flushing_list(struct drm_device *dev,
1643
			       uint32_t flush_domains,
1644
			       struct intel_ring_buffer *ring)
1645 1646 1647 1648 1649
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj_priv, *next;

	list_for_each_entry_safe(obj_priv, next,
1650
				 &ring->gpu_write_list,
1651
				 gpu_write_list) {
1652
		struct drm_gem_object *obj = &obj_priv->base;
1653

1654
		if (obj->write_domain & flush_domains) {
1655 1656 1657 1658
			uint32_t old_write_domain = obj->write_domain;

			obj->write_domain = 0;
			list_del_init(&obj_priv->gpu_write_list);
1659
			i915_gem_object_move_to_active(obj, ring);
1660 1661

			/* update the fence lru list */
1662 1663 1664 1665
			if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
				struct drm_i915_fence_reg *reg =
					&dev_priv->fence_regs[obj_priv->fence_reg];
				list_move_tail(&reg->lru_list,
1666
						&dev_priv->mm.fence_list);
1667
			}
1668 1669 1670 1671 1672 1673 1674

			trace_i915_gem_object_change_domain(obj,
							    obj->read_domains,
							    old_write_domain);
		}
	}
}
1675

1676
uint32_t
1677
i915_add_request(struct drm_device *dev,
1678
		 struct drm_file *file,
C
Chris Wilson 已提交
1679
		 struct drm_i915_gem_request *request,
1680
		 struct intel_ring_buffer *ring)
1681 1682
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1683
	struct drm_i915_file_private *file_priv = NULL;
1684 1685 1686
	uint32_t seqno;
	int was_empty;

1687 1688
	if (file != NULL)
		file_priv = file->driver_priv;
1689

C
Chris Wilson 已提交
1690 1691 1692 1693 1694
	if (request == NULL) {
		request = kzalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return 0;
	}
1695

1696
	seqno = ring->add_request(dev, ring, 0);
1697
	ring->outstanding_lazy_request = false;
1698 1699

	request->seqno = seqno;
1700
	request->ring = ring;
1701
	request->emitted_jiffies = jiffies;
1702 1703 1704
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);

1705
	if (file_priv) {
1706
		spin_lock(&file_priv->mm.lock);
1707
		request->file_priv = file_priv;
1708
		list_add_tail(&request->client_list,
1709
			      &file_priv->mm.request_list);
1710
		spin_unlock(&file_priv->mm.lock);
1711
	}
1712

B
Ben Gamari 已提交
1713
	if (!dev_priv->mm.suspended) {
1714 1715
		mod_timer(&dev_priv->hangcheck_timer,
			  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
B
Ben Gamari 已提交
1716
		if (was_empty)
1717 1718
			queue_delayed_work(dev_priv->wq,
					   &dev_priv->mm.retire_work, HZ);
B
Ben Gamari 已提交
1719
	}
1720 1721 1722 1723 1724 1725 1726 1727 1728
	return seqno;
}

/**
 * Command execution barrier
 *
 * Ensures that all commands in the ring are finished
 * before signalling the CPU
 */
1729
static void
1730
i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
1731 1732 1733 1734
{
	uint32_t flush_domains = 0;

	/* The sampler always gets flushed on i965 (sigh) */
1735
	if (INTEL_INFO(dev)->gen >= 4)
1736
		flush_domains |= I915_GEM_DOMAIN_SAMPLER;
1737 1738 1739

	ring->flush(dev, ring,
			I915_GEM_DOMAIN_COMMAND, flush_domains);
1740 1741
}

1742 1743
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1744
{
1745
	struct drm_i915_file_private *file_priv = request->file_priv;
1746

1747 1748
	if (!file_priv)
		return;
C
Chris Wilson 已提交
1749

1750 1751 1752 1753
	spin_lock(&file_priv->mm.lock);
	list_del(&request->client_list);
	request->file_priv = NULL;
	spin_unlock(&file_priv->mm.lock);
1754 1755
}

1756 1757
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
1758
{
1759 1760
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
1761

1762 1763 1764
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
1765

1766
		list_del(&request->list);
1767
		i915_gem_request_remove_from_client(request);
1768 1769
		kfree(request);
	}
1770

1771
	while (!list_empty(&ring->active_list)) {
1772 1773
		struct drm_i915_gem_object *obj_priv;

1774
		obj_priv = list_first_entry(&ring->active_list,
1775
					    struct drm_i915_gem_object,
1776
					    ring_list);
1777 1778

		obj_priv->base.write_domain = 0;
1779
		list_del_init(&obj_priv->gpu_write_list);
1780
		i915_gem_object_move_to_inactive(&obj_priv->base);
1781 1782 1783
	}
}

1784
void i915_gem_reset(struct drm_device *dev)
1785
{
1786 1787
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj_priv;
1788
	int i;
1789

1790
	i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
1791
	i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
1792
	i915_gem_reset_ring_lists(dev_priv, &dev_priv->blt_ring);
1793 1794 1795 1796 1797 1798 1799 1800

	/* Remove anything from the flushing lists. The GPU cache is likely
	 * to be lost on reset along with the data, so simply move the
	 * lost bo to the inactive list.
	 */
	while (!list_empty(&dev_priv->mm.flushing_list)) {
		obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
					    struct drm_i915_gem_object,
1801
					    mm_list);
1802 1803 1804 1805 1806 1807 1808 1809 1810

		obj_priv->base.write_domain = 0;
		list_del_init(&obj_priv->gpu_write_list);
		i915_gem_object_move_to_inactive(&obj_priv->base);
	}

	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
1811 1812
	list_for_each_entry(obj_priv,
			    &dev_priv->mm.inactive_list,
1813
			    mm_list)
1814 1815 1816
	{
		obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
	}
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827

	/* The fence registers are invalidated so clear them out */
	for (i = 0; i < 16; i++) {
		struct drm_i915_fence_reg *reg;

		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
			continue;

		i915_gem_clear_fence_reg(reg->obj);
	}
1828 1829 1830 1831 1832
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
1833 1834 1835
static void
i915_gem_retire_requests_ring(struct drm_device *dev,
			      struct intel_ring_buffer *ring)
1836 1837 1838 1839
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t seqno;

1840 1841
	if (!ring->status_page.page_addr ||
	    list_empty(&ring->request_list))
1842 1843
		return;

1844
	WARN_ON(i915_verify_lists(dev));
1845

1846
	seqno = ring->get_seqno(dev, ring);
1847
	while (!list_empty(&ring->request_list)) {
1848 1849
		struct drm_i915_gem_request *request;

1850
		request = list_first_entry(&ring->request_list,
1851 1852 1853
					   struct drm_i915_gem_request,
					   list);

1854
		if (!i915_seqno_passed(seqno, request->seqno))
1855 1856 1857 1858 1859
			break;

		trace_i915_gem_request_retire(dev, request->seqno);

		list_del(&request->list);
1860
		i915_gem_request_remove_from_client(request);
1861 1862
		kfree(request);
	}
1863

1864 1865 1866 1867 1868 1869 1870 1871 1872
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
		struct drm_gem_object *obj;
		struct drm_i915_gem_object *obj_priv;

		obj_priv = list_first_entry(&ring->active_list,
					    struct drm_i915_gem_object,
1873
					    ring_list);
1874

1875
		if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
1876
			break;
1877 1878 1879 1880 1881 1882

		obj = &obj_priv->base;
		if (obj->write_domain != 0)
			i915_gem_object_move_to_flushing(obj);
		else
			i915_gem_object_move_to_inactive(obj);
1883
	}
1884 1885 1886

	if (unlikely (dev_priv->trace_irq_seqno &&
		      i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
1887
		ring->user_irq_put(dev, ring);
1888 1889
		dev_priv->trace_irq_seqno = 0;
	}
1890 1891

	WARN_ON(i915_verify_lists(dev));
1892 1893
}

1894 1895 1896 1897 1898
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

1899 1900 1901 1902 1903 1904 1905 1906 1907 1908
	if (!list_empty(&dev_priv->mm.deferred_free_list)) {
	    struct drm_i915_gem_object *obj_priv, *tmp;

	    /* We must be careful that during unbind() we do not
	     * accidentally infinitely recurse into retire requests.
	     * Currently:
	     *   retire -> free -> unbind -> wait -> retire_ring
	     */
	    list_for_each_entry_safe(obj_priv, tmp,
				     &dev_priv->mm.deferred_free_list,
1909
				     mm_list)
1910 1911 1912
		    i915_gem_free_object_tail(&obj_priv->base);
	}

1913
	i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1914
	i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1915
	i915_gem_retire_requests_ring(dev, &dev_priv->blt_ring);
1916 1917
}

1918
static void
1919 1920 1921 1922 1923 1924 1925 1926 1927
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

1928 1929 1930 1931 1932 1933
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
		return;
	}

1934
	i915_gem_retire_requests(dev);
1935

1936
	if (!dev_priv->mm.suspended &&
1937
		(!list_empty(&dev_priv->render_ring.request_list) ||
1938 1939
		 !list_empty(&dev_priv->bsd_ring.request_list) ||
		 !list_empty(&dev_priv->blt_ring.request_list)))
1940
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1941 1942 1943
	mutex_unlock(&dev->struct_mutex);
}

1944
int
1945
i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
1946
		     bool interruptible, struct intel_ring_buffer *ring)
1947 1948
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1949
	u32 ier;
1950 1951 1952 1953
	int ret = 0;

	BUG_ON(seqno == 0);

1954
	if (atomic_read(&dev_priv->mm.wedged))
1955 1956
		return -EAGAIN;

1957
	if (ring->outstanding_lazy_request) {
C
Chris Wilson 已提交
1958
		seqno = i915_add_request(dev, NULL, NULL, ring);
1959 1960 1961
		if (seqno == 0)
			return -ENOMEM;
	}
1962
	BUG_ON(seqno == dev_priv->next_seqno);
1963

1964
	if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
1965
		if (HAS_PCH_SPLIT(dev))
1966 1967 1968
			ier = I915_READ(DEIER) | I915_READ(GTIER);
		else
			ier = I915_READ(IER);
1969 1970 1971 1972 1973 1974 1975
		if (!ier) {
			DRM_ERROR("something (likely vbetool) disabled "
				  "interrupts, re-enabling\n");
			i915_driver_irq_preinstall(dev);
			i915_driver_irq_postinstall(dev);
		}

C
Chris Wilson 已提交
1976 1977
		trace_i915_gem_request_wait_begin(dev, seqno);

1978
		ring->waiting_gem_seqno = seqno;
1979
		ring->user_irq_get(dev, ring);
1980
		if (interruptible)
1981 1982
			ret = wait_event_interruptible(ring->irq_queue,
				i915_seqno_passed(
1983
					ring->get_seqno(dev, ring), seqno)
1984
				|| atomic_read(&dev_priv->mm.wedged));
1985
		else
1986 1987
			wait_event(ring->irq_queue,
				i915_seqno_passed(
1988
					ring->get_seqno(dev, ring), seqno)
1989
				|| atomic_read(&dev_priv->mm.wedged));
1990

1991
		ring->user_irq_put(dev, ring);
1992
		ring->waiting_gem_seqno = 0;
C
Chris Wilson 已提交
1993 1994

		trace_i915_gem_request_wait_end(dev, seqno);
1995
	}
1996
	if (atomic_read(&dev_priv->mm.wedged))
1997
		ret = -EAGAIN;
1998 1999

	if (ret && ret != -ERESTARTSYS)
2000
		DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
2001
			  __func__, ret, seqno, ring->get_seqno(dev, ring),
2002
			  dev_priv->next_seqno);
2003 2004 2005 2006 2007 2008 2009

	/* Directly dispatch request retiring.  While we have the work queue
	 * to handle this, the waiter on a request often wants an associated
	 * buffer to have made it to the inactive list, and we would need
	 * a separate wait queue to handle that.
	 */
	if (ret == 0)
2010
		i915_gem_retire_requests_ring(dev, ring);
2011 2012 2013 2014

	return ret;
}

2015 2016 2017 2018 2019
/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
static int
2020
i915_wait_request(struct drm_device *dev, uint32_t seqno,
2021
		  struct intel_ring_buffer *ring)
2022
{
2023
	return i915_do_wait_request(dev, seqno, 1, ring);
2024 2025
}

2026
static void
2027
i915_gem_flush_ring(struct drm_device *dev,
2028
		    struct drm_file *file_priv,
2029 2030 2031 2032 2033 2034 2035 2036
		    struct intel_ring_buffer *ring,
		    uint32_t invalidate_domains,
		    uint32_t flush_domains)
{
	ring->flush(dev, ring, invalidate_domains, flush_domains);
	i915_gem_process_flushing_list(dev, flush_domains, ring);
}

2037 2038
static void
i915_gem_flush(struct drm_device *dev,
2039
	       struct drm_file *file_priv,
2040
	       uint32_t invalidate_domains,
2041 2042
	       uint32_t flush_domains,
	       uint32_t flush_rings)
2043 2044
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2045

2046 2047
	if (flush_domains & I915_GEM_DOMAIN_CPU)
		drm_agp_chipset_flush(dev);
2048

2049 2050
	if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
		if (flush_rings & RING_RENDER)
2051
			i915_gem_flush_ring(dev, file_priv,
2052 2053 2054
					    &dev_priv->render_ring,
					    invalidate_domains, flush_domains);
		if (flush_rings & RING_BSD)
2055
			i915_gem_flush_ring(dev, file_priv,
2056 2057
					    &dev_priv->bsd_ring,
					    invalidate_domains, flush_domains);
2058 2059 2060 2061
		if (flush_rings & RING_BLT)
			i915_gem_flush_ring(dev, file_priv,
					    &dev_priv->blt_ring,
					    invalidate_domains, flush_domains);
2062
	}
2063 2064
}

2065 2066 2067 2068 2069
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static int
2070 2071
i915_gem_object_wait_rendering(struct drm_gem_object *obj,
			       bool interruptible)
2072 2073
{
	struct drm_device *dev = obj->dev;
2074
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2075 2076
	int ret;

2077 2078
	/* This function only exists to support waiting for existing rendering,
	 * not for emitting required flushes.
2079
	 */
2080
	BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
2081 2082 2083 2084 2085

	/* If there is rendering queued on the buffer being evicted, wait for
	 * it.
	 */
	if (obj_priv->active) {
2086 2087 2088 2089 2090
		ret = i915_do_wait_request(dev,
					   obj_priv->last_rendering_seqno,
					   interruptible,
					   obj_priv->ring);
		if (ret)
2091 2092 2093 2094 2095 2096 2097 2098 2099
			return ret;
	}

	return 0;
}

/**
 * Unbinds an object from the GTT aperture.
 */
2100
int
2101 2102 2103
i915_gem_object_unbind(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
2104
	struct drm_i915_private *dev_priv = dev->dev_private;
2105
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2106 2107 2108 2109 2110 2111 2112 2113 2114 2115
	int ret = 0;

	if (obj_priv->gtt_space == NULL)
		return 0;

	if (obj_priv->pin_count != 0) {
		DRM_ERROR("Attempting to unbind pinned buffer\n");
		return -EINVAL;
	}

2116 2117 2118
	/* blow away mappings if mapped through GTT */
	i915_gem_release_mmap(obj);

2119 2120 2121 2122 2123 2124
	/* Move the object to the CPU domain to ensure that
	 * any possible CPU writes while it's not in the GTT
	 * are flushed when we go to remap it. This will
	 * also ensure that all pending GPU writes are finished
	 * before we unbind.
	 */
2125
	ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2126
	if (ret == -ERESTARTSYS)
2127
		return ret;
2128 2129 2130 2131
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */
2132 2133 2134 2135
	if (ret) {
		i915_gem_clflush_object(obj);
		obj->read_domains = obj->write_domain = I915_GEM_DOMAIN_CPU;
	}
2136

2137 2138 2139 2140
	/* release the fence reg _after_ flushing */
	if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
		i915_gem_clear_fence_reg(obj);

2141 2142
	drm_unbind_agp(obj_priv->agp_mem);
	drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
2143

2144
	i915_gem_object_put_pages(obj);
2145
	BUG_ON(obj_priv->pages_refcount);
2146

2147
	i915_gem_info_remove_gtt(dev_priv, obj->size);
2148
	list_del_init(&obj_priv->mm_list);
2149

2150 2151
	drm_mm_put_block(obj_priv->gtt_space);
	obj_priv->gtt_space = NULL;
2152
	obj_priv->gtt_offset = 0;
2153

2154 2155 2156
	if (i915_gem_object_is_purgeable(obj_priv))
		i915_gem_object_truncate(obj);

C
Chris Wilson 已提交
2157 2158
	trace_i915_gem_object_unbind(obj);

2159
	return ret;
2160 2161
}

2162 2163 2164
static int i915_ring_idle(struct drm_device *dev,
			  struct intel_ring_buffer *ring)
{
2165
	if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
2166 2167
		return 0;

2168 2169 2170 2171 2172 2173 2174
	i915_gem_flush_ring(dev, NULL, ring,
			    I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	return i915_wait_request(dev,
				 i915_gem_next_request_seqno(dev, ring),
				 ring);
}

2175
int
2176 2177 2178 2179
i915_gpu_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	bool lists_empty;
2180
	int ret;
2181

2182
	lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2183
		       list_empty(&dev_priv->mm.active_list));
2184 2185 2186 2187
	if (lists_empty)
		return 0;

	/* Flush everything onto the inactive list. */
2188
	ret = i915_ring_idle(dev, &dev_priv->render_ring);
2189 2190
	if (ret)
		return ret;
2191

2192 2193 2194
	ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
	if (ret)
		return ret;
2195

2196 2197 2198
	ret = i915_ring_idle(dev, &dev_priv->blt_ring);
	if (ret)
		return ret;
2199

2200
	return 0;
2201 2202
}

2203
static int
2204 2205
i915_gem_object_get_pages(struct drm_gem_object *obj,
			  gfp_t gfpmask)
2206
{
2207
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2208 2209 2210 2211 2212
	int page_count, i;
	struct address_space *mapping;
	struct inode *inode;
	struct page *page;

2213 2214 2215
	BUG_ON(obj_priv->pages_refcount
			== DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);

2216
	if (obj_priv->pages_refcount++ != 0)
2217 2218 2219 2220 2221 2222
		return 0;

	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 */
	page_count = obj->size / PAGE_SIZE;
2223
	BUG_ON(obj_priv->pages != NULL);
2224
	obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
2225 2226
	if (obj_priv->pages == NULL) {
		obj_priv->pages_refcount--;
2227 2228 2229 2230 2231 2232
		return -ENOMEM;
	}

	inode = obj->filp->f_path.dentry->d_inode;
	mapping = inode->i_mapping;
	for (i = 0; i < page_count; i++) {
2233
		page = read_cache_page_gfp(mapping, i,
2234
					   GFP_HIGHUSER |
2235
					   __GFP_COLD |
2236
					   __GFP_RECLAIMABLE |
2237
					   gfpmask);
2238 2239 2240
		if (IS_ERR(page))
			goto err_pages;

2241
		obj_priv->pages[i] = page;
2242
	}
2243 2244 2245 2246

	if (obj_priv->tiling_mode != I915_TILING_NONE)
		i915_gem_object_do_bit_17_swizzle(obj);

2247
	return 0;
2248 2249 2250 2251 2252 2253 2254 2255 2256

err_pages:
	while (i--)
		page_cache_release(obj_priv->pages[i]);

	drm_free_large(obj_priv->pages);
	obj_priv->pages = NULL;
	obj_priv->pages_refcount--;
	return PTR_ERR(page);
2257 2258
}

2259 2260 2261 2262 2263
static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
{
	struct drm_gem_object *obj = reg->obj;
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
2264
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
	int regnum = obj_priv->fence_reg;
	uint64_t val;

	val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
		    0xfffff000) << 32;
	val |= obj_priv->gtt_offset & 0xfffff000;
	val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
		SANDYBRIDGE_FENCE_PITCH_SHIFT;

	if (obj_priv->tiling_mode == I915_TILING_Y)
		val |= 1 << I965_FENCE_TILING_Y_SHIFT;
	val |= I965_FENCE_REG_VALID;

	I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
}

2281 2282 2283 2284 2285
static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
{
	struct drm_gem_object *obj = reg->obj;
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
2286
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305
	int regnum = obj_priv->fence_reg;
	uint64_t val;

	val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
		    0xfffff000) << 32;
	val |= obj_priv->gtt_offset & 0xfffff000;
	val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
	if (obj_priv->tiling_mode == I915_TILING_Y)
		val |= 1 << I965_FENCE_TILING_Y_SHIFT;
	val |= I965_FENCE_REG_VALID;

	I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
}

static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
{
	struct drm_gem_object *obj = reg->obj;
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
2306
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2307
	int regnum = obj_priv->fence_reg;
2308
	int tile_width;
2309
	uint32_t fence_reg, val;
2310 2311 2312 2313
	uint32_t pitch_val;

	if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
	    (obj_priv->gtt_offset & (obj->size - 1))) {
2314
		WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
2315
		     __func__, obj_priv->gtt_offset, obj->size);
2316 2317 2318
		return;
	}

2319 2320 2321
	if (obj_priv->tiling_mode == I915_TILING_Y &&
	    HAS_128_BYTE_Y_TILING(dev))
		tile_width = 128;
2322
	else
2323 2324 2325 2326 2327
		tile_width = 512;

	/* Note: pitch better be a power of two tile widths */
	pitch_val = obj_priv->stride / tile_width;
	pitch_val = ffs(pitch_val) - 1;
2328

2329 2330 2331 2332 2333 2334
	if (obj_priv->tiling_mode == I915_TILING_Y &&
	    HAS_128_BYTE_Y_TILING(dev))
		WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
	else
		WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);

2335 2336 2337 2338 2339 2340 2341
	val = obj_priv->gtt_offset;
	if (obj_priv->tiling_mode == I915_TILING_Y)
		val |= 1 << I830_FENCE_TILING_Y_SHIFT;
	val |= I915_FENCE_SIZE_BITS(obj->size);
	val |= pitch_val << I830_FENCE_PITCH_SHIFT;
	val |= I830_FENCE_REG_VALID;

2342 2343 2344 2345 2346
	if (regnum < 8)
		fence_reg = FENCE_REG_830_0 + (regnum * 4);
	else
		fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
	I915_WRITE(fence_reg, val);
2347 2348 2349 2350 2351 2352 2353
}

static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
{
	struct drm_gem_object *obj = reg->obj;
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
2354
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2355 2356 2357
	int regnum = obj_priv->fence_reg;
	uint32_t val;
	uint32_t pitch_val;
2358
	uint32_t fence_size_bits;
2359

2360
	if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
2361
	    (obj_priv->gtt_offset & (obj->size - 1))) {
2362
		WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
2363
		     __func__, obj_priv->gtt_offset);
2364 2365 2366
		return;
	}

2367 2368 2369 2370
	pitch_val = obj_priv->stride / 128;
	pitch_val = ffs(pitch_val) - 1;
	WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);

2371 2372 2373
	val = obj_priv->gtt_offset;
	if (obj_priv->tiling_mode == I915_TILING_Y)
		val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2374 2375 2376
	fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
	WARN_ON(fence_size_bits & ~0x00000f00);
	val |= fence_size_bits;
2377 2378 2379 2380 2381 2382
	val |= pitch_val << I830_FENCE_PITCH_SHIFT;
	val |= I830_FENCE_REG_VALID;

	I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
}

2383 2384
static int i915_find_fence_reg(struct drm_device *dev,
			       bool interruptible)
2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398
{
	struct drm_i915_fence_reg *reg = NULL;
	struct drm_i915_gem_object *obj_priv = NULL;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_gem_object *obj = NULL;
	int i, avail, ret;

	/* First try to find a free reg */
	avail = 0;
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
			return i;

2399
		obj_priv = to_intel_bo(reg->obj);
2400 2401 2402 2403 2404 2405 2406 2407 2408
		if (!obj_priv->pin_count)
		    avail++;
	}

	if (avail == 0)
		return -ENOSPC;

	/* None available, try to steal one or wait for a user to finish */
	i = I915_FENCE_REG_NONE;
2409 2410 2411 2412
	list_for_each_entry(reg, &dev_priv->mm.fence_list,
			    lru_list) {
		obj = reg->obj;
		obj_priv = to_intel_bo(obj);
2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428

		if (obj_priv->pin_count)
			continue;

		/* found one! */
		i = obj_priv->fence_reg;
		break;
	}

	BUG_ON(i == I915_FENCE_REG_NONE);

	/* We only have a reference on obj from the active list. put_fence_reg
	 * might drop that one, causing a use-after-free in it. So hold a
	 * private reference to obj like the other callers of put_fence_reg
	 * (set_tiling ioctl) do. */
	drm_gem_object_reference(obj);
2429
	ret = i915_gem_object_put_fence_reg(obj, interruptible);
2430 2431 2432 2433 2434 2435 2436
	drm_gem_object_unreference(obj);
	if (ret != 0)
		return ret;

	return i;
}

2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449
/**
 * i915_gem_object_get_fence_reg - set up a fence reg for an object
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 *
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
 */
2450
int
2451 2452
i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
			      bool interruptible)
2453 2454
{
	struct drm_device *dev = obj->dev;
J
Jesse Barnes 已提交
2455
	struct drm_i915_private *dev_priv = dev->dev_private;
2456
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2457
	struct drm_i915_fence_reg *reg = NULL;
2458
	int ret;
2459

2460 2461
	/* Just update our place in the LRU if our fence is getting used. */
	if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
2462 2463
		reg = &dev_priv->fence_regs[obj_priv->fence_reg];
		list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2464 2465 2466
		return 0;
	}

2467 2468 2469 2470 2471
	switch (obj_priv->tiling_mode) {
	case I915_TILING_NONE:
		WARN(1, "allocating a fence for non-tiled object?\n");
		break;
	case I915_TILING_X:
2472 2473 2474 2475 2476
		if (!obj_priv->stride)
			return -EINVAL;
		WARN((obj_priv->stride & (512 - 1)),
		     "object 0x%08x is X tiled but has non-512B pitch\n",
		     obj_priv->gtt_offset);
2477 2478
		break;
	case I915_TILING_Y:
2479 2480 2481 2482 2483
		if (!obj_priv->stride)
			return -EINVAL;
		WARN((obj_priv->stride & (128 - 1)),
		     "object 0x%08x is Y tiled but has non-128B pitch\n",
		     obj_priv->gtt_offset);
2484 2485 2486
		break;
	}

2487
	ret = i915_find_fence_reg(dev, interruptible);
2488 2489
	if (ret < 0)
		return ret;
2490

2491 2492
	obj_priv->fence_reg = ret;
	reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2493
	list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2494

2495 2496
	reg->obj = obj;

2497 2498
	switch (INTEL_INFO(dev)->gen) {
	case 6:
2499
		sandybridge_write_fence_reg(reg);
2500 2501 2502
		break;
	case 5:
	case 4:
2503
		i965_write_fence_reg(reg);
2504 2505
		break;
	case 3:
2506
		i915_write_fence_reg(reg);
2507 2508
		break;
	case 2:
2509
		i830_write_fence_reg(reg);
2510 2511
		break;
	}
2512

2513 2514
	trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
			obj_priv->tiling_mode);
C
Chris Wilson 已提交
2515

2516
	return 0;
2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
}

/**
 * i915_gem_clear_fence_reg - clear out fence register info
 * @obj: object to clear
 *
 * Zeroes out the fence register itself and clears out the associated
 * data structures in dev_priv and obj_priv.
 */
static void
i915_gem_clear_fence_reg(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
J
Jesse Barnes 已提交
2530
	drm_i915_private_t *dev_priv = dev->dev_private;
2531
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2532 2533
	struct drm_i915_fence_reg *reg =
		&dev_priv->fence_regs[obj_priv->fence_reg];
2534
	uint32_t fence_reg;
2535

2536 2537
	switch (INTEL_INFO(dev)->gen) {
	case 6:
2538 2539
		I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
			     (obj_priv->fence_reg * 8), 0);
2540 2541 2542
		break;
	case 5:
	case 4:
2543
		I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
2544 2545
		break;
	case 3:
2546
		if (obj_priv->fence_reg >= 8)
2547
			fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
2548
		else
2549 2550
	case 2:
			fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
2551 2552

		I915_WRITE(fence_reg, 0);
2553
		break;
2554
	}
2555

2556
	reg->obj = NULL;
2557
	obj_priv->fence_reg = I915_FENCE_REG_NONE;
2558
	list_del_init(&reg->lru_list);
2559 2560
}

2561 2562 2563 2564
/**
 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
 * to the buffer to finish, and then resets the fence register.
 * @obj: tiled object holding a fence register.
2565
 * @bool: whether the wait upon the fence is interruptible
2566 2567 2568 2569 2570
 *
 * Zeroes out the fence register itself and clears out the associated
 * data structures in dev_priv and obj_priv.
 */
int
2571 2572
i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
			      bool interruptible)
2573 2574
{
	struct drm_device *dev = obj->dev;
C
Chris Wilson 已提交
2575
	struct drm_i915_private *dev_priv = dev->dev_private;
2576
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
C
Chris Wilson 已提交
2577
	struct drm_i915_fence_reg *reg;
2578 2579 2580 2581

	if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
		return 0;

2582 2583 2584 2585 2586 2587
	/* If we've changed tiling, GTT-mappings of the object
	 * need to re-fault to ensure that the correct fence register
	 * setup is in place.
	 */
	i915_gem_release_mmap(obj);

2588 2589 2590 2591
	/* On the i915, GPU access to tiled buffers is via a fence,
	 * therefore we must wait for any outstanding access to complete
	 * before clearing the fence.
	 */
C
Chris Wilson 已提交
2592 2593
	reg = &dev_priv->fence_regs[obj_priv->fence_reg];
	if (reg->gpu) {
2594 2595
		int ret;

2596
		ret = i915_gem_object_flush_gpu_write_domain(obj);
2597
		if (ret)
2598 2599
			return ret;

2600
		ret = i915_gem_object_wait_rendering(obj, interruptible);
2601
		if (ret)
2602
			return ret;
C
Chris Wilson 已提交
2603 2604

		reg->gpu = false;
2605 2606
	}

2607
	i915_gem_object_flush_gtt_write_domain(obj);
2608
	i915_gem_clear_fence_reg(obj);
2609 2610 2611 2612

	return 0;
}

2613 2614 2615 2616 2617 2618 2619 2620
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
{
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
2621
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2622
	struct drm_mm_node *free_space;
2623
	gfp_t gfpmask =  __GFP_NORETRY | __GFP_NOWARN;
2624
	int ret;
2625

C
Chris Wilson 已提交
2626
	if (obj_priv->madv != I915_MADV_WILLNEED) {
2627 2628 2629 2630
		DRM_ERROR("Attempting to bind a purgeable object\n");
		return -EINVAL;
	}

2631
	if (alignment == 0)
2632
		alignment = i915_gem_get_gtt_alignment(obj);
2633
	if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
2634 2635 2636 2637
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

2638 2639 2640
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
2641
	if (obj->size > dev_priv->mm.gtt_total) {
2642 2643 2644 2645
		DRM_ERROR("Attempting to bind an object larger than the aperture\n");
		return -E2BIG;
	}

2646 2647 2648
 search_free:
	free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
					obj->size, alignment, 0);
2649
	if (free_space != NULL)
2650 2651 2652 2653 2654 2655
		obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
						       alignment);
	if (obj_priv->gtt_space == NULL) {
		/* If the gtt is empty and we're still having trouble
		 * fitting our object in, we're out of memory.
		 */
2656
		ret = i915_gem_evict_something(dev, obj->size, alignment);
2657
		if (ret)
2658
			return ret;
2659

2660 2661 2662
		goto search_free;
	}

2663
	ret = i915_gem_object_get_pages(obj, gfpmask);
2664 2665 2666
	if (ret) {
		drm_mm_put_block(obj_priv->gtt_space);
		obj_priv->gtt_space = NULL;
2667 2668 2669

		if (ret == -ENOMEM) {
			/* first try to clear up some space from the GTT */
2670 2671
			ret = i915_gem_evict_something(dev, obj->size,
						       alignment);
2672 2673
			if (ret) {
				/* now try to shrink everyone else */
2674 2675 2676
				if (gfpmask) {
					gfpmask = 0;
					goto search_free;
2677 2678 2679 2680 2681 2682 2683 2684
				}

				return ret;
			}

			goto search_free;
		}

2685 2686 2687 2688 2689 2690 2691
		return ret;
	}

	/* Create an AGP memory structure pointing at our pages, and bind it
	 * into the GTT.
	 */
	obj_priv->agp_mem = drm_agp_bind_pages(dev,
2692
					       obj_priv->pages,
2693
					       obj->size >> PAGE_SHIFT,
2694
					       obj_priv->gtt_space->start,
2695
					       obj_priv->agp_type);
2696
	if (obj_priv->agp_mem == NULL) {
2697
		i915_gem_object_put_pages(obj);
2698 2699
		drm_mm_put_block(obj_priv->gtt_space);
		obj_priv->gtt_space = NULL;
2700

2701
		ret = i915_gem_evict_something(dev, obj->size, alignment);
2702
		if (ret)
2703 2704 2705
			return ret;

		goto search_free;
2706 2707
	}

2708
	/* keep track of bounds object by adding it to the inactive list */
2709
	list_add_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
2710
	i915_gem_info_add_gtt(dev_priv, obj->size);
2711

2712 2713 2714 2715
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
2716 2717
	BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
2718

2719
	obj_priv->gtt_offset = obj_priv->gtt_space->start;
C
Chris Wilson 已提交
2720 2721
	trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);

2722 2723 2724 2725 2726 2727
	return 0;
}

void
i915_gem_clflush_object(struct drm_gem_object *obj)
{
2728
	struct drm_i915_gem_object	*obj_priv = to_intel_bo(obj);
2729 2730 2731 2732 2733

	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
2734
	if (obj_priv->pages == NULL)
2735 2736
		return;

C
Chris Wilson 已提交
2737
	trace_i915_gem_object_clflush(obj);
2738

2739
	drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
2740 2741
}

2742
/** Flushes any GPU write domain for the object if it's dirty. */
2743
static int
2744
i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj)
2745 2746
{
	struct drm_device *dev = obj->dev;
C
Chris Wilson 已提交
2747
	uint32_t old_write_domain;
2748 2749

	if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
2750
		return 0;
2751 2752

	/* Queue the GPU write cache flushing we need. */
C
Chris Wilson 已提交
2753
	old_write_domain = obj->write_domain;
2754
	i915_gem_flush_ring(dev, NULL,
2755 2756
			    to_intel_bo(obj)->ring,
			    0, obj->write_domain);
2757
	BUG_ON(obj->write_domain);
C
Chris Wilson 已提交
2758 2759 2760 2761

	trace_i915_gem_object_change_domain(obj,
					    obj->read_domains,
					    old_write_domain);
2762

2763
	return 0;
2764 2765 2766 2767 2768 2769
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
{
C
Chris Wilson 已提交
2770 2771
	uint32_t old_write_domain;

2772 2773 2774 2775 2776 2777 2778
	if (obj->write_domain != I915_GEM_DOMAIN_GTT)
		return;

	/* No actual flushing is required for the GTT write domain.   Writes
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
	 */
C
Chris Wilson 已提交
2779
	old_write_domain = obj->write_domain;
2780
	obj->write_domain = 0;
C
Chris Wilson 已提交
2781 2782 2783 2784

	trace_i915_gem_object_change_domain(obj,
					    obj->read_domains,
					    old_write_domain);
2785 2786 2787 2788 2789 2790 2791
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
C
Chris Wilson 已提交
2792
	uint32_t old_write_domain;
2793 2794 2795 2796 2797 2798

	if (obj->write_domain != I915_GEM_DOMAIN_CPU)
		return;

	i915_gem_clflush_object(obj);
	drm_agp_chipset_flush(dev);
C
Chris Wilson 已提交
2799
	old_write_domain = obj->write_domain;
2800
	obj->write_domain = 0;
C
Chris Wilson 已提交
2801 2802 2803 2804

	trace_i915_gem_object_change_domain(obj,
					    obj->read_domains,
					    old_write_domain);
2805 2806
}

2807 2808 2809 2810 2811 2812
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
2813
int
2814 2815
i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
{
2816
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
C
Chris Wilson 已提交
2817
	uint32_t old_write_domain, old_read_domains;
2818
	int ret;
2819

2820 2821 2822 2823
	/* Not valid to be called on unbound objects. */
	if (obj_priv->gtt_space == NULL)
		return -EINVAL;

2824
	ret = i915_gem_object_flush_gpu_write_domain(obj);
2825 2826
	if (ret != 0)
		return ret;
2827 2828 2829
	ret = i915_gem_object_wait_rendering(obj, true);
	if (ret)
		return ret;
2830

2831
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
2832 2833 2834 2835

	old_write_domain = obj->write_domain;
	old_read_domains = obj->read_domains;

2836 2837 2838 2839 2840 2841
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
	BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->read_domains |= I915_GEM_DOMAIN_GTT;
	if (write) {
2842
		obj->read_domains = I915_GEM_DOMAIN_GTT;
2843 2844
		obj->write_domain = I915_GEM_DOMAIN_GTT;
		obj_priv->dirty = 1;
2845 2846
	}

C
Chris Wilson 已提交
2847 2848 2849 2850
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

2851 2852 2853
	return 0;
}

2854 2855 2856 2857 2858
/*
 * Prepare buffer for display plane. Use uninterruptible for possible flush
 * wait, as in modesetting process we're not supposed to be interrupted.
 */
int
2859 2860
i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
				     bool pipelined)
2861
{
2862
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2863
	uint32_t old_read_domains;
2864 2865 2866 2867 2868 2869
	int ret;

	/* Not valid to be called on unbound objects. */
	if (obj_priv->gtt_space == NULL)
		return -EINVAL;

2870
	ret = i915_gem_object_flush_gpu_write_domain(obj);
2871 2872
	if (ret)
		return ret;
2873

2874 2875 2876 2877
	/* Currently, we are always called from an non-interruptible context. */
	if (!pipelined) {
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
2878 2879 2880
			return ret;
	}

2881 2882
	i915_gem_object_flush_cpu_write_domain(obj);

2883
	old_read_domains = obj->read_domains;
2884
	obj->read_domains |= I915_GEM_DOMAIN_GTT;
2885 2886 2887

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
2888
					    obj->write_domain);
2889 2890 2891 2892

	return 0;
}

2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906
int
i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
			  bool interruptible)
{
	if (!obj->active)
		return 0;

	if (obj->base.write_domain & I915_GEM_GPU_DOMAINS)
		i915_gem_flush_ring(obj->base.dev, NULL, obj->ring,
				    0, obj->base.write_domain);

	return i915_gem_object_wait_rendering(&obj->base, interruptible);
}

2907 2908 2909 2910 2911 2912 2913 2914 2915
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
static int
i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
{
C
Chris Wilson 已提交
2916
	uint32_t old_write_domain, old_read_domains;
2917 2918
	int ret;

2919
	ret = i915_gem_object_flush_gpu_write_domain(obj);
2920 2921
	if (ret != 0)
		return ret;
2922 2923 2924
	ret = i915_gem_object_wait_rendering(obj, true);
	if (ret)
		return ret;
2925

2926
	i915_gem_object_flush_gtt_write_domain(obj);
2927

2928 2929
	/* If we have a partially-valid cache of the object in the CPU,
	 * finish invalidating it and free the per-page flags.
2930
	 */
2931
	i915_gem_object_set_to_full_cpu_read_domain(obj);
2932

C
Chris Wilson 已提交
2933 2934 2935
	old_write_domain = obj->write_domain;
	old_read_domains = obj->read_domains;

2936 2937
	/* Flush the CPU cache if it's still invalid. */
	if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2938 2939
		i915_gem_clflush_object(obj);

2940
		obj->read_domains |= I915_GEM_DOMAIN_CPU;
2941 2942 2943 2944 2945
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
2946 2947 2948 2949 2950 2951
	BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
2952
		obj->read_domains = I915_GEM_DOMAIN_CPU;
2953 2954
		obj->write_domain = I915_GEM_DOMAIN_CPU;
	}
2955

C
Chris Wilson 已提交
2956 2957 2958 2959
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

2960 2961 2962
	return 0;
}

2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073
/*
 * Set the next domain for the specified object. This
 * may not actually perform the necessary flushing/invaliding though,
 * as that may want to be batched with other set_domain operations
 *
 * This is (we hope) the only really tricky part of gem. The goal
 * is fairly simple -- track which caches hold bits of the object
 * and make sure they remain coherent. A few concrete examples may
 * help to explain how it works. For shorthand, we use the notation
 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
 * a pair of read and write domain masks.
 *
 * Case 1: the batch buffer
 *
 *	1. Allocated
 *	2. Written by CPU
 *	3. Mapped to GTT
 *	4. Read by GPU
 *	5. Unmapped from GTT
 *	6. Freed
 *
 *	Let's take these a step at a time
 *
 *	1. Allocated
 *		Pages allocated from the kernel may still have
 *		cache contents, so we set them to (CPU, CPU) always.
 *	2. Written by CPU (using pwrite)
 *		The pwrite function calls set_domain (CPU, CPU) and
 *		this function does nothing (as nothing changes)
 *	3. Mapped by GTT
 *		This function asserts that the object is not
 *		currently in any GPU-based read or write domains
 *	4. Read by GPU
 *		i915_gem_execbuffer calls set_domain (COMMAND, 0).
 *		As write_domain is zero, this function adds in the
 *		current read domains (CPU+COMMAND, 0).
 *		flush_domains is set to CPU.
 *		invalidate_domains is set to COMMAND
 *		clflush is run to get data out of the CPU caches
 *		then i915_dev_set_domain calls i915_gem_flush to
 *		emit an MI_FLUSH and drm_agp_chipset_flush
 *	5. Unmapped from GTT
 *		i915_gem_object_unbind calls set_domain (CPU, CPU)
 *		flush_domains and invalidate_domains end up both zero
 *		so no flushing/invalidating happens
 *	6. Freed
 *		yay, done
 *
 * Case 2: The shared render buffer
 *
 *	1. Allocated
 *	2. Mapped to GTT
 *	3. Read/written by GPU
 *	4. set_domain to (CPU,CPU)
 *	5. Read/written by CPU
 *	6. Read/written by GPU
 *
 *	1. Allocated
 *		Same as last example, (CPU, CPU)
 *	2. Mapped to GTT
 *		Nothing changes (assertions find that it is not in the GPU)
 *	3. Read/written by GPU
 *		execbuffer calls set_domain (RENDER, RENDER)
 *		flush_domains gets CPU
 *		invalidate_domains gets GPU
 *		clflush (obj)
 *		MI_FLUSH and drm_agp_chipset_flush
 *	4. set_domain (CPU, CPU)
 *		flush_domains gets GPU
 *		invalidate_domains gets CPU
 *		wait_rendering (obj) to make sure all drawing is complete.
 *		This will include an MI_FLUSH to get the data from GPU
 *		to memory
 *		clflush (obj) to invalidate the CPU cache
 *		Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
 *	5. Read/written by CPU
 *		cache lines are loaded and dirtied
 *	6. Read written by GPU
 *		Same as last GPU access
 *
 * Case 3: The constant buffer
 *
 *	1. Allocated
 *	2. Written by CPU
 *	3. Read by GPU
 *	4. Updated (written) by CPU again
 *	5. Read by GPU
 *
 *	1. Allocated
 *		(CPU, CPU)
 *	2. Written by CPU
 *		(CPU, CPU)
 *	3. Read by GPU
 *		(CPU+RENDER, 0)
 *		flush_domains = CPU
 *		invalidate_domains = RENDER
 *		clflush (obj)
 *		MI_FLUSH
 *		drm_agp_chipset_flush
 *	4. Updated (written) by CPU again
 *		(CPU, CPU)
 *		flush_domains = 0 (no previous write domain)
 *		invalidate_domains = 0 (no new read domains)
 *	5. Read by GPU
 *		(CPU+RENDER, 0)
 *		flush_domains = CPU
 *		invalidate_domains = RENDER
 *		clflush (obj)
 *		MI_FLUSH
 *		drm_agp_chipset_flush
 */
3074
static void
3075 3076
i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj,
				  struct intel_ring_buffer *ring)
3077 3078
{
	struct drm_device		*dev = obj->dev;
3079
	struct drm_i915_private		*dev_priv = dev->dev_private;
3080
	struct drm_i915_gem_object	*obj_priv = to_intel_bo(obj);
3081 3082
	uint32_t			invalidate_domains = 0;
	uint32_t			flush_domains = 0;
C
Chris Wilson 已提交
3083
	uint32_t			old_read_domains;
3084

3085 3086
	intel_mark_busy(dev, obj);

3087 3088 3089 3090
	/*
	 * If the object isn't moving to a new write domain,
	 * let the object stay in multiple read domains
	 */
3091 3092
	if (obj->pending_write_domain == 0)
		obj->pending_read_domains |= obj->read_domains;
3093 3094 3095 3096 3097 3098 3099 3100 3101
	else
		obj_priv->dirty = 1;

	/*
	 * Flush the current write domain if
	 * the new read domains don't match. Invalidate
	 * any read domains which differ from the old
	 * write domain
	 */
3102
	if (obj->write_domain &&
3103 3104
	    (obj->write_domain != obj->pending_read_domains ||
	     obj_priv->ring != ring)) {
3105
		flush_domains |= obj->write_domain;
3106 3107
		invalidate_domains |=
			obj->pending_read_domains & ~obj->write_domain;
3108 3109 3110 3111 3112
	}
	/*
	 * Invalidate any read caches which may have
	 * stale data. That is, any new read domains.
	 */
3113
	invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
3114
	if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
3115 3116
		i915_gem_clflush_object(obj);

C
Chris Wilson 已提交
3117 3118
	old_read_domains = obj->read_domains;

3119 3120 3121 3122 3123 3124 3125 3126
	/* The actual obj->write_domain will be updated with
	 * pending_write_domain after we emit the accumulated flush for all
	 * of our domain changes in execbuffers (which clears objects'
	 * write_domains).  So if we have a current write domain that we
	 * aren't changing, set pending_write_domain to that.
	 */
	if (flush_domains == 0 && obj->pending_write_domain == 0)
		obj->pending_write_domain = obj->write_domain;
3127
	obj->read_domains = obj->pending_read_domains;
3128 3129 3130

	dev->invalidate_domains |= invalidate_domains;
	dev->flush_domains |= flush_domains;
3131
	if (flush_domains & I915_GEM_GPU_DOMAINS)
3132
		dev_priv->mm.flush_rings |= obj_priv->ring->id;
3133 3134
	if (invalidate_domains & I915_GEM_GPU_DOMAINS)
		dev_priv->mm.flush_rings |= ring->id;
C
Chris Wilson 已提交
3135 3136 3137 3138

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    obj->write_domain);
3139 3140 3141
}

/**
3142
 * Moves the object from a partially CPU read to a full one.
3143
 *
3144 3145
 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3146
 */
3147 3148
static void
i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3149
{
3150
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
3151

3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162
	if (!obj_priv->page_cpu_valid)
		return;

	/* If we're partially in the CPU read domain, finish moving it in.
	 */
	if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
		int i;

		for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
			if (obj_priv->page_cpu_valid[i])
				continue;
3163
			drm_clflush_pages(obj_priv->pages + i, 1);
3164 3165 3166 3167 3168 3169
		}
	}

	/* Free the page_cpu_valid mappings which are now stale, whether
	 * or not we've got I915_GEM_DOMAIN_CPU.
	 */
3170
	kfree(obj_priv->page_cpu_valid);
3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189
	obj_priv->page_cpu_valid = NULL;
}

/**
 * Set the CPU read domain on a range of the object.
 *
 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
 * not entirely valid.  The page_cpu_valid member of the object flags which
 * pages have been flushed, and will be respected by
 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
 * of the whole object.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
static int
i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
					  uint64_t offset, uint64_t size)
{
3190
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
C
Chris Wilson 已提交
3191
	uint32_t old_read_domains;
3192
	int i, ret;
3193

3194 3195
	if (offset == 0 && size == obj->size)
		return i915_gem_object_set_to_cpu_domain(obj, 0);
3196

3197
	ret = i915_gem_object_flush_gpu_write_domain(obj);
3198
	if (ret != 0)
3199
		return ret;
3200 3201 3202 3203
	ret = i915_gem_object_wait_rendering(obj, true);
	if (ret)
		return ret;

3204 3205 3206 3207 3208 3209
	i915_gem_object_flush_gtt_write_domain(obj);

	/* If we're already fully in the CPU read domain, we're done. */
	if (obj_priv->page_cpu_valid == NULL &&
	    (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
		return 0;
3210

3211 3212 3213
	/* Otherwise, create/clear the per-page CPU read domain flag if we're
	 * newly adding I915_GEM_DOMAIN_CPU
	 */
3214
	if (obj_priv->page_cpu_valid == NULL) {
3215 3216
		obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
						   GFP_KERNEL);
3217 3218 3219 3220
		if (obj_priv->page_cpu_valid == NULL)
			return -ENOMEM;
	} else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
		memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
3221 3222 3223 3224

	/* Flush the cache on any pages that are still invalid from the CPU's
	 * perspective.
	 */
3225 3226
	for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
	     i++) {
3227 3228 3229
		if (obj_priv->page_cpu_valid[i])
			continue;

3230
		drm_clflush_pages(obj_priv->pages + i, 1);
3231 3232 3233 3234

		obj_priv->page_cpu_valid[i] = 1;
	}

3235 3236 3237 3238 3239
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
	BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);

C
Chris Wilson 已提交
3240
	old_read_domains = obj->read_domains;
3241 3242
	obj->read_domains |= I915_GEM_DOMAIN_CPU;

C
Chris Wilson 已提交
3243 3244 3245 3246
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    obj->write_domain);

3247 3248 3249 3250
	return 0;
}

static int
3251 3252 3253 3254
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
				   struct drm_file *file_priv,
				   struct drm_i915_gem_exec_object2 *entry,
				   struct drm_i915_gem_relocation_entry *reloc)
3255
{
3256
	struct drm_device *dev = obj->base.dev;
3257 3258 3259
	struct drm_gem_object *target_obj;
	uint32_t target_offset;
	int ret = -EINVAL;
3260

3261 3262 3263 3264
	target_obj = drm_gem_object_lookup(dev, file_priv,
					   reloc->target_handle);
	if (target_obj == NULL)
		return -ENOENT;
3265

3266
	target_offset = to_intel_bo(target_obj)->gtt_offset;
J
Jesse Barnes 已提交
3267

3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281
#if WATCH_RELOC
	DRM_INFO("%s: obj %p offset %08x target %d "
		 "read %08x write %08x gtt %08x "
		 "presumed %08x delta %08x\n",
		 __func__,
		 obj,
		 (int) reloc->offset,
		 (int) reloc->target_handle,
		 (int) reloc->read_domains,
		 (int) reloc->write_domain,
		 (int) target_offset,
		 (int) reloc->presumed_offset,
		 reloc->delta);
#endif
3282

3283 3284 3285 3286 3287 3288 3289 3290
	/* The target buffer should have appeared before us in the
	 * exec_object list, so it should have a GTT space bound by now.
	 */
	if (target_offset == 0) {
		DRM_ERROR("No GTT space found for object %d\n",
			  reloc->target_handle);
		goto err;
	}
3291

3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324
	/* Validate that the target is in a valid r/w GPU domain */
	if (reloc->write_domain & (reloc->write_domain - 1)) {
		DRM_ERROR("reloc with multiple write domains: "
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
		goto err;
	}
	if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
	    reloc->read_domains & I915_GEM_DOMAIN_CPU) {
		DRM_ERROR("reloc with read/write CPU domains: "
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
		goto err;
	}
	if (reloc->write_domain && target_obj->pending_write_domain &&
	    reloc->write_domain != target_obj->pending_write_domain) {
		DRM_ERROR("Write domain conflict: "
			  "obj %p target %d offset %d "
			  "new %08x old %08x\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->write_domain,
			  target_obj->pending_write_domain);
		goto err;
	}
3325

3326 3327
	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;
3328

3329 3330 3331 3332 3333
	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
		goto out;
3334

3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
	/* Check that the relocation address is valid... */
	if (reloc->offset > obj->base.size - 4) {
		DRM_ERROR("Relocation beyond object bounds: "
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
		goto err;
	}
	if (reloc->offset & 3) {
		DRM_ERROR("Relocation not 4-byte aligned: "
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
		goto err;
	}
3351

3352 3353 3354 3355 3356 3357 3358 3359 3360
	/* and points to somewhere within the target object. */
	if (reloc->delta >= target_obj->size) {
		DRM_ERROR("Relocation beyond target object bounds: "
			  "obj %p target %d delta %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->delta,
			  (int) target_obj->size);
		goto err;
	}
3361

3362 3363 3364 3365
	reloc->delta += target_offset;
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) {
		uint32_t page_offset = reloc->offset & ~PAGE_MASK;
		char *vaddr;
3366

3367 3368 3369 3370 3371 3372 3373
		vaddr = kmap_atomic(obj->pages[reloc->offset >> PAGE_SHIFT]);
		*(uint32_t *)(vaddr + page_offset) = reloc->delta;
		kunmap_atomic(vaddr);
	} else {
		struct drm_i915_private *dev_priv = dev->dev_private;
		uint32_t __iomem *reloc_entry;
		void __iomem *reloc_page;
3374

3375 3376 3377
		ret = i915_gem_object_set_to_gtt_domain(&obj->base, 1);
		if (ret)
			goto err;
3378

3379 3380 3381 3382 3383 3384 3385 3386 3387
		/* Map the page containing the relocation we're going to perform.  */
		reloc->offset += obj->gtt_offset;
		reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
						      reloc->offset & PAGE_MASK);
		reloc_entry = (uint32_t __iomem *)
			(reloc_page + (reloc->offset & ~PAGE_MASK));
		iowrite32(reloc->delta, reloc_entry);
		io_mapping_unmap_atomic(reloc_page);
	}
3388

3389 3390
	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;
3391

3392 3393 3394 3395 3396 3397
out:
	ret = 0;
err:
	drm_gem_object_unreference(target_obj);
	return ret;
}
3398

3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418
static int
i915_gem_execbuffer_relocate_object(struct drm_i915_gem_object *obj,
				    struct drm_file *file_priv,
				    struct drm_i915_gem_exec_object2 *entry)
{
	struct drm_i915_gem_relocation_entry __user *user_relocs;
	int i, ret;

	user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr;
	for (i = 0; i < entry->relocation_count; i++) {
		struct drm_i915_gem_relocation_entry reloc;

		if (__copy_from_user_inatomic(&reloc,
					      user_relocs+i,
					      sizeof(reloc)))
			return -EFAULT;

		ret = i915_gem_execbuffer_relocate_entry(obj, file_priv, entry, &reloc);
		if (ret)
			return ret;
3419

3420
		if (__copy_to_user_inatomic(&user_relocs[i].presumed_offset,
3421 3422 3423
					    &reloc.presumed_offset,
					    sizeof(reloc.presumed_offset)))
			return -EFAULT;
3424 3425
	}

3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443
	return 0;
}

static int
i915_gem_execbuffer_relocate_object_slow(struct drm_i915_gem_object *obj,
					 struct drm_file *file_priv,
					 struct drm_i915_gem_exec_object2 *entry,
					 struct drm_i915_gem_relocation_entry *relocs)
{
	int i, ret;

	for (i = 0; i < entry->relocation_count; i++) {
		ret = i915_gem_execbuffer_relocate_entry(obj, file_priv, entry, &relocs[i]);
		if (ret)
			return ret;
	}

	return 0;
3444 3445
}

3446
static int
3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473
i915_gem_execbuffer_relocate(struct drm_device *dev,
			     struct drm_file *file,
			     struct drm_gem_object **object_list,
			     struct drm_i915_gem_exec_object2 *exec_list,
			     int count)
{
	int i, ret;

	for (i = 0; i < count; i++) {
		struct drm_i915_gem_object *obj = to_intel_bo(object_list[i]);
		obj->base.pending_read_domains = 0;
		obj->base.pending_write_domain = 0;
		ret = i915_gem_execbuffer_relocate_object(obj, file,
							  &exec_list[i]);
		if (ret)
			return ret;
	}

	return 0;
}

static int
i915_gem_execbuffer_reserve(struct drm_device *dev,
			    struct drm_file *file,
			    struct drm_gem_object **object_list,
			    struct drm_i915_gem_exec_object2 *exec_list,
			    int count)
3474
{
3475 3476
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret, i, retry;
3477

3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495
	/* attempt to pin all of the buffers into the GTT */
	for (retry = 0; retry < 2; retry++) {
		ret = 0;
		for (i = 0; i < count; i++) {
			struct drm_i915_gem_exec_object2 *entry = &exec_list[i];
			struct drm_i915_gem_object *obj= to_intel_bo(object_list[i]);
			bool need_fence =
				entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
				obj->tiling_mode != I915_TILING_NONE;

			/* Check fence reg constraints and rebind if necessary */
			if (need_fence &&
			    !i915_gem_object_fence_offset_ok(&obj->base,
							     obj->tiling_mode)) {
				ret = i915_gem_object_unbind(&obj->base);
				if (ret)
					break;
			}
3496

3497 3498 3499
			ret = i915_gem_object_pin(&obj->base, entry->alignment);
			if (ret)
				break;
3500

3501 3502 3503 3504 3505 3506 3507 3508 3509 3510
			/*
			 * Pre-965 chips need a fence register set up in order
			 * to properly handle blits to/from tiled surfaces.
			 */
			if (need_fence) {
				ret = i915_gem_object_get_fence_reg(&obj->base, true);
				if (ret) {
					i915_gem_object_unpin(&obj->base);
					break;
				}
3511

3512 3513
				dev_priv->fence_regs[obj->fence_reg].gpu = true;
			}
3514

3515
			entry->offset = obj->gtt_offset;
3516 3517
		}

3518 3519 3520 3521 3522
		while (i--)
			i915_gem_object_unpin(object_list[i]);

		if (ret == 0)
			break;
3523

3524 3525 3526 3527 3528 3529
		if (ret != -ENOSPC || retry)
			return ret;

		ret = i915_gem_evict_everything(dev);
		if (ret)
			return ret;
3530 3531
	}

3532
	return 0;
3533 3534
}

3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615
static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
				  struct drm_file *file,
				  struct drm_gem_object **object_list,
				  struct drm_i915_gem_exec_object2 *exec_list,
				  int count)
{
	struct drm_i915_gem_relocation_entry *reloc;
	int i, total, ret;

	for (i = 0; i < count; i++) {
		struct drm_i915_gem_object *obj = to_intel_bo(object_list[i]);
		obj->in_execbuffer = false;
	}

	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
		total += exec_list[i].relocation_count;

	reloc = drm_malloc_ab(total, sizeof(*reloc));
	if (reloc == NULL) {
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;

		user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;

		if (copy_from_user(reloc+total, user_relocs,
				   exec_list[i].relocation_count *
				   sizeof(*reloc))) {
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

		total += exec_list[i].relocation_count;
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

	ret = i915_gem_execbuffer_reserve(dev, file,
					  object_list, exec_list,
					  count);
	if (ret)
		goto err;

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_object *obj = to_intel_bo(object_list[i]);
		obj->base.pending_read_domains = 0;
		obj->base.pending_write_domain = 0;
		ret = i915_gem_execbuffer_relocate_object_slow(obj, file,
							       &exec_list[i],
							       reloc + total);
		if (ret)
			goto err;

		total += exec_list[i].relocation_count;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
	return ret;
}

3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661
static int
i915_gem_execbuffer_move_to_gpu(struct drm_device *dev,
				struct drm_file *file,
				struct intel_ring_buffer *ring,
				struct drm_gem_object **objects,
				int count)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret, i;

	/* Zero the global flush/invalidate flags. These
	 * will be modified as new domains are computed
	 * for each object
	 */
	dev->invalidate_domains = 0;
	dev->flush_domains = 0;
	dev_priv->mm.flush_rings = 0;
	for (i = 0; i < count; i++)
		i915_gem_object_set_to_gpu_domain(objects[i], ring);

	if (dev->invalidate_domains | dev->flush_domains) {
#if WATCH_EXEC
		DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
			  __func__,
			 dev->invalidate_domains,
			 dev->flush_domains);
#endif
		i915_gem_flush(dev, file,
			       dev->invalidate_domains,
			       dev->flush_domains,
			       dev_priv->mm.flush_rings);
	}

	for (i = 0; i < count; i++) {
		struct drm_i915_gem_object *obj = to_intel_bo(objects[i]);
		/* XXX replace with semaphores */
		if (obj->ring && ring != obj->ring) {
			ret = i915_gem_object_wait_rendering(&obj->base, true);
			if (ret)
				return ret;
		}
	}

	return 0;
}

3662 3663 3664
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3665 3666 3667 3668
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3669 3670 3671
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3672
static int
3673
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3674
{
3675 3676
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3677
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3678 3679 3680 3681
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
	u32 seqno = 0;
	int ret;
3682

3683
	spin_lock(&file_priv->mm.lock);
3684
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3685 3686
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3687

3688 3689
		ring = request->ring;
		seqno = request->seqno;
3690
	}
3691
	spin_unlock(&file_priv->mm.lock);
3692

3693 3694
	if (seqno == 0)
		return 0;
3695

3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707
	ret = 0;
	if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
		/* And wait for the seqno passing without holding any locks and
		 * causing extra latency for others. This is safe as the irq
		 * generation is designed to be run atomically and so is
		 * lockless.
		 */
		ring->user_irq_get(dev, ring);
		ret = wait_event_interruptible(ring->irq_queue,
					       i915_seqno_passed(ring->get_seqno(dev, ring), seqno)
					       || atomic_read(&dev_priv->mm.wedged));
		ring->user_irq_put(dev, ring);
3708

3709 3710
		if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
			ret = -EIO;
3711 3712
	}

3713 3714
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3715 3716 3717 3718

	return ret;
}

3719
static int
3720 3721
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec,
			  uint64_t exec_offset)
3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736
{
	uint32_t exec_start, exec_len;

	exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
	exec_len = (uint32_t) exec->batch_len;

	if ((exec_start | exec_len) & 0x7)
		return -EINVAL;

	if (!exec_start)
		return -EINVAL;

	return 0;
}

3737
static int
3738 3739
validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
		   int count)
3740
{
3741
	int i;
3742

3743 3744
	for (i = 0; i < count; i++) {
		char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr;
3745
		int length; /* limited by fault_in_pages_readable() */
3746

3747 3748 3749 3750 3751 3752 3753
		/* First check for malicious input causing overflow */
		if (exec[i].relocation_count >
		    INT_MAX / sizeof(struct drm_i915_gem_relocation_entry))
			return -EINVAL;

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
3754 3755
		if (!access_ok(VERIFY_READ, ptr, length))
			return -EFAULT;
3756

3757 3758 3759 3760
		/* we may also need to update the presumed offsets */
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

3761 3762
		if (fault_in_pages_readable(ptr, length))
			return -EFAULT;
3763 3764
	}

3765
	return 0;
3766 3767
}

C
Chris Wilson 已提交
3768
static int
J
Jesse Barnes 已提交
3769
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3770
		       struct drm_file *file,
J
Jesse Barnes 已提交
3771 3772
		       struct drm_i915_gem_execbuffer2 *args,
		       struct drm_i915_gem_exec_object2 *exec_list)
3773 3774 3775 3776
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_gem_object **object_list = NULL;
	struct drm_gem_object *batch_obj;
3777
	struct drm_i915_gem_object *obj_priv;
3778
	struct drm_clip_rect *cliprects = NULL;
C
Chris Wilson 已提交
3779
	struct drm_i915_gem_request *request = NULL;
3780
	int ret, i, flips;
3781 3782
	uint64_t exec_offset;

3783 3784
	struct intel_ring_buffer *ring = NULL;

3785 3786 3787 3788
	ret = i915_gem_check_is_wedged(dev);
	if (ret)
		return ret;

3789 3790 3791 3792
	ret = validate_exec_list(exec_list, args->buffer_count);
	if (ret)
		return ret;

3793 3794 3795 3796
#if WATCH_EXEC
	DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
		  (int) args->buffers_ptr, args->buffer_count, args->batch_len);
#endif
3797 3798 3799 3800 3801 3802
	switch (args->flags & I915_EXEC_RING_MASK) {
	case I915_EXEC_DEFAULT:
	case I915_EXEC_RENDER:
		ring = &dev_priv->render_ring;
		break;
	case I915_EXEC_BSD:
3803
		if (!HAS_BSD(dev)) {
3804
			DRM_ERROR("execbuf with invalid ring (BSD)\n");
3805 3806 3807
			return -EINVAL;
		}
		ring = &dev_priv->bsd_ring;
3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819
		break;
	case I915_EXEC_BLT:
		if (!HAS_BLT(dev)) {
			DRM_ERROR("execbuf with invalid ring (BLT)\n");
			return -EINVAL;
		}
		ring = &dev_priv->blt_ring;
		break;
	default:
		DRM_ERROR("execbuf with unknown ring: %d\n",
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
3820 3821
	}

3822 3823 3824 3825
	if (args->buffer_count < 1) {
		DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
		return -EINVAL;
	}
3826
	object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
J
Jesse Barnes 已提交
3827 3828
	if (object_list == NULL) {
		DRM_ERROR("Failed to allocate object list for %d buffers\n",
3829 3830 3831 3832 3833
			  args->buffer_count);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

3834
	if (args->num_cliprects != 0) {
3835 3836
		cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
				    GFP_KERNEL);
3837 3838
		if (cliprects == NULL) {
			ret = -ENOMEM;
3839
			goto pre_mutex_err;
3840
		}
3841 3842 3843 3844 3845 3846 3847 3848

		ret = copy_from_user(cliprects,
				     (struct drm_clip_rect __user *)
				     (uintptr_t) args->cliprects_ptr,
				     sizeof(*cliprects) * args->num_cliprects);
		if (ret != 0) {
			DRM_ERROR("copy %d cliprects failed: %d\n",
				  args->num_cliprects, ret);
3849
			ret = -EFAULT;
3850 3851 3852 3853
			goto pre_mutex_err;
		}
	}

C
Chris Wilson 已提交
3854 3855 3856
	request = kzalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL) {
		ret = -ENOMEM;
3857
		goto pre_mutex_err;
C
Chris Wilson 已提交
3858
	}
3859

3860 3861
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
3862
		goto pre_mutex_err;
3863 3864 3865

	if (dev_priv->mm.suspended) {
		mutex_unlock(&dev->struct_mutex);
3866 3867
		ret = -EBUSY;
		goto pre_mutex_err;
3868 3869
	}

3870
	/* Look up object handles */
3871
	for (i = 0; i < args->buffer_count; i++) {
3872
		object_list[i] = drm_gem_object_lookup(dev, file,
3873 3874 3875 3876
						       exec_list[i].handle);
		if (object_list[i] == NULL) {
			DRM_ERROR("Invalid object handle %d at index %d\n",
				   exec_list[i].handle, i);
3877 3878
			/* prevent error path from reading uninitialized data */
			args->buffer_count = i + 1;
3879
			ret = -ENOENT;
3880 3881
			goto err;
		}
3882

3883
		obj_priv = to_intel_bo(object_list[i]);
3884 3885 3886
		if (obj_priv->in_execbuffer) {
			DRM_ERROR("Object %p appears more than once in object list\n",
				   object_list[i]);
3887 3888
			/* prevent error path from reading uninitialized data */
			args->buffer_count = i + 1;
3889
			ret = -EINVAL;
3890 3891 3892
			goto err;
		}
		obj_priv->in_execbuffer = true;
3893
	}
3894

3895
	/* Move the objects en-masse into the GTT, evicting if necessary. */
3896 3897 3898
	ret = i915_gem_execbuffer_reserve(dev, file,
					  object_list, exec_list,
					  args->buffer_count);
3899 3900
	if (ret)
		goto err;
3901

3902
	/* The objects are in their final locations, apply the relocations. */
3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913
	ret = i915_gem_execbuffer_relocate(dev, file,
					   object_list, exec_list,
					   args->buffer_count);
	if (ret) {
		if (ret == -EFAULT) {
			ret = i915_gem_execbuffer_relocate_slow(dev, file,
								object_list,
								exec_list,
								args->buffer_count);
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
3914
		if (ret)
3915
			goto err;
3916 3917 3918 3919
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
	batch_obj = object_list[args->buffer_count-1];
3920 3921 3922 3923 3924 3925
	if (batch_obj->pending_write_domain) {
		DRM_ERROR("Attempting to use self-modifying batch buffer\n");
		ret = -EINVAL;
		goto err;
	}
	batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
3926

3927 3928 3929
	/* Sanity check the batch buffer */
	exec_offset = to_intel_bo(batch_obj)->gtt_offset;
	ret = i915_gem_check_execbuffer(args, exec_offset);
3930 3931 3932 3933 3934
	if (ret != 0) {
		DRM_ERROR("execbuf with invalid offset/length\n");
		goto err;
	}

3935 3936 3937 3938
	ret = i915_gem_execbuffer_move_to_gpu(dev, file, ring,
					      object_list, args->buffer_count);
	if (ret)
		goto err;
3939

3940 3941
	for (i = 0; i < args->buffer_count; i++) {
		struct drm_gem_object *obj = object_list[i];
C
Chris Wilson 已提交
3942
		uint32_t old_write_domain = obj->write_domain;
3943
		obj->write_domain = obj->pending_write_domain;
C
Chris Wilson 已提交
3944 3945 3946
		trace_i915_gem_object_change_domain(obj,
						    obj->read_domains,
						    old_write_domain);
3947 3948
	}

3949 3950 3951 3952 3953 3954 3955 3956
#if WATCH_COHERENCY
	for (i = 0; i < args->buffer_count; i++) {
		i915_gem_object_check_coherency(object_list[i],
						exec_list[i].handle);
	}
#endif

#if WATCH_EXEC
3957
	i915_gem_dump_object(batch_obj,
3958 3959 3960 3961 3962
			      args->batch_len,
			      __func__,
			      ~0);
#endif

3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991
	/* Check for any pending flips. As we only maintain a flip queue depth
	 * of 1, we can simply insert a WAIT for the next display flip prior
	 * to executing the batch and avoid stalling the CPU.
	 */
	flips = 0;
	for (i = 0; i < args->buffer_count; i++) {
		if (object_list[i]->write_domain)
			flips |= atomic_read(&to_intel_bo(object_list[i])->pending_flip);
	}
	if (flips) {
		int plane, flip_mask;

		for (plane = 0; flips >> plane; plane++) {
			if (((flips >> plane) & 1) == 0)
				continue;

			if (plane)
				flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
			else
				flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;

			intel_ring_begin(dev, ring, 2);
			intel_ring_emit(dev, ring,
					MI_WAIT_FOR_EVENT | flip_mask);
			intel_ring_emit(dev, ring, MI_NOOP);
			intel_ring_advance(dev, ring);
		}
	}

3992
	/* Exec the batchbuffer */
3993
	ret = ring->dispatch_gem_execbuffer(dev, ring, args,
3994
					    cliprects, exec_offset);
3995 3996 3997 3998 3999 4000 4001 4002 4003
	if (ret) {
		DRM_ERROR("dispatch failed %d\n", ret);
		goto err;
	}

	/*
	 * Ensure that the commands in the batch buffer are
	 * finished before the interrupt fires
	 */
4004
	i915_retire_commands(dev, ring);
4005 4006 4007 4008

	for (i = 0; i < args->buffer_count; i++) {
		struct drm_gem_object *obj = object_list[i];

4009
		i915_gem_object_move_to_active(obj, ring);
4010 4011 4012
		if (obj->write_domain)
			list_move_tail(&to_intel_bo(obj)->gpu_write_list,
				       &ring->gpu_write_list);
4013 4014
	}

4015
	i915_add_request(dev, file, request, ring);
C
Chris Wilson 已提交
4016
	request = NULL;
4017 4018

err:
4019 4020
	for (i = 0; i < args->buffer_count; i++) {
		if (object_list[i]) {
4021
			obj_priv = to_intel_bo(object_list[i]);
4022 4023
			obj_priv->in_execbuffer = false;
		}
4024
		drm_gem_object_unreference(object_list[i]);
4025
	}
4026 4027 4028

	mutex_unlock(&dev->struct_mutex);

4029
pre_mutex_err:
4030
	drm_free_large(object_list);
4031
	kfree(cliprects);
C
Chris Wilson 已提交
4032
	kfree(request);
4033 4034 4035 4036

	return ret;
}

J
Jesse Barnes 已提交
4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088
/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file_priv)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

#if WATCH_EXEC
	DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
		  (int) args->buffers_ptr, args->buffer_count, args->batch_len);
#endif

	if (args->buffer_count < 1) {
		DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
		DRM_ERROR("Failed to allocate exec list for %d buffers\n",
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
			     (struct drm_i915_relocation_entry __user *)
			     (uintptr_t) args->buffers_ptr,
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
		DRM_ERROR("copy %d exec entries failed %d\n",
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
4089
		if (INTEL_INFO(dev)->gen < 4)
J
Jesse Barnes 已提交
4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
4103
	exec2.flags = I915_EXEC_RENDER;
J
Jesse Barnes 已提交
4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181

	ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
		for (i = 0; i < args->buffer_count; i++)
			exec_list[i].offset = exec2_list[i].offset;
		/* ... and back out to userspace */
		ret = copy_to_user((struct drm_i915_relocation_entry __user *)
				   (uintptr_t) args->buffers_ptr,
				   exec_list,
				   sizeof(*exec_list) * args->buffer_count);
		if (ret) {
			ret = -EFAULT;
			DRM_ERROR("failed to copy %d exec entries "
				  "back to user (%d)\n",
				  args->buffer_count, ret);
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

#if WATCH_EXEC
	DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
		  (int) args->buffers_ptr, args->buffer_count, args->batch_len);
#endif

	if (args->buffer_count < 1) {
		DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
		return -EINVAL;
	}

	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec2_list == NULL) {
		DRM_ERROR("Failed to allocate exec list for %d buffers\n",
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
			     (struct drm_i915_relocation_entry __user *)
			     (uintptr_t) args->buffers_ptr,
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
		DRM_ERROR("copy %d exec entries failed %d\n",
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
		ret = copy_to_user((struct drm_i915_relocation_entry __user *)
				   (uintptr_t) args->buffers_ptr,
				   exec2_list,
				   sizeof(*exec2_list) * args->buffer_count);
		if (ret) {
			ret = -EFAULT;
			DRM_ERROR("failed to copy %d exec entries "
				  "back to user (%d)\n",
				  args->buffer_count, ret);
		}
	}

	drm_free_large(exec2_list);
	return ret;
}

4182 4183 4184 4185
int
i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
{
	struct drm_device *dev = obj->dev;
C
Chris Wilson 已提交
4186
	struct drm_i915_private *dev_priv = dev->dev_private;
4187
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4188 4189
	int ret;

4190
	BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
4191
	WARN_ON(i915_verify_lists(dev));
4192 4193 4194 4195 4196

	if (obj_priv->gtt_space != NULL) {
		if (alignment == 0)
			alignment = i915_gem_get_gtt_alignment(obj);
		if (obj_priv->gtt_offset & (alignment - 1)) {
4197
			WARN(obj_priv->pin_count,
J
Joe Perches 已提交
4198
			     "bo is already pinned with incorrect alignment: offset=%x, req.alignment=%x\n",
4199
			     obj_priv->gtt_offset, alignment);
4200 4201 4202 4203 4204 4205
			ret = i915_gem_object_unbind(obj);
			if (ret)
				return ret;
		}
	}

4206 4207
	if (obj_priv->gtt_space == NULL) {
		ret = i915_gem_object_bind_to_gtt(obj, alignment);
4208
		if (ret)
4209
			return ret;
4210
	}
J
Jesse Barnes 已提交
4211

4212 4213 4214 4215 4216 4217
	obj_priv->pin_count++;

	/* If the object is not active and not pending a flush,
	 * remove it from the inactive list
	 */
	if (obj_priv->pin_count == 1) {
4218
		i915_gem_info_add_pin(dev_priv, obj->size);
C
Chris Wilson 已提交
4219
		if (!obj_priv->active)
4220
			list_move_tail(&obj_priv->mm_list,
C
Chris Wilson 已提交
4221
				       &dev_priv->mm.pinned_list);
4222 4223
	}

4224
	WARN_ON(i915_verify_lists(dev));
4225 4226 4227 4228 4229 4230 4231 4232
	return 0;
}

void
i915_gem_object_unpin(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
4233
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4234

4235
	WARN_ON(i915_verify_lists(dev));
4236 4237 4238 4239 4240 4241 4242 4243 4244
	obj_priv->pin_count--;
	BUG_ON(obj_priv->pin_count < 0);
	BUG_ON(obj_priv->gtt_space == NULL);

	/* If the object is no longer pinned, and is
	 * neither active nor being flushed, then stick it on
	 * the inactive list
	 */
	if (obj_priv->pin_count == 0) {
C
Chris Wilson 已提交
4245
		if (!obj_priv->active)
4246
			list_move_tail(&obj_priv->mm_list,
4247
				       &dev_priv->mm.inactive_list);
4248
		i915_gem_info_remove_pin(dev_priv, obj->size);
4249
	}
4250
	WARN_ON(i915_verify_lists(dev));
4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		   struct drm_file *file_priv)
{
	struct drm_i915_gem_pin *args = data;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;
	int ret;

4262 4263 4264
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
4265 4266 4267

	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
	if (obj == NULL) {
4268 4269
		ret = -ENOENT;
		goto unlock;
4270
	}
4271
	obj_priv = to_intel_bo(obj);
4272

C
Chris Wilson 已提交
4273 4274
	if (obj_priv->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
4275 4276
		ret = -EINVAL;
		goto out;
4277 4278
	}

J
Jesse Barnes 已提交
4279 4280 4281
	if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
4282 4283
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
4284 4285 4286 4287 4288 4289
	}

	obj_priv->user_pin_count++;
	obj_priv->pin_filp = file_priv;
	if (obj_priv->user_pin_count == 1) {
		ret = i915_gem_object_pin(obj, args->alignment);
4290 4291
		if (ret)
			goto out;
4292 4293 4294 4295 4296
	}

	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
4297
	i915_gem_object_flush_cpu_write_domain(obj);
4298
	args->offset = obj_priv->gtt_offset;
4299
out:
4300
	drm_gem_object_unreference(obj);
4301
unlock:
4302
	mutex_unlock(&dev->struct_mutex);
4303
	return ret;
4304 4305 4306 4307 4308 4309 4310 4311
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
{
	struct drm_i915_gem_pin *args = data;
	struct drm_gem_object *obj;
J
Jesse Barnes 已提交
4312
	struct drm_i915_gem_object *obj_priv;
4313
	int ret;
4314

4315 4316 4317
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
4318 4319 4320

	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
	if (obj == NULL) {
4321 4322
		ret = -ENOENT;
		goto unlock;
4323
	}
4324
	obj_priv = to_intel_bo(obj);
4325

J
Jesse Barnes 已提交
4326 4327 4328
	if (obj_priv->pin_filp != file_priv) {
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
4329 4330
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
4331 4332 4333 4334 4335 4336
	}
	obj_priv->user_pin_count--;
	if (obj_priv->user_pin_count == 0) {
		obj_priv->pin_filp = NULL;
		i915_gem_object_unpin(obj);
	}
4337

4338
out:
4339
	drm_gem_object_unreference(obj);
4340
unlock:
4341
	mutex_unlock(&dev->struct_mutex);
4342
	return ret;
4343 4344 4345 4346 4347 4348 4349 4350 4351
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
		    struct drm_file *file_priv)
{
	struct drm_i915_gem_busy *args = data;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;
4352 4353
	int ret;

4354
	ret = i915_mutex_lock_interruptible(dev);
4355
	if (ret)
4356
		return ret;
4357 4358 4359

	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
	if (obj == NULL) {
4360 4361
		ret = -ENOENT;
		goto unlock;
4362
	}
4363
	obj_priv = to_intel_bo(obj);
4364

4365 4366 4367 4368
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
4369
	 */
4370 4371 4372 4373 4374 4375 4376
	args->busy = obj_priv->active;
	if (args->busy) {
		/* Unconditionally flush objects, even when the gpu still uses this
		 * object. Userspace calling this function indicates that it wants to
		 * use this buffer rather sooner than later, so issuing the required
		 * flush earlier is beneficial.
		 */
4377
		if (obj->write_domain & I915_GEM_GPU_DOMAINS) {
4378
			i915_gem_flush_ring(dev, file_priv,
4379 4380
					    obj_priv->ring,
					    0, obj->write_domain);
4381 4382 4383 4384 4385 4386 4387 4388 4389 4390
		} else if (obj_priv->ring->outstanding_lazy_request) {
			/* This ring is not being cleared by active usage,
			 * so emit a request to do so.
			 */
			u32 seqno = i915_add_request(dev,
						     NULL, NULL,
						     obj_priv->ring);
			if (seqno == 0)
				ret = -ENOMEM;
		}
4391 4392 4393 4394 4395 4396 4397 4398 4399 4400

		/* Update the active list for the hardware's current position.
		 * Otherwise this only updates on a delayed timer or when irqs
		 * are actually unmasked, and our working set ends up being
		 * larger than required.
		 */
		i915_gem_retire_requests_ring(dev, obj_priv->ring);

		args->busy = obj_priv->active;
	}
4401 4402

	drm_gem_object_unreference(obj);
4403
unlock:
4404
	mutex_unlock(&dev->struct_mutex);
4405
	return ret;
4406 4407 4408 4409 4410 4411 4412 4413 4414
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
    return i915_gem_ring_throttle(dev, file_priv);
}

4415 4416 4417 4418 4419 4420 4421
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;
4422
	int ret;
4423 4424 4425 4426 4427 4428 4429 4430 4431

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4432 4433 4434 4435
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4436 4437
	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
	if (obj == NULL) {
4438 4439
		ret = -ENOENT;
		goto unlock;
4440
	}
4441
	obj_priv = to_intel_bo(obj);
4442 4443

	if (obj_priv->pin_count) {
4444 4445
		ret = -EINVAL;
		goto out;
4446 4447
	}

C
Chris Wilson 已提交
4448 4449
	if (obj_priv->madv != __I915_MADV_PURGED)
		obj_priv->madv = args->madv;
4450

4451 4452 4453 4454 4455
	/* if the object is no longer bound, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj_priv) &&
	    obj_priv->gtt_space == NULL)
		i915_gem_object_truncate(obj);

C
Chris Wilson 已提交
4456 4457
	args->retained = obj_priv->madv != __I915_MADV_PURGED;

4458
out:
4459
	drm_gem_object_unreference(obj);
4460
unlock:
4461
	mutex_unlock(&dev->struct_mutex);
4462
	return ret;
4463 4464
}

4465 4466 4467
struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
					      size_t size)
{
4468
	struct drm_i915_private *dev_priv = dev->dev_private;
4469
	struct drm_i915_gem_object *obj;
4470

4471 4472 4473
	obj = kzalloc(sizeof(*obj), GFP_KERNEL);
	if (obj == NULL)
		return NULL;
4474

4475 4476 4477 4478
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
		kfree(obj);
		return NULL;
	}
4479

4480 4481
	i915_gem_info_add_obj(dev_priv, size);

4482 4483
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4484

4485
	obj->agp_type = AGP_USER_MEMORY;
4486
	obj->base.driver_private = NULL;
4487
	obj->fence_reg = I915_FENCE_REG_NONE;
4488 4489
	INIT_LIST_HEAD(&obj->mm_list);
	INIT_LIST_HEAD(&obj->ring_list);
4490 4491
	INIT_LIST_HEAD(&obj->gpu_write_list);
	obj->madv = I915_MADV_WILLNEED;
4492

4493 4494 4495 4496 4497 4498
	return &obj->base;
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
4499

4500 4501 4502
	return 0;
}

4503
static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4504
{
4505
	struct drm_device *dev = obj->dev;
4506
	drm_i915_private_t *dev_priv = dev->dev_private;
4507
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4508
	int ret;
4509

4510 4511
	ret = i915_gem_object_unbind(obj);
	if (ret == -ERESTARTSYS) {
4512
		list_move(&obj_priv->mm_list,
4513 4514 4515
			  &dev_priv->mm.deferred_free_list);
		return;
	}
4516

4517 4518
	if (obj_priv->mmap_offset)
		i915_gem_free_mmap_offset(obj);
4519

4520
	drm_gem_object_release(obj);
4521
	i915_gem_info_remove_obj(dev_priv, obj->size);
4522

4523
	kfree(obj_priv->page_cpu_valid);
4524
	kfree(obj_priv->bit_17);
4525
	kfree(obj_priv);
4526 4527
}

4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543
void i915_gem_free_object(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);

	trace_i915_gem_object_destroy(obj);

	while (obj_priv->pin_count > 0)
		i915_gem_object_unpin(obj);

	if (obj_priv->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	i915_gem_free_object_tail(obj);
}

4544 4545 4546 4547 4548
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
4549

4550
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
4551

4552
	if (dev_priv->mm.suspended) {
4553 4554
		mutex_unlock(&dev->struct_mutex);
		return 0;
4555 4556
	}

4557
	ret = i915_gpu_idle(dev);
4558 4559
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
4560
		return ret;
4561
	}
4562

4563 4564
	/* Under UMS, be paranoid and evict. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
4565
		ret = i915_gem_evict_inactive(dev);
4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576
		if (ret) {
			mutex_unlock(&dev->struct_mutex);
			return ret;
		}
	}

	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound mm.suspended!
	 */
	dev_priv->mm.suspended = 1;
4577
	del_timer_sync(&dev_priv->hangcheck_timer);
4578 4579

	i915_kernel_lost_context(dev);
4580
	i915_gem_cleanup_ringbuffer(dev);
4581

4582 4583
	mutex_unlock(&dev->struct_mutex);

4584 4585 4586
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

4587 4588 4589
	return 0;
}

4590 4591 4592 4593
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
4594
static int
4595 4596 4597 4598 4599 4600 4601
i915_gem_init_pipe_control(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;
	int ret;

4602
	obj = i915_gem_alloc_object(dev, 4096);
4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
	obj_priv = to_intel_bo(obj);
	obj_priv->agp_type = AGP_USER_CACHED_MEMORY;

	ret = i915_gem_object_pin(obj, 4096);
	if (ret)
		goto err_unref;

	dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
	dev_priv->seqno_page =  kmap(obj_priv->pages[0]);
	if (dev_priv->seqno_page == NULL)
		goto err_unpin;

	dev_priv->seqno_obj = obj;
	memset(dev_priv->seqno_page, 0, PAGE_SIZE);

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(obj);
err:
	return ret;
}

4633 4634

static void
4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648
i915_gem_cleanup_pipe_control(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;

	obj = dev_priv->seqno_obj;
	obj_priv = to_intel_bo(obj);
	kunmap(obj_priv->pages[0]);
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(obj);
	dev_priv->seqno_obj = NULL;

	dev_priv->seqno_page = NULL;
4649 4650
}

4651 4652 4653 4654 4655
int
i915_gem_init_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
4656

4657 4658 4659 4660 4661
	if (HAS_PIPE_CONTROL(dev)) {
		ret = i915_gem_init_pipe_control(dev);
		if (ret)
			return ret;
	}
4662

4663
	ret = intel_init_render_ring_buffer(dev);
4664 4665 4666 4667
	if (ret)
		goto cleanup_pipe_control;

	if (HAS_BSD(dev)) {
4668
		ret = intel_init_bsd_ring_buffer(dev);
4669 4670
		if (ret)
			goto cleanup_render_ring;
4671
	}
4672

4673 4674 4675 4676 4677 4678
	if (HAS_BLT(dev)) {
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

4679 4680
	dev_priv->next_seqno = 1;

4681 4682
	return 0;

4683 4684
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
4685 4686 4687 4688 4689
cleanup_render_ring:
	intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
cleanup_pipe_control:
	if (HAS_PIPE_CONTROL(dev))
		i915_gem_cleanup_pipe_control(dev);
4690 4691 4692 4693 4694 4695 4696 4697 4698
	return ret;
}

void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4699
	intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
4700
	intel_cleanup_ring_buffer(dev, &dev_priv->blt_ring);
4701 4702 4703 4704
	if (HAS_PIPE_CONTROL(dev))
		i915_gem_cleanup_pipe_control(dev);
}

4705 4706 4707 4708 4709 4710 4711
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

J
Jesse Barnes 已提交
4712 4713 4714
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4715
	if (atomic_read(&dev_priv->mm.wedged)) {
4716
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4717
		atomic_set(&dev_priv->mm.wedged, 0);
4718 4719 4720
	}

	mutex_lock(&dev->struct_mutex);
4721 4722 4723
	dev_priv->mm.suspended = 0;

	ret = i915_gem_init_ringbuffer(dev);
4724 4725
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4726
		return ret;
4727
	}
4728

4729
	BUG_ON(!list_empty(&dev_priv->mm.active_list));
4730
	BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
4731
	BUG_ON(!list_empty(&dev_priv->bsd_ring.active_list));
4732
	BUG_ON(!list_empty(&dev_priv->blt_ring.active_list));
4733 4734
	BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
	BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
4735
	BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
4736
	BUG_ON(!list_empty(&dev_priv->bsd_ring.request_list));
4737
	BUG_ON(!list_empty(&dev_priv->blt_ring.request_list));
4738
	mutex_unlock(&dev->struct_mutex);
4739

4740 4741 4742
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4743

4744
	return 0;
4745 4746 4747 4748 4749 4750 4751 4752

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	dev_priv->mm.suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4753 4754 4755 4756 4757 4758
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4759 4760 4761
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4762
	drm_irq_uninstall(dev);
4763
	return i915_gem_idle(dev);
4764 4765 4766 4767 4768 4769 4770
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4771 4772 4773
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4774 4775 4776
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4777 4778
}

4779 4780 4781 4782 4783 4784 4785 4786
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	INIT_LIST_HEAD(&ring->gpu_write_list);
}

4787 4788 4789
void
i915_gem_load(struct drm_device *dev)
{
4790
	int i;
4791 4792
	drm_i915_private_t *dev_priv = dev->dev_private;

4793
	INIT_LIST_HEAD(&dev_priv->mm.active_list);
4794 4795
	INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
	INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
C
Chris Wilson 已提交
4796
	INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
4797
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4798
	INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
4799 4800 4801
	init_ring_lists(&dev_priv->render_ring);
	init_ring_lists(&dev_priv->bsd_ring);
	init_ring_lists(&dev_priv->blt_ring);
4802 4803
	for (i = 0; i < 16; i++)
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4804 4805
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4806
	init_completion(&dev_priv->error_completion);
4807 4808 4809 4810
	spin_lock(&shrink_list_lock);
	list_add(&dev_priv->mm.shrink_list, &shrink_list);
	spin_unlock(&shrink_list_lock);

4811 4812 4813 4814 4815 4816 4817 4818 4819 4820
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
		u32 tmp = I915_READ(MI_ARB_STATE);
		if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
			/* arb state is a masked write, so set bit + bit in mask */
			tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
			I915_WRITE(MI_ARB_STATE, tmp);
		}
	}

4821
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4822 4823
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4824

4825
	if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4826 4827 4828 4829
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4830
	/* Initialize fence registers to zero */
4831 4832 4833 4834 4835 4836 4837
	switch (INTEL_INFO(dev)->gen) {
	case 6:
		for (i = 0; i < 16; i++)
			I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
		break;
	case 5:
	case 4:
4838 4839
		for (i = 0; i < 16; i++)
			I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
4840 4841
		break;
	case 3:
4842 4843 4844
		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
			for (i = 0; i < 8; i++)
				I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
4845 4846 4847 4848
	case 2:
		for (i = 0; i < 8; i++)
			I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
		break;
4849
	}
4850
	i915_gem_detect_bit_6_swizzle(dev);
4851
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4852
}
4853 4854 4855 4856 4857

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4858 4859
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4860 4861 4862 4863 4864 4865 4866 4867
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4868
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4869 4870 4871 4872 4873
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4874
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4887
	kfree(phys_obj);
4888 4889 4890
	return ret;
}

4891
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4916
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
				 struct drm_gem_object *obj)
{
	struct drm_i915_gem_object *obj_priv;
	int i;
	int ret;
	int page_count;

4928
	obj_priv = to_intel_bo(obj);
4929 4930 4931
	if (!obj_priv->phys_obj)
		return;

4932
	ret = i915_gem_object_get_pages(obj, 0);
4933 4934 4935 4936 4937 4938
	if (ret)
		goto out;

	page_count = obj->size / PAGE_SIZE;

	for (i = 0; i < page_count; i++) {
P
Peter Zijlstra 已提交
4939
		char *dst = kmap_atomic(obj_priv->pages[i]);
4940 4941 4942
		char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);

		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4943
		kunmap_atomic(dst);
4944
	}
4945
	drm_clflush_pages(obj_priv->pages, page_count);
4946
	drm_agp_chipset_flush(dev);
4947 4948

	i915_gem_object_put_pages(obj);
4949 4950 4951 4952 4953 4954 4955
out:
	obj_priv->phys_obj->cur_obj = NULL;
	obj_priv->phys_obj = NULL;
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4956 4957 4958
			    struct drm_gem_object *obj,
			    int id,
			    int align)
4959 4960 4961 4962 4963 4964 4965 4966 4967 4968
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj_priv;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4969
	obj_priv = to_intel_bo(obj);
4970 4971 4972 4973 4974 4975 4976 4977 4978 4979

	if (obj_priv->phys_obj) {
		if (obj_priv->phys_obj->id == id)
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4980
						obj->size, align);
4981
		if (ret) {
4982
			DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
4983 4984 4985 4986 4987 4988 4989 4990
			goto out;
		}
	}

	/* bind to the object */
	obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj_priv->phys_obj->cur_obj = obj;

4991
	ret = i915_gem_object_get_pages(obj, 0);
4992 4993 4994 4995 4996 4997 4998 4999
	if (ret) {
		DRM_ERROR("failed to get page list\n");
		goto out;
	}

	page_count = obj->size / PAGE_SIZE;

	for (i = 0; i < page_count; i++) {
P
Peter Zijlstra 已提交
5000
		char *src = kmap_atomic(obj_priv->pages[i]);
5001 5002 5003
		char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);

		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
5004
		kunmap_atomic(src);
5005 5006
	}

5007 5008
	i915_gem_object_put_pages(obj);

5009 5010 5011 5012 5013 5014 5015 5016 5017 5018
	return 0;
out:
	return ret;
}

static int
i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
5019
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
5020 5021
	void *vaddr = obj_priv->phys_obj->handle->vaddr + args->offset;
	char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
5022

5023
	DRM_DEBUG_DRIVER("vaddr %p, %lld\n", vaddr, args->size);
5024

5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
5038 5039 5040 5041

	drm_agp_chipset_flush(dev);
	return 0;
}
5042

5043
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
5044
{
5045
	struct drm_i915_file_private *file_priv = file->driver_priv;
5046 5047 5048 5049 5050

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
5051
	spin_lock(&file_priv->mm.lock);
5052 5053 5054 5055 5056 5057 5058 5059 5060
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
5061
	spin_unlock(&file_priv->mm.lock);
5062
}
5063

5064 5065 5066 5067 5068 5069 5070
static int
i915_gpu_is_active(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int lists_empty;

	lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
5071
		      list_empty(&dev_priv->mm.active_list);
5072 5073 5074 5075

	return !lists_empty;
}

5076
static int
5077
i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092
{
	drm_i915_private_t *dev_priv, *next_dev;
	struct drm_i915_gem_object *obj_priv, *next_obj;
	int cnt = 0;
	int would_deadlock = 1;

	/* "fast-path" to count number of available objects */
	if (nr_to_scan == 0) {
		spin_lock(&shrink_list_lock);
		list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
			struct drm_device *dev = dev_priv->dev;

			if (mutex_trylock(&dev->struct_mutex)) {
				list_for_each_entry(obj_priv,
						    &dev_priv->mm.inactive_list,
5093
						    mm_list)
5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104
					cnt++;
				mutex_unlock(&dev->struct_mutex);
			}
		}
		spin_unlock(&shrink_list_lock);

		return (cnt / 100) * sysctl_vfs_cache_pressure;
	}

	spin_lock(&shrink_list_lock);

5105
rescan:
5106 5107 5108 5109 5110 5111 5112 5113 5114
	/* first scan for clean buffers */
	list_for_each_entry_safe(dev_priv, next_dev,
				 &shrink_list, mm.shrink_list) {
		struct drm_device *dev = dev_priv->dev;

		if (! mutex_trylock(&dev->struct_mutex))
			continue;

		spin_unlock(&shrink_list_lock);
5115
		i915_gem_retire_requests(dev);
5116 5117 5118

		list_for_each_entry_safe(obj_priv, next_obj,
					 &dev_priv->mm.inactive_list,
5119
					 mm_list) {
5120
			if (i915_gem_object_is_purgeable(obj_priv)) {
5121
				i915_gem_object_unbind(&obj_priv->base);
5122 5123 5124 5125 5126 5127 5128 5129
				if (--nr_to_scan <= 0)
					break;
			}
		}

		spin_lock(&shrink_list_lock);
		mutex_unlock(&dev->struct_mutex);

5130 5131
		would_deadlock = 0;

5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147
		if (nr_to_scan <= 0)
			break;
	}

	/* second pass, evict/count anything still on the inactive list */
	list_for_each_entry_safe(dev_priv, next_dev,
				 &shrink_list, mm.shrink_list) {
		struct drm_device *dev = dev_priv->dev;

		if (! mutex_trylock(&dev->struct_mutex))
			continue;

		spin_unlock(&shrink_list_lock);

		list_for_each_entry_safe(obj_priv, next_obj,
					 &dev_priv->mm.inactive_list,
5148
					 mm_list) {
5149
			if (nr_to_scan > 0) {
5150
				i915_gem_object_unbind(&obj_priv->base);
5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161
				nr_to_scan--;
			} else
				cnt++;
		}

		spin_lock(&shrink_list_lock);
		mutex_unlock(&dev->struct_mutex);

		would_deadlock = 0;
	}

5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191
	if (nr_to_scan) {
		int active = 0;

		/*
		 * We are desperate for pages, so as a last resort, wait
		 * for the GPU to finish and discard whatever we can.
		 * This has a dramatic impact to reduce the number of
		 * OOM-killer events whilst running the GPU aggressively.
		 */
		list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
			struct drm_device *dev = dev_priv->dev;

			if (!mutex_trylock(&dev->struct_mutex))
				continue;

			spin_unlock(&shrink_list_lock);

			if (i915_gpu_is_active(dev)) {
				i915_gpu_idle(dev);
				active++;
			}

			spin_lock(&shrink_list_lock);
			mutex_unlock(&dev->struct_mutex);
		}

		if (active)
			goto rescan;
	}

5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217
	spin_unlock(&shrink_list_lock);

	if (would_deadlock)
		return -1;
	else if (cnt > 0)
		return (cnt / 100) * sysctl_vfs_cache_pressure;
	else
		return 0;
}

static struct shrinker shrinker = {
	.shrink = i915_gem_shrink,
	.seeks = DEFAULT_SEEKS,
};

__init void
i915_gem_shrinker_init(void)
{
    register_shrinker(&shrinker);
}

__exit void
i915_gem_shrinker_exit(void)
{
    unregister_shrinker(&shrinker);
}