clock.c 21.0 KB
Newer Older
1
/*
2
 * linux/arch/arm/mach-at91/clock.c
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Copyright (C) 2005 David Brownell
 * Copyright (C) 2005 Ivan Kokshaysky
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/fs.h>
#include <linux/debugfs.h>
#include <linux/seq_file.h>
#include <linux/list.h>
#include <linux/errno.h>
#include <linux/err.h>
#include <linux/spinlock.h>
#include <linux/delay.h>
#include <linux/clk.h>
25
#include <linux/io.h>
26
#include <linux/of_address.h>
27

28 29 30
#include <mach/hardware.h>
#include <mach/at91_pmc.h>
#include <mach/cpu.h>
31

32 33
#include <asm/proc-fns.h>

A
Andrew Victor 已提交
34
#include "clock.h"
35
#include "generic.h"
36

37
void __iomem *at91_pmc_base;
38

39 40 41 42 43 44
/*
 * There's a lot more which can be done with clocks, including cpufreq
 * integration, slow clock mode support (for system suspend), letting
 * PLLB be used at other rates (on boards that don't need USB), etc.
 */

A
Andrew Victor 已提交
45 46 47
#define clk_is_primary(x)	((x)->type & CLK_TYPE_PRIMARY)
#define clk_is_programmable(x)	((x)->type & CLK_TYPE_PROGRAMMABLE)
#define clk_is_peripheral(x)	((x)->type & CLK_TYPE_PERIPHERAL)
48
#define clk_is_sys(x)		((x)->type & CLK_TYPE_SYSTEM)
A
Andrew Victor 已提交
49 50


51 52 53
/*
 * Chips have some kind of clocks : group them by functionality
 */
54
#define cpu_has_utmi()		(  cpu_is_at91sam9rl() \
55 56
				|| cpu_is_at91sam9g45() \
				|| cpu_is_at91sam9x5())
57

58
#define cpu_has_800M_plla()	(  cpu_is_at91sam9g20() \
59
				|| cpu_is_at91sam9g45() \
60 61
				|| cpu_is_at91sam9x5() \
				|| cpu_is_at91sam9n12())
62

63
#define cpu_has_300M_plla()	(cpu_is_at91sam9g10())
64

65
#define cpu_has_pllb()		(!(cpu_is_at91sam9rl() \
66
				|| cpu_is_at91sam9g45() \
67 68
				|| cpu_is_at91sam9x5() \
				|| cpu_is_at91sam9n12()))
69

70 71
#define cpu_has_upll()		(cpu_is_at91sam9g45() \
				|| cpu_is_at91sam9x5())
72 73 74 75 76

/* USB host HS & FS */
#define cpu_has_uhp()		(!cpu_is_at91sam9rl())

/* USB device FS only */
77
#define cpu_has_udpfs()		(!(cpu_is_at91sam9rl() \
78 79 80 81
				|| cpu_is_at91sam9g45() \
				|| cpu_is_at91sam9x5()))

#define cpu_has_plladiv2()	(cpu_is_at91sam9g45() \
82 83
				|| cpu_is_at91sam9x5() \
				|| cpu_is_at91sam9n12())
84 85

#define cpu_has_mdiv3()		(cpu_is_at91sam9g45() \
86 87
				|| cpu_is_at91sam9x5() \
				|| cpu_is_at91sam9n12())
88

89 90
#define cpu_has_alt_prescaler()	(cpu_is_at91sam9x5() \
				|| cpu_is_at91sam9n12())
91

A
Andrew Victor 已提交
92 93
static LIST_HEAD(clocks);
static DEFINE_SPINLOCK(clk_lock);
94

A
Andrew Victor 已提交
95
static u32 at91_pllb_usb_init;
96 97 98 99 100 101 102 103 104 105 106 107

/*
 * Four primary clock sources:  two crystal oscillators (32K, main), and
 * two PLLs.  PLLA usually runs the master clock; and PLLB must run at
 * 48 MHz (unless no USB function clocks are needed).  The main clock and
 * both PLLs are turned off to run in "slow clock mode" (system suspend).
 */
static struct clk clk32k = {
	.name		= "clk32k",
	.rate_hz	= AT91_SLOW_CLOCK,
	.users		= 1,		/* always on */
	.id		= 0,
A
Andrew Victor 已提交
108
	.type		= CLK_TYPE_PRIMARY,
109 110 111
};
static struct clk main_clk = {
	.name		= "main",
112
	.pmc_mask	= AT91_PMC_MOSCS,	/* in PMC_SR */
113
	.id		= 1,
A
Andrew Victor 已提交
114
	.type		= CLK_TYPE_PRIMARY,
115 116 117 118
};
static struct clk plla = {
	.name		= "plla",
	.parent		= &main_clk,
119
	.pmc_mask	= AT91_PMC_LOCKA,	/* in PMC_SR */
120
	.id		= 2,
A
Andrew Victor 已提交
121
	.type		= CLK_TYPE_PRIMARY | CLK_TYPE_PLL,
122 123 124 125 126 127 128 129 130 131 132 133
};

static void pllb_mode(struct clk *clk, int is_on)
{
	u32	value;

	if (is_on) {
		is_on = AT91_PMC_LOCKB;
		value = at91_pllb_usb_init;
	} else
		value = 0;

A
Andrew Victor 已提交
134
	// REVISIT: Add work-around for AT91RM9200 Errata #26 ?
135
	at91_pmc_write(AT91_CKGR_PLLBR, value);
136 137 138

	do {
		cpu_relax();
139
	} while ((at91_pmc_read(AT91_PMC_SR) & AT91_PMC_LOCKB) != is_on);
140 141 142 143 144
}

static struct clk pllb = {
	.name		= "pllb",
	.parent		= &main_clk,
145
	.pmc_mask	= AT91_PMC_LOCKB,	/* in PMC_SR */
146 147
	.mode		= pllb_mode,
	.id		= 3,
A
Andrew Victor 已提交
148
	.type		= CLK_TYPE_PRIMARY | CLK_TYPE_PLL,
149 150 151 152 153
};

static void pmc_sys_mode(struct clk *clk, int is_on)
{
	if (is_on)
154
		at91_pmc_write(AT91_PMC_SCER, clk->pmc_mask);
155
	else
156
		at91_pmc_write(AT91_PMC_SCDR, clk->pmc_mask);
157 158
}

159 160
static void pmc_uckr_mode(struct clk *clk, int is_on)
{
161
	unsigned int uckr = at91_pmc_read(AT91_CKGR_UCKR);
162 163 164

	if (is_on) {
		is_on = AT91_PMC_LOCKU;
165
		at91_pmc_write(AT91_CKGR_UCKR, uckr | clk->pmc_mask);
166
	} else
167
		at91_pmc_write(AT91_CKGR_UCKR, uckr & ~(clk->pmc_mask));
168 169 170

	do {
		cpu_relax();
171
	} while ((at91_pmc_read(AT91_PMC_SR) & AT91_PMC_LOCKU) != is_on);
172 173
}

174 175 176 177 178 179
/* USB function clocks (PLLB must be 48 MHz) */
static struct clk udpck = {
	.name		= "udpck",
	.parent		= &pllb,
	.mode		= pmc_sys_mode,
};
180
struct clk utmi_clk = {
181 182 183 184 185 186
	.name		= "utmi_clk",
	.parent		= &main_clk,
	.pmc_mask	= AT91_PMC_UPLLEN,	/* in CKGR_UCKR */
	.mode		= pmc_uckr_mode,
	.type		= CLK_TYPE_PLL,
};
187 188
static struct clk uhpck = {
	.name		= "uhpck",
189
	/*.parent		= ... we choose parent at runtime */
190 191 192 193 194 195 196 197 198
	.mode		= pmc_sys_mode,
};


/*
 * The master clock is divided from the CPU clock (by 1-4).  It's used for
 * memory, interfaces to on-chip peripherals, the AIC, and sometimes more
 * (e.g baud rate generation).  It's sourced from one of the primary clocks.
 */
199
struct clk mck = {
200
	.name		= "mck",
201
	.pmc_mask	= AT91_PMC_MCKRDY,	/* in PMC_SR */
202 203 204 205 206
};

static void pmc_periph_mode(struct clk *clk, int is_on)
{
	if (is_on)
207
		at91_pmc_write(AT91_PMC_PCER, clk->pmc_mask);
208
	else
209
		at91_pmc_write(AT91_PMC_PCDR, clk->pmc_mask);
210 211
}

A
Andrew Victor 已提交
212 213 214 215 216 217 218 219 220 221
static struct clk __init *at91_css_to_clk(unsigned long css)
{
	switch (css) {
		case AT91_PMC_CSS_SLOW:
			return &clk32k;
		case AT91_PMC_CSS_MAIN:
			return &main_clk;
		case AT91_PMC_CSS_PLLA:
			return &plla;
		case AT91_PMC_CSS_PLLB:
222 223 224 225 226
			if (cpu_has_upll())
				/* CSS_PLLB == CSS_UPLL */
				return &utmi_clk;
			else if (cpu_has_pllb())
				return &pllb;
227 228 229 230
			break;
		/* alternate PMC: can use master clock */
		case AT91_PMC_CSS_MASTER:
			return &mck;
A
Andrew Victor 已提交
231
	}
232

A
Andrew Victor 已提交
233 234
	return NULL;
}
235

236 237 238 239 240 241 242 243 244
static int pmc_prescaler_divider(u32 reg)
{
	if (cpu_has_alt_prescaler()) {
		return 1 << ((reg & AT91_PMC_ALT_PRES) >> PMC_ALT_PRES_OFFSET);
	} else {
		return 1 << ((reg & AT91_PMC_PRES) >> PMC_PRES_OFFSET);
	}
}

245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
static void __clk_enable(struct clk *clk)
{
	if (clk->parent)
		__clk_enable(clk->parent);
	if (clk->users++ == 0 && clk->mode)
		clk->mode(clk, 1);
}

int clk_enable(struct clk *clk)
{
	unsigned long	flags;

	spin_lock_irqsave(&clk_lock, flags);
	__clk_enable(clk);
	spin_unlock_irqrestore(&clk_lock, flags);
	return 0;
}
EXPORT_SYMBOL(clk_enable);

static void __clk_disable(struct clk *clk)
{
	BUG_ON(clk->users == 0);
	if (--clk->users == 0 && clk->mode)
		clk->mode(clk, 0);
	if (clk->parent)
		__clk_disable(clk->parent);
}

void clk_disable(struct clk *clk)
{
	unsigned long	flags;

	spin_lock_irqsave(&clk_lock, flags);
	__clk_disable(clk);
	spin_unlock_irqrestore(&clk_lock, flags);
}
EXPORT_SYMBOL(clk_disable);

unsigned long clk_get_rate(struct clk *clk)
{
	unsigned long	flags;
	unsigned long	rate;

	spin_lock_irqsave(&clk_lock, flags);
	for (;;) {
		rate = clk->rate_hz;
		if (rate || !clk->parent)
			break;
		clk = clk->parent;
	}
	spin_unlock_irqrestore(&clk_lock, flags);
	return rate;
}
EXPORT_SYMBOL(clk_get_rate);

/*------------------------------------------------------------------------*/

#ifdef CONFIG_AT91_PROGRAMMABLE_CLOCKS

/*
 * For now, only the programmable clocks support reparenting (MCK could
 * do this too, with care) or rate changing (the PLLs could do this too,
 * ditto MCK but that's more for cpufreq).  Drivers may reparent to get
 * a better rate match; we don't.
 */

long clk_round_rate(struct clk *clk, unsigned long rate)
{
	unsigned long	flags;
	unsigned	prescale;
	unsigned long	actual;
316
	unsigned long	prev = ULONG_MAX;
317

A
Andrew Victor 已提交
318
	if (!clk_is_programmable(clk))
319 320 321 322 323
		return -EINVAL;
	spin_lock_irqsave(&clk_lock, flags);

	actual = clk->parent->rate_hz;
	for (prescale = 0; prescale < 7; prescale++) {
324 325 326 327 328 329 330 331
		if (actual > rate)
			prev = actual;

		if (actual && actual <= rate) {
			if ((prev - rate) < (rate - actual)) {
				actual = prev;
				prescale--;
			}
332
			break;
333
		}
334 335 336 337 338 339 340 341 342 343 344 345
		actual >>= 1;
	}

	spin_unlock_irqrestore(&clk_lock, flags);
	return (prescale < 7) ? actual : -ENOENT;
}
EXPORT_SYMBOL(clk_round_rate);

int clk_set_rate(struct clk *clk, unsigned long rate)
{
	unsigned long	flags;
	unsigned	prescale;
346
	unsigned long	prescale_offset, css_mask;
347 348
	unsigned long	actual;

A
Andrew Victor 已提交
349
	if (!clk_is_programmable(clk))
350 351 352
		return -EINVAL;
	if (clk->users)
		return -EBUSY;
353 354 355 356 357 358 359 360 361

	if (cpu_has_alt_prescaler()) {
		prescale_offset = PMC_ALT_PRES_OFFSET;
		css_mask = AT91_PMC_ALT_PCKR_CSS;
	} else {
		prescale_offset = PMC_PRES_OFFSET;
		css_mask = AT91_PMC_CSS;
	}

362 363 364 365 366 367 368
	spin_lock_irqsave(&clk_lock, flags);

	actual = clk->parent->rate_hz;
	for (prescale = 0; prescale < 7; prescale++) {
		if (actual && actual <= rate) {
			u32	pckr;

369
			pckr = at91_pmc_read(AT91_PMC_PCKR(clk->id));
370 371
			pckr &= css_mask;	/* keep clock selection */
			pckr |= prescale << prescale_offset;
372
			at91_pmc_write(AT91_PMC_PCKR(clk->id), pckr);
373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395
			clk->rate_hz = actual;
			break;
		}
		actual >>= 1;
	}

	spin_unlock_irqrestore(&clk_lock, flags);
	return (prescale < 7) ? actual : -ENOENT;
}
EXPORT_SYMBOL(clk_set_rate);

struct clk *clk_get_parent(struct clk *clk)
{
	return clk->parent;
}
EXPORT_SYMBOL(clk_get_parent);

int clk_set_parent(struct clk *clk, struct clk *parent)
{
	unsigned long	flags;

	if (clk->users)
		return -EBUSY;
A
Andrew Victor 已提交
396
	if (!clk_is_primary(parent) || !clk_is_programmable(clk))
397
		return -EINVAL;
398 399 400 401

	if (cpu_is_at91sam9rl() && parent->id == AT91_PMC_CSS_PLLB)
		return -EINVAL;

402 403 404 405
	spin_lock_irqsave(&clk_lock, flags);

	clk->rate_hz = parent->rate_hz;
	clk->parent = parent;
406
	at91_pmc_write(AT91_PMC_PCKR(clk->id), parent->id);
407 408 409 410 411 412

	spin_unlock_irqrestore(&clk_lock, flags);
	return 0;
}
EXPORT_SYMBOL(clk_set_parent);

413
/* establish PCK0..PCKN parentage and rate */
D
David Brownell 已提交
414
static void __init init_programmable_clock(struct clk *clk)
A
Andrew Victor 已提交
415 416 417
{
	struct clk	*parent;
	u32		pckr;
418 419 420 421 422 423
	unsigned int	css_mask;

	if (cpu_has_alt_prescaler())
		css_mask = AT91_PMC_ALT_PCKR_CSS;
	else
		css_mask = AT91_PMC_CSS;
A
Andrew Victor 已提交
424

425
	pckr = at91_pmc_read(AT91_PMC_PCKR(clk->id));
426
	parent = at91_css_to_clk(pckr & css_mask);
A
Andrew Victor 已提交
427
	clk->parent = parent;
428
	clk->rate_hz = parent->rate_hz / pmc_prescaler_divider(pckr);
A
Andrew Victor 已提交
429 430
}

431 432 433 434 435 436 437 438
#endif	/* CONFIG_AT91_PROGRAMMABLE_CLOCKS */

/*------------------------------------------------------------------------*/

#ifdef CONFIG_DEBUG_FS

static int at91_clk_show(struct seq_file *s, void *unused)
{
439
	u32		scsr, pcsr, uckr = 0, sr;
A
Andrew Victor 已提交
440
	struct clk	*clk;
441

442 443 444
	scsr = at91_pmc_read(AT91_PMC_SCSR);
	pcsr = at91_pmc_read(AT91_PMC_PCSR);
	sr = at91_pmc_read(AT91_PMC_SR);
445 446
	seq_printf(s, "SCSR = %8x\n", scsr);
	seq_printf(s, "PCSR = %8x\n", pcsr);
447 448 449
	seq_printf(s, "MOR  = %8x\n", at91_pmc_read(AT91_CKGR_MOR));
	seq_printf(s, "MCFR = %8x\n", at91_pmc_read(AT91_CKGR_MCFR));
	seq_printf(s, "PLLA = %8x\n", at91_pmc_read(AT91_CKGR_PLLAR));
450
	if (cpu_has_pllb())
451
		seq_printf(s, "PLLB = %8x\n", at91_pmc_read(AT91_CKGR_PLLBR));
452
	if (cpu_has_utmi()) {
453
		uckr = at91_pmc_read(AT91_CKGR_UCKR);
454 455
		seq_printf(s, "UCKR = %8x\n", uckr);
	}
456
	seq_printf(s, "MCKR = %8x\n", at91_pmc_read(AT91_PMC_MCKR));
457
	if (cpu_has_upll())
458
		seq_printf(s, "USB  = %8x\n", at91_pmc_read(AT91_PMC_USB));
459
	seq_printf(s, "SR   = %8x\n", sr);
460 461 462

	seq_printf(s, "\n");

A
Andrew Victor 已提交
463 464
	list_for_each_entry(clk, &clocks, node) {
		char	*state;
465 466 467 468 469

		if (clk->mode == pmc_sys_mode)
			state = (scsr & clk->pmc_mask) ? "on" : "off";
		else if (clk->mode == pmc_periph_mode)
			state = (pcsr & clk->pmc_mask) ? "on" : "off";
470 471
		else if (clk->mode == pmc_uckr_mode)
			state = (uckr & clk->pmc_mask) ? "on" : "off";
472 473 474 475 476 477 478
		else if (clk->pmc_mask)
			state = (sr & clk->pmc_mask) ? "on" : "off";
		else if (clk == &clk32k || clk == &main_clk)
			state = "on";
		else
			state = "";

479
		seq_printf(s, "%-10s users=%2d %-3s %9ld Hz %s\n",
480 481 482 483 484 485 486 487 488 489 490
			clk->name, clk->users, state, clk_get_rate(clk),
			clk->parent ? clk->parent->name : "");
	}
	return 0;
}

static int at91_clk_open(struct inode *inode, struct file *file)
{
	return single_open(file, at91_clk_show, NULL);
}

491
static const struct file_operations at91_clk_operations = {
492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
	.open		= at91_clk_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init at91_clk_debugfs_init(void)
{
	/* /sys/kernel/debug/at91_clk */
	(void) debugfs_create_file("at91_clk", S_IFREG | S_IRUGO, NULL, NULL, &at91_clk_operations);

	return 0;
}
postcore_initcall(at91_clk_debugfs_init);

#endif

A
Andrew Victor 已提交
509 510 511
/*------------------------------------------------------------------------*/

/* Register a new clock */
512 513 514 515 516 517 518 519 520
static void __init at91_clk_add(struct clk *clk)
{
	list_add_tail(&clk->node, &clocks);

	clk->cl.con_id = clk->name;
	clk->cl.clk = clk;
	clkdev_add(&clk->cl);
}

A
Andrew Victor 已提交
521 522 523
int __init clk_register(struct clk *clk)
{
	if (clk_is_peripheral(clk)) {
524 525
		if (!clk->parent)
			clk->parent = &mck;
A
Andrew Victor 已提交
526 527
		clk->mode = pmc_periph_mode;
	}
528 529 530 531
	else if (clk_is_sys(clk)) {
		clk->parent = &mck;
		clk->mode = pmc_sys_mode;
	}
A
Andrew Victor 已提交
532 533 534 535 536 537 538
#ifdef CONFIG_AT91_PROGRAMMABLE_CLOCKS
	else if (clk_is_programmable(clk)) {
		clk->mode = pmc_sys_mode;
		init_programmable_clock(clk);
	}
#endif

539 540
	at91_clk_add(clk);

A
Andrew Victor 已提交
541 542 543
	return 0;
}

544 545 546 547 548 549 550 551 552 553 554 555 556
/*------------------------------------------------------------------------*/

static u32 __init at91_pll_rate(struct clk *pll, u32 freq, u32 reg)
{
	unsigned mul, div;

	div = reg & 0xff;
	mul = (reg >> 16) & 0x7ff;
	if (div && mul) {
		freq /= div;
		freq *= mul + 1;
	} else
		freq = 0;
557

558 559 560
	return freq;
}

561 562 563 564 565 566 567 568
static u32 __init at91_usb_rate(struct clk *pll, u32 freq, u32 reg)
{
	if (pll == &pllb && (reg & AT91_PMC_USB96M))
		return freq / 2;
	else
		return freq;
}

569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
static unsigned __init at91_pll_calc(unsigned main_freq, unsigned out_freq)
{
	unsigned i, div = 0, mul = 0, diff = 1 << 30;
	unsigned ret = (out_freq > 155000000) ? 0xbe00 : 0x3e00;

	/* PLL output max 240 MHz (or 180 MHz per errata) */
	if (out_freq > 240000000)
		goto fail;

	for (i = 1; i < 256; i++) {
		int diff1;
		unsigned input, mul1;

		/*
		 * PLL input between 1MHz and 32MHz per spec, but lower
		 * frequences seem necessary in some cases so allow 100K.
585
		 * Warning: some newer products need 2MHz min.
586 587
		 */
		input = main_freq / i;
588 589
		if (cpu_is_at91sam9g20() && input < 2000000)
			continue;
590 591 592 593 594 595
		if (input < 100000)
			continue;
		if (input > 32000000)
			continue;

		mul1 = out_freq / input;
596 597
		if (cpu_is_at91sam9g20() && mul > 63)
			continue;
598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
		if (mul1 > 2048)
			continue;
		if (mul1 < 2)
			goto fail;

		diff1 = out_freq - input * mul1;
		if (diff1 < 0)
			diff1 = -diff1;
		if (diff > diff1) {
			diff = diff1;
			div = i;
			mul = mul1;
			if (diff == 0)
				break;
		}
	}
	if (i == 256 && diff > (out_freq >> 5))
		goto fail;
	return ret | ((mul - 1) << 16) | div;
fail:
	return 0;
}

A
Andrew Victor 已提交
621 622 623 624 625 626 627 628 629 630
static struct clk *const standard_pmc_clocks[] __initdata = {
	/* four primary clocks */
	&clk32k,
	&main_clk,
	&plla,

	/* MCK */
	&mck
};

631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
/* PLLB generated USB full speed clock init */
static void __init at91_pllb_usbfs_clock_init(unsigned long main_clock)
{
	/*
	 * USB clock init:  choose 48 MHz PLLB value,
	 * disable 48MHz clock during usb peripheral suspend.
	 *
	 * REVISIT:  assumes MCK doesn't derive from PLLB!
	 */
	uhpck.parent = &pllb;

	at91_pllb_usb_init = at91_pll_calc(main_clock, 48000000 * 2) | AT91_PMC_USB96M;
	pllb.rate_hz = at91_pll_rate(&pllb, main_clock, at91_pllb_usb_init);
	if (cpu_is_at91rm9200()) {
		uhpck.pmc_mask = AT91RM9200_PMC_UHP;
		udpck.pmc_mask = AT91RM9200_PMC_UDP;
647
		at91_pmc_write(AT91_PMC_SCER, AT91RM9200_PMC_MCKUDP);
648 649
	} else if (cpu_is_at91sam9260() || cpu_is_at91sam9261() ||
		   cpu_is_at91sam9263() || cpu_is_at91sam9g20() ||
650
		   cpu_is_at91sam9g10()) {
651 652 653
		uhpck.pmc_mask = AT91SAM926x_PMC_UHP;
		udpck.pmc_mask = AT91SAM926x_PMC_UDP;
	}
654
	at91_pmc_write(AT91_CKGR_PLLBR, 0);
655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670

	udpck.rate_hz = at91_usb_rate(&pllb, pllb.rate_hz, at91_pllb_usb_init);
	uhpck.rate_hz = at91_usb_rate(&pllb, pllb.rate_hz, at91_pllb_usb_init);
}

/* UPLL generated USB full speed clock init */
static void __init at91_upll_usbfs_clock_init(unsigned long main_clock)
{
	/*
	 * USB clock init: choose 480 MHz from UPLL,
	 */
	unsigned int usbr = AT91_PMC_USBS_UPLL;

	/* Setup divider by 10 to reach 48 MHz */
	usbr |= ((10 - 1) << 8) & AT91_PMC_OHCIUSBDIV;

671
	at91_pmc_write(AT91_PMC_USB, usbr);
672 673 674 675

	/* Now set uhpck values */
	uhpck.parent = &utmi_clk;
	uhpck.pmc_mask = AT91SAM926x_PMC_UHP;
676
	uhpck.rate_hz = utmi_clk.rate_hz;
677
	uhpck.rate_hz /= 1 + ((at91_pmc_read(AT91_PMC_USB) & AT91_PMC_OHCIUSBDIV) >> 8);
678 679
}

680
static int __init at91_pmc_init(unsigned long main_clock)
681 682
{
	unsigned tmp, freq, mckr;
A
Andrew Victor 已提交
683
	int i;
684
	int pll_overclock = false;
685 686 687 688 689 690 691 692 693

	/*
	 * When the bootloader initialized the main oscillator correctly,
	 * there's no problem using the cycle counter.  But if it didn't,
	 * or when using oscillator bypass mode, we must be told the speed
	 * of the main clock.
	 */
	if (!main_clock) {
		do {
694
			tmp = at91_pmc_read(AT91_CKGR_MCFR);
695 696
		} while (!(tmp & AT91_PMC_MAINRDY));
		main_clock = (tmp & AT91_PMC_MAINF) * (AT91_SLOW_CLOCK / 16);
697 698 699 700
	}
	main_clk.rate_hz = main_clock;

	/* report if PLLA is more than mildly overclocked */
701
	plla.rate_hz = at91_pll_rate(&plla, main_clock, at91_pmc_read(AT91_CKGR_PLLAR));
702 703 704 705 706 707 708 709 710 711 712
	if (cpu_has_300M_plla()) {
		if (plla.rate_hz > 300000000)
			pll_overclock = true;
	} else if (cpu_has_800M_plla()) {
		if (plla.rate_hz > 800000000)
			pll_overclock = true;
	} else {
		if (plla.rate_hz > 209000000)
			pll_overclock = true;
	}
	if (pll_overclock)
713 714
		pr_info("Clocks: PLLA overclocked, %ld MHz\n", plla.rate_hz / 1000000);

715
	if (cpu_has_plladiv2()) {
716
		mckr = at91_pmc_read(AT91_PMC_MCKR);
717 718
		plla.rate_hz /= (1 << ((mckr & AT91_PMC_PLLADIV2) >> 12));	/* plla divisor by 2 */
	}
719

720
	if (!cpu_has_pllb() && cpu_has_upll()) {
721 722 723 724
		/* setup UTMI clock as the fourth primary clock
		 * (instead of pllb) */
		utmi_clk.type |= CLK_TYPE_PRIMARY;
		utmi_clk.id = 3;
725
	}
726

727

728 729 730
	/*
	 * USB HS clock init
	 */
731
	if (cpu_has_utmi()) {
732 733 734 735 736
		/*
		 * multiplier is hard-wired to 40
		 * (obtain the USB High Speed 480 MHz when input is 12 MHz)
		 */
		utmi_clk.rate_hz = 40 * utmi_clk.parent->rate_hz;
737 738 739 740

		/* UTMI bias and PLL are managed at the same time */
		if (cpu_has_upll())
			utmi_clk.pmc_mask |= AT91_PMC_BIASEN;
741
	}
742 743 744 745 746 747 748 749 750

	/*
	 * USB FS clock init
	 */
	if (cpu_has_pllb())
		at91_pllb_usbfs_clock_init(main_clock);
	if (cpu_has_upll())
		/* assumes that we choose UPLL for USB and not PLLA */
		at91_upll_usbfs_clock_init(main_clock);
751

752 753 754 755
	/*
	 * MCK and CPU derive from one of those primary clocks.
	 * For now, assume this parentage won't change.
	 */
756
	mckr = at91_pmc_read(AT91_PMC_MCKR);
A
Andrew Victor 已提交
757
	mck.parent = at91_css_to_clk(mckr & AT91_PMC_CSS);
758
	freq = mck.parent->rate_hz;
759
	freq /= pmc_prescaler_divider(mckr);					/* prescale */
760
	if (cpu_is_at91rm9200()) {
761
		mck.rate_hz = freq / (1 + ((mckr & AT91_PMC_MDIV) >> 8));	/* mdiv */
762
	} else if (cpu_is_at91sam9g20()) {
763 764 765 766
		mck.rate_hz = (mckr & AT91_PMC_MDIV) ?
			freq / ((mckr & AT91_PMC_MDIV) >> 7) : freq;	/* mdiv ; (x >> 7) = ((x >> 8) * 2) */
		if (mckr & AT91_PMC_PDIV)
			freq /= 2;		/* processor clock division */
767
	} else if (cpu_has_mdiv3()) {
768 769
		mck.rate_hz = (mckr & AT91_PMC_MDIV) == AT91SAM9_PMC_MDIV_3 ?
			freq / 3 : freq / (1 << ((mckr & AT91_PMC_MDIV) >> 8));	/* mdiv */
770
	} else {
771
		mck.rate_hz = freq / (1 << ((mckr & AT91_PMC_MDIV) >> 8));		/* mdiv */
772
	}
773

774 775 776 777 778 779
	if (cpu_has_alt_prescaler()) {
		/* Programmable clocks can use MCK */
		mck.type |= CLK_TYPE_PRIMARY;
		mck.id = 4;
	}

A
Andrew Victor 已提交
780 781
	/* Register the PMC's standard clocks */
	for (i = 0; i < ARRAY_SIZE(standard_pmc_clocks); i++)
782
		at91_clk_add(standard_pmc_clocks[i]);
A
Andrew Victor 已提交
783

784
	if (cpu_has_pllb())
785
		at91_clk_add(&pllb);
786 787

	if (cpu_has_uhp())
788
		at91_clk_add(&uhpck);
789 790

	if (cpu_has_udpfs())
791
		at91_clk_add(&udpck);
792 793

	if (cpu_has_utmi())
794
		at91_clk_add(&utmi_clk);
795

796 797 798
	/* MCK and CPU clock are "always on" */
	clk_enable(&mck);

799 800 801 802 803
	printk("Clocks: CPU %u MHz, master %u MHz, main %u.%03u MHz\n",
		freq / 1000000, (unsigned) mck.rate_hz / 1000000,
		(unsigned) main_clock / 1000000,
		((unsigned) main_clock % 1000000) / 1000);

A
Andrew Victor 已提交
804 805 806
	return 0;
}

807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855
#if defined(CONFIG_OF)
static struct of_device_id pmc_ids[] = {
	{ .compatible = "atmel,at91rm9200-pmc" },
	{ /*sentinel*/ }
};

static struct of_device_id osc_ids[] = {
	{ .compatible = "atmel,osc" },
	{ /*sentinel*/ }
};

int __init at91_dt_clock_init(void)
{
	struct device_node *np;
	u32 main_clock = 0;

	np = of_find_matching_node(NULL, pmc_ids);
	if (!np)
		panic("unable to find compatible pmc node in dtb\n");

	at91_pmc_base = of_iomap(np, 0);
	if (!at91_pmc_base)
		panic("unable to map pmc cpu registers\n");

	of_node_put(np);

	/* retrieve the freqency of fixed clocks from device tree */
	np = of_find_matching_node(NULL, osc_ids);
	if (np) {
		u32 rate;
		if (!of_property_read_u32(np, "clock-frequency", &rate))
			main_clock = rate;
	}

	of_node_put(np);

	return at91_pmc_init(main_clock);
}
#endif

int __init at91_clock_init(unsigned long main_clock)
{
	at91_pmc_base = ioremap(AT91_PMC, 256);
	if (!at91_pmc_base)
		panic("Impossible to ioremap AT91_PMC 0x%x\n", AT91_PMC);

	return at91_pmc_init(main_clock);
}

A
Andrew Victor 已提交
856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876
/*
 * Several unused clocks may be active.  Turn them off.
 */
static int __init at91_clock_reset(void)
{
	unsigned long pcdr = 0;
	unsigned long scdr = 0;
	struct clk *clk;

	list_for_each_entry(clk, &clocks, node) {
		if (clk->users > 0)
			continue;

		if (clk->mode == pmc_periph_mode)
			pcdr |= clk->pmc_mask;

		if (clk->mode == pmc_sys_mode)
			scdr |= clk->pmc_mask;

		pr_debug("Clocks: disable unused %s\n", clk->name);
	}
877

878 879
	at91_pmc_write(AT91_PMC_PCDR, pcdr);
	at91_pmc_write(AT91_PMC_SCDR, scdr);
880 881 882

	return 0;
}
A
Andrew Victor 已提交
883
late_initcall(at91_clock_reset);
884 885 886

void at91sam9_idle(void)
{
887
	at91_pmc_write(AT91_PMC_SCDR, AT91_PMC_PCK);
888 889
	cpu_do_idle();
}