clock.c 19.9 KB
Newer Older
1
/*
2
 * linux/arch/arm/mach-at91/clock.c
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Copyright (C) 2005 David Brownell
 * Copyright (C) 2005 Ivan Kokshaysky
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/fs.h>
#include <linux/debugfs.h>
#include <linux/seq_file.h>
#include <linux/list.h>
#include <linux/errno.h>
#include <linux/err.h>
#include <linux/spinlock.h>
#include <linux/delay.h>
#include <linux/clk.h>
25
#include <linux/io.h>
26

27 28 29
#include <mach/hardware.h>
#include <mach/at91_pmc.h>
#include <mach/cpu.h>
30

31 32
#include <asm/proc-fns.h>

A
Andrew Victor 已提交
33
#include "clock.h"
34
#include "generic.h"
35

36
void __iomem *at91_pmc_base;
37

38 39 40 41 42 43
/*
 * There's a lot more which can be done with clocks, including cpufreq
 * integration, slow clock mode support (for system suspend), letting
 * PLLB be used at other rates (on boards that don't need USB), etc.
 */

A
Andrew Victor 已提交
44 45 46
#define clk_is_primary(x)	((x)->type & CLK_TYPE_PRIMARY)
#define clk_is_programmable(x)	((x)->type & CLK_TYPE_PROGRAMMABLE)
#define clk_is_peripheral(x)	((x)->type & CLK_TYPE_PERIPHERAL)
47
#define clk_is_sys(x)		((x)->type & CLK_TYPE_SYSTEM)
A
Andrew Victor 已提交
48 49


50 51 52
/*
 * Chips have some kind of clocks : group them by functionality
 */
53
#define cpu_has_utmi()		(  cpu_is_at91sam9rl() \
54 55
				|| cpu_is_at91sam9g45() \
				|| cpu_is_at91sam9x5())
56

57
#define cpu_has_800M_plla()	(  cpu_is_at91sam9g20() \
58 59
				|| cpu_is_at91sam9g45() \
				|| cpu_is_at91sam9x5())
60

61
#define cpu_has_300M_plla()	(cpu_is_at91sam9g10())
62

63
#define cpu_has_pllb()		(!(cpu_is_at91sam9rl() \
64 65
				|| cpu_is_at91sam9g45() \
				|| cpu_is_at91sam9x5()))
66

67 68
#define cpu_has_upll()		(cpu_is_at91sam9g45() \
				|| cpu_is_at91sam9x5())
69 70 71 72 73

/* USB host HS & FS */
#define cpu_has_uhp()		(!cpu_is_at91sam9rl())

/* USB device FS only */
74
#define cpu_has_udpfs()		(!(cpu_is_at91sam9rl() \
75 76 77 78 79 80 81 82 83 84
				|| cpu_is_at91sam9g45() \
				|| cpu_is_at91sam9x5()))

#define cpu_has_plladiv2()	(cpu_is_at91sam9g45() \
				|| cpu_is_at91sam9x5())

#define cpu_has_mdiv3()		(cpu_is_at91sam9g45() \
				|| cpu_is_at91sam9x5())

#define cpu_has_alt_prescaler()	(cpu_is_at91sam9x5())
85

A
Andrew Victor 已提交
86 87
static LIST_HEAD(clocks);
static DEFINE_SPINLOCK(clk_lock);
88

A
Andrew Victor 已提交
89
static u32 at91_pllb_usb_init;
90 91 92 93 94 95 96 97 98 99 100 101

/*
 * Four primary clock sources:  two crystal oscillators (32K, main), and
 * two PLLs.  PLLA usually runs the master clock; and PLLB must run at
 * 48 MHz (unless no USB function clocks are needed).  The main clock and
 * both PLLs are turned off to run in "slow clock mode" (system suspend).
 */
static struct clk clk32k = {
	.name		= "clk32k",
	.rate_hz	= AT91_SLOW_CLOCK,
	.users		= 1,		/* always on */
	.id		= 0,
A
Andrew Victor 已提交
102
	.type		= CLK_TYPE_PRIMARY,
103 104 105
};
static struct clk main_clk = {
	.name		= "main",
106
	.pmc_mask	= AT91_PMC_MOSCS,	/* in PMC_SR */
107
	.id		= 1,
A
Andrew Victor 已提交
108
	.type		= CLK_TYPE_PRIMARY,
109 110 111 112
};
static struct clk plla = {
	.name		= "plla",
	.parent		= &main_clk,
113
	.pmc_mask	= AT91_PMC_LOCKA,	/* in PMC_SR */
114
	.id		= 2,
A
Andrew Victor 已提交
115
	.type		= CLK_TYPE_PRIMARY | CLK_TYPE_PLL,
116 117 118 119 120 121 122 123 124 125 126 127
};

static void pllb_mode(struct clk *clk, int is_on)
{
	u32	value;

	if (is_on) {
		is_on = AT91_PMC_LOCKB;
		value = at91_pllb_usb_init;
	} else
		value = 0;

A
Andrew Victor 已提交
128
	// REVISIT: Add work-around for AT91RM9200 Errata #26 ?
129
	at91_pmc_write(AT91_CKGR_PLLBR, value);
130 131 132

	do {
		cpu_relax();
133
	} while ((at91_pmc_read(AT91_PMC_SR) & AT91_PMC_LOCKB) != is_on);
134 135 136 137 138
}

static struct clk pllb = {
	.name		= "pllb",
	.parent		= &main_clk,
139
	.pmc_mask	= AT91_PMC_LOCKB,	/* in PMC_SR */
140 141
	.mode		= pllb_mode,
	.id		= 3,
A
Andrew Victor 已提交
142
	.type		= CLK_TYPE_PRIMARY | CLK_TYPE_PLL,
143 144 145 146 147
};

static void pmc_sys_mode(struct clk *clk, int is_on)
{
	if (is_on)
148
		at91_pmc_write(AT91_PMC_SCER, clk->pmc_mask);
149
	else
150
		at91_pmc_write(AT91_PMC_SCDR, clk->pmc_mask);
151 152
}

153 154
static void pmc_uckr_mode(struct clk *clk, int is_on)
{
155
	unsigned int uckr = at91_pmc_read(AT91_CKGR_UCKR);
156 157 158

	if (is_on) {
		is_on = AT91_PMC_LOCKU;
159
		at91_pmc_write(AT91_CKGR_UCKR, uckr | clk->pmc_mask);
160
	} else
161
		at91_pmc_write(AT91_CKGR_UCKR, uckr & ~(clk->pmc_mask));
162 163 164

	do {
		cpu_relax();
165
	} while ((at91_pmc_read(AT91_PMC_SR) & AT91_PMC_LOCKU) != is_on);
166 167
}

168 169 170 171 172 173
/* USB function clocks (PLLB must be 48 MHz) */
static struct clk udpck = {
	.name		= "udpck",
	.parent		= &pllb,
	.mode		= pmc_sys_mode,
};
174
struct clk utmi_clk = {
175 176 177 178 179 180
	.name		= "utmi_clk",
	.parent		= &main_clk,
	.pmc_mask	= AT91_PMC_UPLLEN,	/* in CKGR_UCKR */
	.mode		= pmc_uckr_mode,
	.type		= CLK_TYPE_PLL,
};
181 182
static struct clk uhpck = {
	.name		= "uhpck",
183
	/*.parent		= ... we choose parent at runtime */
184 185 186 187 188 189 190 191 192
	.mode		= pmc_sys_mode,
};


/*
 * The master clock is divided from the CPU clock (by 1-4).  It's used for
 * memory, interfaces to on-chip peripherals, the AIC, and sometimes more
 * (e.g baud rate generation).  It's sourced from one of the primary clocks.
 */
193
struct clk mck = {
194
	.name		= "mck",
195
	.pmc_mask	= AT91_PMC_MCKRDY,	/* in PMC_SR */
196 197 198 199 200
};

static void pmc_periph_mode(struct clk *clk, int is_on)
{
	if (is_on)
201
		at91_pmc_write(AT91_PMC_PCER, clk->pmc_mask);
202
	else
203
		at91_pmc_write(AT91_PMC_PCDR, clk->pmc_mask);
204 205
}

A
Andrew Victor 已提交
206 207 208 209 210 211 212 213 214 215
static struct clk __init *at91_css_to_clk(unsigned long css)
{
	switch (css) {
		case AT91_PMC_CSS_SLOW:
			return &clk32k;
		case AT91_PMC_CSS_MAIN:
			return &main_clk;
		case AT91_PMC_CSS_PLLA:
			return &plla;
		case AT91_PMC_CSS_PLLB:
216 217 218 219 220
			if (cpu_has_upll())
				/* CSS_PLLB == CSS_UPLL */
				return &utmi_clk;
			else if (cpu_has_pllb())
				return &pllb;
221 222 223 224
			break;
		/* alternate PMC: can use master clock */
		case AT91_PMC_CSS_MASTER:
			return &mck;
A
Andrew Victor 已提交
225
	}
226

A
Andrew Victor 已提交
227 228
	return NULL;
}
229

230 231 232 233 234 235 236 237 238
static int pmc_prescaler_divider(u32 reg)
{
	if (cpu_has_alt_prescaler()) {
		return 1 << ((reg & AT91_PMC_ALT_PRES) >> PMC_ALT_PRES_OFFSET);
	} else {
		return 1 << ((reg & AT91_PMC_PRES) >> PMC_PRES_OFFSET);
	}
}

239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
static void __clk_enable(struct clk *clk)
{
	if (clk->parent)
		__clk_enable(clk->parent);
	if (clk->users++ == 0 && clk->mode)
		clk->mode(clk, 1);
}

int clk_enable(struct clk *clk)
{
	unsigned long	flags;

	spin_lock_irqsave(&clk_lock, flags);
	__clk_enable(clk);
	spin_unlock_irqrestore(&clk_lock, flags);
	return 0;
}
EXPORT_SYMBOL(clk_enable);

static void __clk_disable(struct clk *clk)
{
	BUG_ON(clk->users == 0);
	if (--clk->users == 0 && clk->mode)
		clk->mode(clk, 0);
	if (clk->parent)
		__clk_disable(clk->parent);
}

void clk_disable(struct clk *clk)
{
	unsigned long	flags;

	spin_lock_irqsave(&clk_lock, flags);
	__clk_disable(clk);
	spin_unlock_irqrestore(&clk_lock, flags);
}
EXPORT_SYMBOL(clk_disable);

unsigned long clk_get_rate(struct clk *clk)
{
	unsigned long	flags;
	unsigned long	rate;

	spin_lock_irqsave(&clk_lock, flags);
	for (;;) {
		rate = clk->rate_hz;
		if (rate || !clk->parent)
			break;
		clk = clk->parent;
	}
	spin_unlock_irqrestore(&clk_lock, flags);
	return rate;
}
EXPORT_SYMBOL(clk_get_rate);

/*------------------------------------------------------------------------*/

#ifdef CONFIG_AT91_PROGRAMMABLE_CLOCKS

/*
 * For now, only the programmable clocks support reparenting (MCK could
 * do this too, with care) or rate changing (the PLLs could do this too,
 * ditto MCK but that's more for cpufreq).  Drivers may reparent to get
 * a better rate match; we don't.
 */

long clk_round_rate(struct clk *clk, unsigned long rate)
{
	unsigned long	flags;
	unsigned	prescale;
	unsigned long	actual;
310
	unsigned long	prev = ULONG_MAX;
311

A
Andrew Victor 已提交
312
	if (!clk_is_programmable(clk))
313 314 315 316 317
		return -EINVAL;
	spin_lock_irqsave(&clk_lock, flags);

	actual = clk->parent->rate_hz;
	for (prescale = 0; prescale < 7; prescale++) {
318 319 320 321 322 323 324 325
		if (actual > rate)
			prev = actual;

		if (actual && actual <= rate) {
			if ((prev - rate) < (rate - actual)) {
				actual = prev;
				prescale--;
			}
326
			break;
327
		}
328 329 330 331 332 333 334 335 336 337 338 339
		actual >>= 1;
	}

	spin_unlock_irqrestore(&clk_lock, flags);
	return (prescale < 7) ? actual : -ENOENT;
}
EXPORT_SYMBOL(clk_round_rate);

int clk_set_rate(struct clk *clk, unsigned long rate)
{
	unsigned long	flags;
	unsigned	prescale;
340
	unsigned long	prescale_offset, css_mask;
341 342
	unsigned long	actual;

A
Andrew Victor 已提交
343
	if (!clk_is_programmable(clk))
344 345 346
		return -EINVAL;
	if (clk->users)
		return -EBUSY;
347 348 349 350 351 352 353 354 355

	if (cpu_has_alt_prescaler()) {
		prescale_offset = PMC_ALT_PRES_OFFSET;
		css_mask = AT91_PMC_ALT_PCKR_CSS;
	} else {
		prescale_offset = PMC_PRES_OFFSET;
		css_mask = AT91_PMC_CSS;
	}

356 357 358 359 360 361 362
	spin_lock_irqsave(&clk_lock, flags);

	actual = clk->parent->rate_hz;
	for (prescale = 0; prescale < 7; prescale++) {
		if (actual && actual <= rate) {
			u32	pckr;

363
			pckr = at91_pmc_read(AT91_PMC_PCKR(clk->id));
364 365
			pckr &= css_mask;	/* keep clock selection */
			pckr |= prescale << prescale_offset;
366
			at91_pmc_write(AT91_PMC_PCKR(clk->id), pckr);
367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
			clk->rate_hz = actual;
			break;
		}
		actual >>= 1;
	}

	spin_unlock_irqrestore(&clk_lock, flags);
	return (prescale < 7) ? actual : -ENOENT;
}
EXPORT_SYMBOL(clk_set_rate);

struct clk *clk_get_parent(struct clk *clk)
{
	return clk->parent;
}
EXPORT_SYMBOL(clk_get_parent);

int clk_set_parent(struct clk *clk, struct clk *parent)
{
	unsigned long	flags;

	if (clk->users)
		return -EBUSY;
A
Andrew Victor 已提交
390
	if (!clk_is_primary(parent) || !clk_is_programmable(clk))
391
		return -EINVAL;
392 393 394 395

	if (cpu_is_at91sam9rl() && parent->id == AT91_PMC_CSS_PLLB)
		return -EINVAL;

396 397 398 399
	spin_lock_irqsave(&clk_lock, flags);

	clk->rate_hz = parent->rate_hz;
	clk->parent = parent;
400
	at91_pmc_write(AT91_PMC_PCKR(clk->id), parent->id);
401 402 403 404 405 406

	spin_unlock_irqrestore(&clk_lock, flags);
	return 0;
}
EXPORT_SYMBOL(clk_set_parent);

407
/* establish PCK0..PCKN parentage and rate */
D
David Brownell 已提交
408
static void __init init_programmable_clock(struct clk *clk)
A
Andrew Victor 已提交
409 410 411
{
	struct clk	*parent;
	u32		pckr;
412 413 414 415 416 417
	unsigned int	css_mask;

	if (cpu_has_alt_prescaler())
		css_mask = AT91_PMC_ALT_PCKR_CSS;
	else
		css_mask = AT91_PMC_CSS;
A
Andrew Victor 已提交
418

419
	pckr = at91_pmc_read(AT91_PMC_PCKR(clk->id));
420
	parent = at91_css_to_clk(pckr & css_mask);
A
Andrew Victor 已提交
421
	clk->parent = parent;
422
	clk->rate_hz = parent->rate_hz / pmc_prescaler_divider(pckr);
A
Andrew Victor 已提交
423 424
}

425 426 427 428 429 430 431 432
#endif	/* CONFIG_AT91_PROGRAMMABLE_CLOCKS */

/*------------------------------------------------------------------------*/

#ifdef CONFIG_DEBUG_FS

static int at91_clk_show(struct seq_file *s, void *unused)
{
433
	u32		scsr, pcsr, uckr = 0, sr;
A
Andrew Victor 已提交
434
	struct clk	*clk;
435

436 437 438
	scsr = at91_pmc_read(AT91_PMC_SCSR);
	pcsr = at91_pmc_read(AT91_PMC_PCSR);
	sr = at91_pmc_read(AT91_PMC_SR);
439 440
	seq_printf(s, "SCSR = %8x\n", scsr);
	seq_printf(s, "PCSR = %8x\n", pcsr);
441 442 443
	seq_printf(s, "MOR  = %8x\n", at91_pmc_read(AT91_CKGR_MOR));
	seq_printf(s, "MCFR = %8x\n", at91_pmc_read(AT91_CKGR_MCFR));
	seq_printf(s, "PLLA = %8x\n", at91_pmc_read(AT91_CKGR_PLLAR));
444
	if (cpu_has_pllb())
445
		seq_printf(s, "PLLB = %8x\n", at91_pmc_read(AT91_CKGR_PLLBR));
446
	if (cpu_has_utmi()) {
447
		uckr = at91_pmc_read(AT91_CKGR_UCKR);
448 449
		seq_printf(s, "UCKR = %8x\n", uckr);
	}
450
	seq_printf(s, "MCKR = %8x\n", at91_pmc_read(AT91_PMC_MCKR));
451
	if (cpu_has_upll())
452
		seq_printf(s, "USB  = %8x\n", at91_pmc_read(AT91_PMC_USB));
453
	seq_printf(s, "SR   = %8x\n", sr);
454 455 456

	seq_printf(s, "\n");

A
Andrew Victor 已提交
457 458
	list_for_each_entry(clk, &clocks, node) {
		char	*state;
459 460 461 462 463

		if (clk->mode == pmc_sys_mode)
			state = (scsr & clk->pmc_mask) ? "on" : "off";
		else if (clk->mode == pmc_periph_mode)
			state = (pcsr & clk->pmc_mask) ? "on" : "off";
464 465
		else if (clk->mode == pmc_uckr_mode)
			state = (uckr & clk->pmc_mask) ? "on" : "off";
466 467 468 469 470 471 472
		else if (clk->pmc_mask)
			state = (sr & clk->pmc_mask) ? "on" : "off";
		else if (clk == &clk32k || clk == &main_clk)
			state = "on";
		else
			state = "";

473
		seq_printf(s, "%-10s users=%2d %-3s %9ld Hz %s\n",
474 475 476 477 478 479 480 481 482 483 484
			clk->name, clk->users, state, clk_get_rate(clk),
			clk->parent ? clk->parent->name : "");
	}
	return 0;
}

static int at91_clk_open(struct inode *inode, struct file *file)
{
	return single_open(file, at91_clk_show, NULL);
}

485
static const struct file_operations at91_clk_operations = {
486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
	.open		= at91_clk_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init at91_clk_debugfs_init(void)
{
	/* /sys/kernel/debug/at91_clk */
	(void) debugfs_create_file("at91_clk", S_IFREG | S_IRUGO, NULL, NULL, &at91_clk_operations);

	return 0;
}
postcore_initcall(at91_clk_debugfs_init);

#endif

A
Andrew Victor 已提交
503 504 505
/*------------------------------------------------------------------------*/

/* Register a new clock */
506 507 508 509 510 511 512 513 514
static void __init at91_clk_add(struct clk *clk)
{
	list_add_tail(&clk->node, &clocks);

	clk->cl.con_id = clk->name;
	clk->cl.clk = clk;
	clkdev_add(&clk->cl);
}

A
Andrew Victor 已提交
515 516 517
int __init clk_register(struct clk *clk)
{
	if (clk_is_peripheral(clk)) {
518 519
		if (!clk->parent)
			clk->parent = &mck;
A
Andrew Victor 已提交
520 521
		clk->mode = pmc_periph_mode;
	}
522 523 524 525
	else if (clk_is_sys(clk)) {
		clk->parent = &mck;
		clk->mode = pmc_sys_mode;
	}
A
Andrew Victor 已提交
526 527 528 529 530 531 532
#ifdef CONFIG_AT91_PROGRAMMABLE_CLOCKS
	else if (clk_is_programmable(clk)) {
		clk->mode = pmc_sys_mode;
		init_programmable_clock(clk);
	}
#endif

533 534
	at91_clk_add(clk);

A
Andrew Victor 已提交
535 536 537
	return 0;
}

538 539 540 541 542 543 544 545 546 547 548 549 550
/*------------------------------------------------------------------------*/

static u32 __init at91_pll_rate(struct clk *pll, u32 freq, u32 reg)
{
	unsigned mul, div;

	div = reg & 0xff;
	mul = (reg >> 16) & 0x7ff;
	if (div && mul) {
		freq /= div;
		freq *= mul + 1;
	} else
		freq = 0;
551

552 553 554
	return freq;
}

555 556 557 558 559 560 561 562
static u32 __init at91_usb_rate(struct clk *pll, u32 freq, u32 reg)
{
	if (pll == &pllb && (reg & AT91_PMC_USB96M))
		return freq / 2;
	else
		return freq;
}

563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
static unsigned __init at91_pll_calc(unsigned main_freq, unsigned out_freq)
{
	unsigned i, div = 0, mul = 0, diff = 1 << 30;
	unsigned ret = (out_freq > 155000000) ? 0xbe00 : 0x3e00;

	/* PLL output max 240 MHz (or 180 MHz per errata) */
	if (out_freq > 240000000)
		goto fail;

	for (i = 1; i < 256; i++) {
		int diff1;
		unsigned input, mul1;

		/*
		 * PLL input between 1MHz and 32MHz per spec, but lower
		 * frequences seem necessary in some cases so allow 100K.
579
		 * Warning: some newer products need 2MHz min.
580 581
		 */
		input = main_freq / i;
582 583
		if (cpu_is_at91sam9g20() && input < 2000000)
			continue;
584 585 586 587 588 589
		if (input < 100000)
			continue;
		if (input > 32000000)
			continue;

		mul1 = out_freq / input;
590 591
		if (cpu_is_at91sam9g20() && mul > 63)
			continue;
592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
		if (mul1 > 2048)
			continue;
		if (mul1 < 2)
			goto fail;

		diff1 = out_freq - input * mul1;
		if (diff1 < 0)
			diff1 = -diff1;
		if (diff > diff1) {
			diff = diff1;
			div = i;
			mul = mul1;
			if (diff == 0)
				break;
		}
	}
	if (i == 256 && diff > (out_freq >> 5))
		goto fail;
	return ret | ((mul - 1) << 16) | div;
fail:
	return 0;
}

A
Andrew Victor 已提交
615 616 617 618 619 620 621 622 623 624
static struct clk *const standard_pmc_clocks[] __initdata = {
	/* four primary clocks */
	&clk32k,
	&main_clk,
	&plla,

	/* MCK */
	&mck
};

625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640
/* PLLB generated USB full speed clock init */
static void __init at91_pllb_usbfs_clock_init(unsigned long main_clock)
{
	/*
	 * USB clock init:  choose 48 MHz PLLB value,
	 * disable 48MHz clock during usb peripheral suspend.
	 *
	 * REVISIT:  assumes MCK doesn't derive from PLLB!
	 */
	uhpck.parent = &pllb;

	at91_pllb_usb_init = at91_pll_calc(main_clock, 48000000 * 2) | AT91_PMC_USB96M;
	pllb.rate_hz = at91_pll_rate(&pllb, main_clock, at91_pllb_usb_init);
	if (cpu_is_at91rm9200()) {
		uhpck.pmc_mask = AT91RM9200_PMC_UHP;
		udpck.pmc_mask = AT91RM9200_PMC_UDP;
641
		at91_pmc_write(AT91_PMC_SCER, AT91RM9200_PMC_MCKUDP);
642 643
	} else if (cpu_is_at91sam9260() || cpu_is_at91sam9261() ||
		   cpu_is_at91sam9263() || cpu_is_at91sam9g20() ||
644
		   cpu_is_at91sam9g10()) {
645 646 647
		uhpck.pmc_mask = AT91SAM926x_PMC_UHP;
		udpck.pmc_mask = AT91SAM926x_PMC_UDP;
	}
648
	at91_pmc_write(AT91_CKGR_PLLBR, 0);
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664

	udpck.rate_hz = at91_usb_rate(&pllb, pllb.rate_hz, at91_pllb_usb_init);
	uhpck.rate_hz = at91_usb_rate(&pllb, pllb.rate_hz, at91_pllb_usb_init);
}

/* UPLL generated USB full speed clock init */
static void __init at91_upll_usbfs_clock_init(unsigned long main_clock)
{
	/*
	 * USB clock init: choose 480 MHz from UPLL,
	 */
	unsigned int usbr = AT91_PMC_USBS_UPLL;

	/* Setup divider by 10 to reach 48 MHz */
	usbr |= ((10 - 1) << 8) & AT91_PMC_OHCIUSBDIV;

665
	at91_pmc_write(AT91_PMC_USB, usbr);
666 667 668 669

	/* Now set uhpck values */
	uhpck.parent = &utmi_clk;
	uhpck.pmc_mask = AT91SAM926x_PMC_UHP;
670
	uhpck.rate_hz = utmi_clk.rate_hz;
671
	uhpck.rate_hz /= 1 + ((at91_pmc_read(AT91_PMC_USB) & AT91_PMC_OHCIUSBDIV) >> 8);
672 673
}

674 675 676
int __init at91_clock_init(unsigned long main_clock)
{
	unsigned tmp, freq, mckr;
A
Andrew Victor 已提交
677
	int i;
678
	int pll_overclock = false;
679

680 681 682 683
	at91_pmc_base = ioremap(AT91_PMC, 256);
	if (!at91_pmc_base)
		panic("Impossible to ioremap AT91_PMC 0x%x\n", AT91_PMC);

684 685 686 687 688 689 690 691
	/*
	 * When the bootloader initialized the main oscillator correctly,
	 * there's no problem using the cycle counter.  But if it didn't,
	 * or when using oscillator bypass mode, we must be told the speed
	 * of the main clock.
	 */
	if (!main_clock) {
		do {
692
			tmp = at91_pmc_read(AT91_CKGR_MCFR);
693 694
		} while (!(tmp & AT91_PMC_MAINRDY));
		main_clock = (tmp & AT91_PMC_MAINF) * (AT91_SLOW_CLOCK / 16);
695 696 697 698
	}
	main_clk.rate_hz = main_clock;

	/* report if PLLA is more than mildly overclocked */
699
	plla.rate_hz = at91_pll_rate(&plla, main_clock, at91_pmc_read(AT91_CKGR_PLLAR));
700 701 702 703 704 705 706 707 708 709 710
	if (cpu_has_300M_plla()) {
		if (plla.rate_hz > 300000000)
			pll_overclock = true;
	} else if (cpu_has_800M_plla()) {
		if (plla.rate_hz > 800000000)
			pll_overclock = true;
	} else {
		if (plla.rate_hz > 209000000)
			pll_overclock = true;
	}
	if (pll_overclock)
711 712
		pr_info("Clocks: PLLA overclocked, %ld MHz\n", plla.rate_hz / 1000000);

713
	if (cpu_has_plladiv2()) {
714
		mckr = at91_pmc_read(AT91_PMC_MCKR);
715 716
		plla.rate_hz /= (1 << ((mckr & AT91_PMC_PLLADIV2) >> 12));	/* plla divisor by 2 */
	}
717

718
	if (!cpu_has_pllb() && cpu_has_upll()) {
719 720 721 722
		/* setup UTMI clock as the fourth primary clock
		 * (instead of pllb) */
		utmi_clk.type |= CLK_TYPE_PRIMARY;
		utmi_clk.id = 3;
723
	}
724

725

726 727 728
	/*
	 * USB HS clock init
	 */
729
	if (cpu_has_utmi()) {
730 731 732 733 734
		/*
		 * multiplier is hard-wired to 40
		 * (obtain the USB High Speed 480 MHz when input is 12 MHz)
		 */
		utmi_clk.rate_hz = 40 * utmi_clk.parent->rate_hz;
735 736 737 738

		/* UTMI bias and PLL are managed at the same time */
		if (cpu_has_upll())
			utmi_clk.pmc_mask |= AT91_PMC_BIASEN;
739
	}
740 741 742 743 744 745 746 747 748

	/*
	 * USB FS clock init
	 */
	if (cpu_has_pllb())
		at91_pllb_usbfs_clock_init(main_clock);
	if (cpu_has_upll())
		/* assumes that we choose UPLL for USB and not PLLA */
		at91_upll_usbfs_clock_init(main_clock);
749

750 751 752 753
	/*
	 * MCK and CPU derive from one of those primary clocks.
	 * For now, assume this parentage won't change.
	 */
754
	mckr = at91_pmc_read(AT91_PMC_MCKR);
A
Andrew Victor 已提交
755
	mck.parent = at91_css_to_clk(mckr & AT91_PMC_CSS);
756
	freq = mck.parent->rate_hz;
757
	freq /= pmc_prescaler_divider(mckr);					/* prescale */
758
	if (cpu_is_at91rm9200()) {
759
		mck.rate_hz = freq / (1 + ((mckr & AT91_PMC_MDIV) >> 8));	/* mdiv */
760
	} else if (cpu_is_at91sam9g20()) {
761 762 763 764
		mck.rate_hz = (mckr & AT91_PMC_MDIV) ?
			freq / ((mckr & AT91_PMC_MDIV) >> 7) : freq;	/* mdiv ; (x >> 7) = ((x >> 8) * 2) */
		if (mckr & AT91_PMC_PDIV)
			freq /= 2;		/* processor clock division */
765
	} else if (cpu_has_mdiv3()) {
766 767
		mck.rate_hz = (mckr & AT91_PMC_MDIV) == AT91SAM9_PMC_MDIV_3 ?
			freq / 3 : freq / (1 << ((mckr & AT91_PMC_MDIV) >> 8));	/* mdiv */
768
	} else {
769
		mck.rate_hz = freq / (1 << ((mckr & AT91_PMC_MDIV) >> 8));		/* mdiv */
770
	}
771

772 773 774 775 776 777
	if (cpu_has_alt_prescaler()) {
		/* Programmable clocks can use MCK */
		mck.type |= CLK_TYPE_PRIMARY;
		mck.id = 4;
	}

A
Andrew Victor 已提交
778 779
	/* Register the PMC's standard clocks */
	for (i = 0; i < ARRAY_SIZE(standard_pmc_clocks); i++)
780
		at91_clk_add(standard_pmc_clocks[i]);
A
Andrew Victor 已提交
781

782
	if (cpu_has_pllb())
783
		at91_clk_add(&pllb);
784 785

	if (cpu_has_uhp())
786
		at91_clk_add(&uhpck);
787 788

	if (cpu_has_udpfs())
789
		at91_clk_add(&udpck);
790 791

	if (cpu_has_utmi())
792
		at91_clk_add(&utmi_clk);
793

794 795 796
	/* MCK and CPU clock are "always on" */
	clk_enable(&mck);

797 798 799 800 801
	printk("Clocks: CPU %u MHz, master %u MHz, main %u.%03u MHz\n",
		freq / 1000000, (unsigned) mck.rate_hz / 1000000,
		(unsigned) main_clock / 1000000,
		((unsigned) main_clock % 1000000) / 1000);

A
Andrew Victor 已提交
802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
	return 0;
}

/*
 * Several unused clocks may be active.  Turn them off.
 */
static int __init at91_clock_reset(void)
{
	unsigned long pcdr = 0;
	unsigned long scdr = 0;
	struct clk *clk;

	list_for_each_entry(clk, &clocks, node) {
		if (clk->users > 0)
			continue;

		if (clk->mode == pmc_periph_mode)
			pcdr |= clk->pmc_mask;

		if (clk->mode == pmc_sys_mode)
			scdr |= clk->pmc_mask;

		pr_debug("Clocks: disable unused %s\n", clk->name);
	}
826

827 828
	at91_pmc_write(AT91_PMC_PCDR, pcdr);
	at91_pmc_write(AT91_PMC_SCDR, scdr);
829 830 831

	return 0;
}
A
Andrew Victor 已提交
832
late_initcall(at91_clock_reset);
833 834 835

void at91sam9_idle(void)
{
836
	at91_pmc_write(AT91_PMC_SCDR, AT91_PMC_PCK);
837 838
	cpu_do_idle();
}