smp.c 12.2 KB
Newer Older
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 2004-2008, 2009, 2010 Cavium Networks
7
 */
8
#include <linux/cpu.h>
9 10 11 12 13
#include <linux/delay.h>
#include <linux/smp.h>
#include <linux/interrupt.h>
#include <linux/kernel_stat.h>
#include <linux/sched.h>
14
#include <linux/sched/hotplug.h>
A
Arnd Bergmann 已提交
15
#include <linux/sched/task_stack.h>
16 17
#include <linux/init.h>
#include <linux/export.h>
18 19 20

#include <asm/mmu_context.h>
#include <asm/time.h>
21
#include <asm/setup.h>
22 23 24

#include <asm/octeon/octeon.h>

25 26
#include "octeon_boot.h"

27 28 29
volatile unsigned long octeon_processor_boot = 0xff;
volatile unsigned long octeon_processor_sp;
volatile unsigned long octeon_processor_gp;
S
Steven J. Hill 已提交
30 31 32
#ifdef CONFIG_RELOCATABLE
volatile unsigned long octeon_processor_relocated_kernel_entry;
#endif /* CONFIG_RELOCATABLE */
33

34
#ifdef CONFIG_HOTPLUG_CPU
D
David Daney 已提交
35 36
uint64_t octeon_bootloader_entry_addr;
EXPORT_SYMBOL(octeon_bootloader_entry_addr);
37 38
#endif

S
Steven J. Hill 已提交
39 40
extern void kernel_entry(unsigned long arg1, ...);

41 42 43 44 45 46 47 48 49 50 51
static void octeon_icache_flush(void)
{
	asm volatile ("synci 0($0)\n");
}

static void (*octeon_message_functions[8])(void) = {
	scheduler_ipi,
	generic_smp_call_function_interrupt,
	octeon_icache_flush,
};

52 53
static irqreturn_t mailbox_interrupt(int irq, void *dev_id)
{
54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
	u64 mbox_clrx = CVMX_CIU_MBOX_CLRX(cvmx_get_core_num());
	u64 action;
	int i;

	/*
	 * Make sure the function array initialization remains
	 * correct.
	 */
	BUILD_BUG_ON(SMP_RESCHEDULE_YOURSELF != (1 << 0));
	BUILD_BUG_ON(SMP_CALL_FUNCTION       != (1 << 1));
	BUILD_BUG_ON(SMP_ICACHE_FLUSH        != (1 << 2));

	/*
	 * Load the mailbox register to figure out what we're supposed
	 * to do.
	 */
	action = cvmx_read_csr(mbox_clrx);
71

72 73 74 75
	if (OCTEON_IS_MODEL(OCTEON_CN68XX))
		action &= 0xff;
	else
		action &= 0xffff;
76 77

	/* Clear the mailbox to clear the interrupt */
78
	cvmx_write_csr(mbox_clrx, action);
79

80 81 82
	for (i = 0; i < ARRAY_SIZE(octeon_message_functions) && action;) {
		if (action & 1) {
			void (*fn)(void) = octeon_message_functions[i];
83

84 85 86 87 88 89
			if (fn)
				fn();
		}
		action >>= 1;
		i++;
	}
90 91 92 93 94
	return IRQ_HANDLED;
}

/**
 * Cause the function described by call_data to be executed on the passed
R
Ralf Baechle 已提交
95
 * cpu.	 When the function has finished, increment the finished field of
96 97 98 99 100 101 102 103 104 105 106 107
 * call_data.
 */
void octeon_send_ipi_single(int cpu, unsigned int action)
{
	int coreid = cpu_logical_map(cpu);
	/*
	pr_info("SMP: Mailbox send cpu=%d, coreid=%d, action=%u\n", cpu,
	       coreid, action);
	*/
	cvmx_write_csr(CVMX_CIU_MBOX_SETX(coreid), action);
}

108 109
static inline void octeon_send_ipi_mask(const struct cpumask *mask,
					unsigned int action)
110 111 112
{
	unsigned int i;

113
	for_each_cpu(i, mask)
114 115 116 117
		octeon_send_ipi_single(i, action);
}

/**
118
 * Detect available CPUs, populate cpu_possible_mask
119
 */
120 121 122
static void octeon_smp_hotplug_setup(void)
{
#ifdef CONFIG_HOTPLUG_CPU
D
David Daney 已提交
123 124
	struct linux_app_boot_info *labi;

125 126 127
	if (!setup_max_cpus)
		return;

D
David Daney 已提交
128
	labi = (struct linux_app_boot_info *)PHYS_TO_XKSEG_CACHED(LABI_ADDR_IN_BOOTLOADER);
129 130 131 132
	if (labi->labi_signature != LABI_SIGNATURE) {
		pr_info("The bootloader on this board does not support HOTPLUG_CPU.");
		return;
	}
D
David Daney 已提交
133 134

	octeon_bootloader_entry_addr = labi->InitTLBStart_addr;
135 136 137
#endif
}

138
static void __init octeon_smp_setup(void)
139 140 141 142
{
	const int coreid = cvmx_get_core_num();
	int cpus;
	int id;
143 144
	struct cvmx_sysinfo *sysinfo = cvmx_sysinfo_get();

145
#ifdef CONFIG_HOTPLUG_CPU
146
	int core_mask = octeon_get_boot_coremask();
147 148 149 150 151 152 153 154
	unsigned int num_cores = cvmx_octeon_num_cores();
#endif

	/* The present CPUs are initially just the boot cpu (CPU 0). */
	for (id = 0; id < NR_CPUS; id++) {
		set_cpu_possible(id, id == 0);
		set_cpu_present(id, id == 0);
	}
155 156 157 158

	__cpu_number_map[coreid] = 0;
	__cpu_logical_map[0] = coreid;

159
	/* The present CPUs get the lowest CPU numbers. */
160
	cpus = 1;
161
	for (id = 0; id < NR_CPUS; id++) {
162
		if ((id != coreid) && cvmx_coremask_is_core_set(&sysinfo->core_mask, id)) {
163 164 165 166 167 168 169 170 171 172
			set_cpu_possible(cpus, true);
			set_cpu_present(cpus, true);
			__cpu_number_map[id] = cpus;
			__cpu_logical_map[cpus] = id;
			cpus++;
		}
	}

#ifdef CONFIG_HOTPLUG_CPU
	/*
R
Ralf Baechle 已提交
173 174
	 * The possible CPUs are all those present on the chip.	 We
	 * will assign CPU numbers for possible cores as well.	Cores
175 176
	 * are always consecutively numberd from 0.
	 */
177 178
	for (id = 0; setup_max_cpus && octeon_bootloader_entry_addr &&
		     id < num_cores && id < NR_CPUS; id++) {
179 180
		if (!(core_mask & (1 << id))) {
			set_cpu_possible(cpus, true);
181 182 183 184 185
			__cpu_number_map[id] = cpus;
			__cpu_logical_map[cpus] = id;
			cpus++;
		}
	}
186
#endif
187 188

	octeon_smp_hotplug_setup();
189 190
}

S
Steven J. Hill 已提交
191 192 193 194 195 196 197 198 199 200 201 202 203

#ifdef CONFIG_RELOCATABLE
int plat_post_relocation(long offset)
{
	unsigned long entry = (unsigned long)kernel_entry;

	/* Send secondaries into relocated kernel */
	octeon_processor_relocated_kernel_entry = entry + offset;

	return 0;
}
#endif /* CONFIG_RELOCATABLE */

204 205 206 207
/**
 * Firmware CPU startup hook
 *
 */
208
static int octeon_boot_secondary(int cpu, struct task_struct *idle)
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
{
	int count;

	pr_info("SMP: Booting CPU%02d (CoreId %2d)...\n", cpu,
		cpu_logical_map(cpu));

	octeon_processor_sp = __KSTK_TOS(idle);
	octeon_processor_gp = (unsigned long)(task_thread_info(idle));
	octeon_processor_boot = cpu_logical_map(cpu);
	mb();

	count = 10000;
	while (octeon_processor_sp && count) {
		/* Waiting for processor to get the SP and GP */
		udelay(1);
		count--;
	}
226
	if (count == 0) {
227
		pr_err("Secondary boot timeout\n");
228 229 230 231
		return -ETIMEDOUT;
	}

	return 0;
232 233 234 235 236 237
}

/**
 * After we've done initial boot, this function is called to allow the
 * board code to clean up state, if needed
 */
238
static void octeon_init_secondary(void)
239
{
D
David Daney 已提交
240
	unsigned int sr;
241

D
David Daney 已提交
242 243 244 245
	sr = set_c0_status(ST0_BEV);
	write_c0_ebase((u32)ebase);
	write_c0_status(sr);

246 247
	octeon_check_cpu_bist();
	octeon_init_cvmcount();
248 249

	octeon_irq_setup_secondary();
250 251 252 253 254 255
}

/**
 * Callout to firmware before smp_init
 *
 */
256
static void __init octeon_prepare_cpus(unsigned int max_cpus)
257
{
258 259 260 261 262
	/*
	 * Only the low order mailbox bits are used for IPIs, leave
	 * the other bits alone.
	 */
	cvmx_write_csr(CVMX_CIU_MBOX_CLRX(cvmx_get_core_num()), 0xffff);
263 264 265
	if (request_irq(OCTEON_IRQ_MBOX0, mailbox_interrupt,
			IRQF_PERCPU | IRQF_NO_THREAD, "SMP-IPI",
			mailbox_interrupt)) {
266
		panic("Cannot request_irq(OCTEON_IRQ_MBOX0)");
267 268 269 270 271 272 273 274 275 276 277 278 279
	}
}

/**
 * Last chance for the board code to finish SMP initialization before
 * the CPU is "online".
 */
static void octeon_smp_finish(void)
{
	octeon_user_io_init();

	/* to generate the first CPU timer interrupt */
	write_c0_compare(read_c0_count() + mips_hpt_frequency / HZ);
280
	local_irq_enable();
281 282
}

283 284 285 286 287 288 289 290 291 292 293 294
#ifdef CONFIG_HOTPLUG_CPU

/* State of each CPU. */
DEFINE_PER_CPU(int, cpu_state);

static int octeon_cpu_disable(void)
{
	unsigned int cpu = smp_processor_id();

	if (cpu == 0)
		return -EBUSY;

295 296 297
	if (!octeon_bootloader_entry_addr)
		return -ENOTSUPP;

298
	set_cpu_online(cpu, false);
299
	calculate_cpu_foreign_map();
300
	octeon_fixup_irqs();
301

302
	__flush_cache_all();
303 304 305 306 307 308 309 310
	local_flush_tlb_all();

	return 0;
}

static void octeon_cpu_die(unsigned int cpu)
{
	int coreid = cpu_logical_map(cpu);
D
David Daney 已提交
311 312
	uint32_t mask, new_mask;
	const struct cvmx_bootmem_named_block_desc *block_desc;
313 314 315 316 317 318 319 320

	while (per_cpu(cpu_state, cpu) != CPU_DEAD)
		cpu_relax();

	/*
	 * This is a bit complicated strategics of getting/settig available
	 * cores mask, copied from bootloader
	 */
D
David Daney 已提交
321 322

	mask = 1 << coreid;
323 324 325 326
	/* LINUX_APP_BOOT_BLOCK is initialized in bootoct binary */
	block_desc = cvmx_bootmem_find_named_block(LINUX_APP_BOOT_BLOCK_NAME);

	if (!block_desc) {
D
David Daney 已提交
327
		struct linux_app_boot_info *labi;
328

D
David Daney 已提交
329
		labi = (struct linux_app_boot_info *)PHYS_TO_XKSEG_CACHED(LABI_ADDR_IN_BOOTLOADER);
330

D
David Daney 已提交
331 332 333 334 335 336 337
		labi->avail_coremask |= mask;
		new_mask = labi->avail_coremask;
	} else {		       /* alternative, already initialized */
		uint32_t *p = (uint32_t *)PHYS_TO_XKSEG_CACHED(block_desc->base_addr +
							       AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK);
		*p |= mask;
		new_mask = *p;
338 339
	}

D
David Daney 已提交
340 341
	pr_info("Reset core %d. Available Coremask = 0x%x \n", coreid, new_mask);
	mb();
342 343 344 345 346 347
	cvmx_write_csr(CVMX_CIU_PP_RST, 1 << coreid);
	cvmx_write_csr(CVMX_CIU_PP_RST, 0);
}

void play_dead(void)
{
D
David Daney 已提交
348
	int cpu = cpu_number_map(cvmx_get_core_num());
349 350 351

	idle_task_exit();
	octeon_processor_boot = 0xff;
D
David Daney 已提交
352 353 354
	per_cpu(cpu_state, cpu) = CPU_DEAD;

	mb();
355 356 357 358 359 360 361

	while (1)	/* core will be reset here */
		;
}

static void start_after_reset(void)
{
R
Ralf Baechle 已提交
362
	kernel_entry(0, 0, 0);	/* set a2 = 0 for secondary core */
363 364
}

D
David Daney 已提交
365
static int octeon_update_boot_vector(unsigned int cpu)
366 367 368
{

	int coreid = cpu_logical_map(cpu);
D
David Daney 已提交
369 370
	uint32_t avail_coremask;
	const struct cvmx_bootmem_named_block_desc *block_desc;
371
	struct boot_init_vector *boot_vect =
D
David Daney 已提交
372
		(struct boot_init_vector *)PHYS_TO_XKSEG_CACHED(BOOTLOADER_BOOT_VECTOR);
373 374 375 376

	block_desc = cvmx_bootmem_find_named_block(LINUX_APP_BOOT_BLOCK_NAME);

	if (!block_desc) {
D
David Daney 已提交
377 378 379 380 381 382
		struct linux_app_boot_info *labi;

		labi = (struct linux_app_boot_info *)PHYS_TO_XKSEG_CACHED(LABI_ADDR_IN_BOOTLOADER);

		avail_coremask = labi->avail_coremask;
		labi->avail_coremask &= ~(1 << coreid);
383
	} else {		       /* alternative, already initialized */
D
David Daney 已提交
384 385
		avail_coremask = *(uint32_t *)PHYS_TO_XKSEG_CACHED(
			block_desc->base_addr + AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK);
386 387 388
	}

	if (!(avail_coremask & (1 << coreid))) {
389
		/* core not available, assume, that caught by simple-executive */
390 391 392 393 394 395
		cvmx_write_csr(CVMX_CIU_PP_RST, 1 << coreid);
		cvmx_write_csr(CVMX_CIU_PP_RST, 0);
	}

	boot_vect[coreid].app_start_func_addr =
		(uint32_t) (unsigned long) start_after_reset;
D
David Daney 已提交
396
	boot_vect[coreid].code_addr = octeon_bootloader_entry_addr;
397

D
David Daney 已提交
398
	mb();
399 400 401 402 403 404

	cvmx_write_csr(CVMX_CIU_NMI, (1 << coreid) & avail_coremask);

	return 0;
}

405
static int register_cavium_notifier(void)
406
{
407 408 409
	return cpuhp_setup_state_nocalls(CPUHP_MIPS_SOC_PREPARE,
					 "mips/cavium:prepare",
					 octeon_update_boot_vector, NULL);
410 411 412
}
late_initcall(register_cavium_notifier);

R
Ralf Baechle 已提交
413
#endif	/* CONFIG_HOTPLUG_CPU */
414

M
Matt Redfearn 已提交
415
const struct plat_smp_ops octeon_smp_ops = {
416 417 418 419 420 421 422
	.send_ipi_single	= octeon_send_ipi_single,
	.send_ipi_mask		= octeon_send_ipi_mask,
	.init_secondary		= octeon_init_secondary,
	.smp_finish		= octeon_smp_finish,
	.boot_secondary		= octeon_boot_secondary,
	.smp_setup		= octeon_smp_setup,
	.prepare_cpus		= octeon_prepare_cpus,
423 424 425 426
#ifdef CONFIG_HOTPLUG_CPU
	.cpu_disable		= octeon_cpu_disable,
	.cpu_die		= octeon_cpu_die,
#endif
427
};
428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491

static irqreturn_t octeon_78xx_reched_interrupt(int irq, void *dev_id)
{
	scheduler_ipi();
	return IRQ_HANDLED;
}

static irqreturn_t octeon_78xx_call_function_interrupt(int irq, void *dev_id)
{
	generic_smp_call_function_interrupt();
	return IRQ_HANDLED;
}

static irqreturn_t octeon_78xx_icache_flush_interrupt(int irq, void *dev_id)
{
	octeon_icache_flush();
	return IRQ_HANDLED;
}

/*
 * Callout to firmware before smp_init
 */
static void octeon_78xx_prepare_cpus(unsigned int max_cpus)
{
	if (request_irq(OCTEON_IRQ_MBOX0 + 0,
			octeon_78xx_reched_interrupt,
			IRQF_PERCPU | IRQF_NO_THREAD, "Scheduler",
			octeon_78xx_reched_interrupt)) {
		panic("Cannot request_irq for SchedulerIPI");
	}
	if (request_irq(OCTEON_IRQ_MBOX0 + 1,
			octeon_78xx_call_function_interrupt,
			IRQF_PERCPU | IRQF_NO_THREAD, "SMP-Call",
			octeon_78xx_call_function_interrupt)) {
		panic("Cannot request_irq for SMP-Call");
	}
	if (request_irq(OCTEON_IRQ_MBOX0 + 2,
			octeon_78xx_icache_flush_interrupt,
			IRQF_PERCPU | IRQF_NO_THREAD, "ICache-Flush",
			octeon_78xx_icache_flush_interrupt)) {
		panic("Cannot request_irq for ICache-Flush");
	}
}

static void octeon_78xx_send_ipi_single(int cpu, unsigned int action)
{
	int i;

	for (i = 0; i < 8; i++) {
		if (action & 1)
			octeon_ciu3_mbox_send(cpu, i);
		action >>= 1;
	}
}

static void octeon_78xx_send_ipi_mask(const struct cpumask *mask,
				      unsigned int action)
{
	unsigned int cpu;

	for_each_cpu(cpu, mask)
		octeon_78xx_send_ipi_single(cpu, action);
}

M
Matt Redfearn 已提交
492
static const struct plat_smp_ops octeon_78xx_smp_ops = {
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
	.send_ipi_single	= octeon_78xx_send_ipi_single,
	.send_ipi_mask		= octeon_78xx_send_ipi_mask,
	.init_secondary		= octeon_init_secondary,
	.smp_finish		= octeon_smp_finish,
	.boot_secondary		= octeon_boot_secondary,
	.smp_setup		= octeon_smp_setup,
	.prepare_cpus		= octeon_78xx_prepare_cpus,
#ifdef CONFIG_HOTPLUG_CPU
	.cpu_disable		= octeon_cpu_disable,
	.cpu_die		= octeon_cpu_die,
#endif
};

void __init octeon_setup_smp(void)
{
M
Matt Redfearn 已提交
508
	const struct plat_smp_ops *ops;
509 510 511 512 513 514 515 516

	if (octeon_has_feature(OCTEON_FEATURE_CIU3))
		ops = &octeon_78xx_smp_ops;
	else
		ops = &octeon_smp_ops;

	register_smp_ops(ops);
}