smp.c 12.0 KB
Newer Older
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 2004-2008, 2009, 2010 Cavium Networks
7
 */
8
#include <linux/cpu.h>
9 10 11 12 13
#include <linux/delay.h>
#include <linux/smp.h>
#include <linux/interrupt.h>
#include <linux/kernel_stat.h>
#include <linux/sched.h>
14 15
#include <linux/init.h>
#include <linux/export.h>
16 17 18

#include <asm/mmu_context.h>
#include <asm/time.h>
19
#include <asm/setup.h>
20 21 22

#include <asm/octeon/octeon.h>

23 24
#include "octeon_boot.h"

25 26 27
volatile unsigned long octeon_processor_boot = 0xff;
volatile unsigned long octeon_processor_sp;
volatile unsigned long octeon_processor_gp;
S
Steven J. Hill 已提交
28 29 30
#ifdef CONFIG_RELOCATABLE
volatile unsigned long octeon_processor_relocated_kernel_entry;
#endif /* CONFIG_RELOCATABLE */
31

32
#ifdef CONFIG_HOTPLUG_CPU
D
David Daney 已提交
33 34
uint64_t octeon_bootloader_entry_addr;
EXPORT_SYMBOL(octeon_bootloader_entry_addr);
35 36
#endif

S
Steven J. Hill 已提交
37 38
extern void kernel_entry(unsigned long arg1, ...);

39 40 41 42 43 44 45 46 47 48 49
static void octeon_icache_flush(void)
{
	asm volatile ("synci 0($0)\n");
}

static void (*octeon_message_functions[8])(void) = {
	scheduler_ipi,
	generic_smp_call_function_interrupt,
	octeon_icache_flush,
};

50 51
static irqreturn_t mailbox_interrupt(int irq, void *dev_id)
{
52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
	u64 mbox_clrx = CVMX_CIU_MBOX_CLRX(cvmx_get_core_num());
	u64 action;
	int i;

	/*
	 * Make sure the function array initialization remains
	 * correct.
	 */
	BUILD_BUG_ON(SMP_RESCHEDULE_YOURSELF != (1 << 0));
	BUILD_BUG_ON(SMP_CALL_FUNCTION       != (1 << 1));
	BUILD_BUG_ON(SMP_ICACHE_FLUSH        != (1 << 2));

	/*
	 * Load the mailbox register to figure out what we're supposed
	 * to do.
	 */
	action = cvmx_read_csr(mbox_clrx);
69

70 71 72 73
	if (OCTEON_IS_MODEL(OCTEON_CN68XX))
		action &= 0xff;
	else
		action &= 0xffff;
74 75

	/* Clear the mailbox to clear the interrupt */
76
	cvmx_write_csr(mbox_clrx, action);
77

78 79 80
	for (i = 0; i < ARRAY_SIZE(octeon_message_functions) && action;) {
		if (action & 1) {
			void (*fn)(void) = octeon_message_functions[i];
81

82 83 84 85 86 87
			if (fn)
				fn();
		}
		action >>= 1;
		i++;
	}
88 89 90 91 92
	return IRQ_HANDLED;
}

/**
 * Cause the function described by call_data to be executed on the passed
R
Ralf Baechle 已提交
93
 * cpu.	 When the function has finished, increment the finished field of
94 95 96 97 98 99 100 101 102 103 104 105
 * call_data.
 */
void octeon_send_ipi_single(int cpu, unsigned int action)
{
	int coreid = cpu_logical_map(cpu);
	/*
	pr_info("SMP: Mailbox send cpu=%d, coreid=%d, action=%u\n", cpu,
	       coreid, action);
	*/
	cvmx_write_csr(CVMX_CIU_MBOX_SETX(coreid), action);
}

106 107
static inline void octeon_send_ipi_mask(const struct cpumask *mask,
					unsigned int action)
108 109 110
{
	unsigned int i;

111
	for_each_cpu(i, mask)
112 113 114 115
		octeon_send_ipi_single(i, action);
}

/**
116
 * Detect available CPUs, populate cpu_possible_mask
117
 */
118 119 120
static void octeon_smp_hotplug_setup(void)
{
#ifdef CONFIG_HOTPLUG_CPU
D
David Daney 已提交
121 122
	struct linux_app_boot_info *labi;

123 124 125
	if (!setup_max_cpus)
		return;

D
David Daney 已提交
126
	labi = (struct linux_app_boot_info *)PHYS_TO_XKSEG_CACHED(LABI_ADDR_IN_BOOTLOADER);
127 128 129 130
	if (labi->labi_signature != LABI_SIGNATURE) {
		pr_info("The bootloader on this board does not support HOTPLUG_CPU.");
		return;
	}
D
David Daney 已提交
131 132

	octeon_bootloader_entry_addr = labi->InitTLBStart_addr;
133 134 135
#endif
}

136
static void __init octeon_smp_setup(void)
137 138 139 140
{
	const int coreid = cvmx_get_core_num();
	int cpus;
	int id;
141 142
	struct cvmx_sysinfo *sysinfo = cvmx_sysinfo_get();

143
#ifdef CONFIG_HOTPLUG_CPU
144
	int core_mask = octeon_get_boot_coremask();
145 146 147 148 149 150 151 152
	unsigned int num_cores = cvmx_octeon_num_cores();
#endif

	/* The present CPUs are initially just the boot cpu (CPU 0). */
	for (id = 0; id < NR_CPUS; id++) {
		set_cpu_possible(id, id == 0);
		set_cpu_present(id, id == 0);
	}
153 154 155 156

	__cpu_number_map[coreid] = 0;
	__cpu_logical_map[0] = coreid;

157
	/* The present CPUs get the lowest CPU numbers. */
158
	cpus = 1;
159
	for (id = 0; id < NR_CPUS; id++) {
160
		if ((id != coreid) && cvmx_coremask_is_core_set(&sysinfo->core_mask, id)) {
161 162 163 164 165 166 167 168 169 170
			set_cpu_possible(cpus, true);
			set_cpu_present(cpus, true);
			__cpu_number_map[id] = cpus;
			__cpu_logical_map[cpus] = id;
			cpus++;
		}
	}

#ifdef CONFIG_HOTPLUG_CPU
	/*
R
Ralf Baechle 已提交
171 172
	 * The possible CPUs are all those present on the chip.	 We
	 * will assign CPU numbers for possible cores as well.	Cores
173 174
	 * are always consecutively numberd from 0.
	 */
175 176
	for (id = 0; setup_max_cpus && octeon_bootloader_entry_addr &&
		     id < num_cores && id < NR_CPUS; id++) {
177 178
		if (!(core_mask & (1 << id))) {
			set_cpu_possible(cpus, true);
179 180 181 182 183
			__cpu_number_map[id] = cpus;
			__cpu_logical_map[cpus] = id;
			cpus++;
		}
	}
184
#endif
185 186

	octeon_smp_hotplug_setup();
187 188
}

S
Steven J. Hill 已提交
189 190 191 192 193 194 195 196 197 198 199 200 201

#ifdef CONFIG_RELOCATABLE
int plat_post_relocation(long offset)
{
	unsigned long entry = (unsigned long)kernel_entry;

	/* Send secondaries into relocated kernel */
	octeon_processor_relocated_kernel_entry = entry + offset;

	return 0;
}
#endif /* CONFIG_RELOCATABLE */

202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
/**
 * Firmware CPU startup hook
 *
 */
static void octeon_boot_secondary(int cpu, struct task_struct *idle)
{
	int count;

	pr_info("SMP: Booting CPU%02d (CoreId %2d)...\n", cpu,
		cpu_logical_map(cpu));

	octeon_processor_sp = __KSTK_TOS(idle);
	octeon_processor_gp = (unsigned long)(task_thread_info(idle));
	octeon_processor_boot = cpu_logical_map(cpu);
	mb();

	count = 10000;
	while (octeon_processor_sp && count) {
		/* Waiting for processor to get the SP and GP */
		udelay(1);
		count--;
	}
	if (count == 0)
		pr_err("Secondary boot timeout\n");
}

/**
 * After we've done initial boot, this function is called to allow the
 * board code to clean up state, if needed
 */
232
static void octeon_init_secondary(void)
233
{
D
David Daney 已提交
234
	unsigned int sr;
235

D
David Daney 已提交
236 237 238 239
	sr = set_c0_status(ST0_BEV);
	write_c0_ebase((u32)ebase);
	write_c0_status(sr);

240 241
	octeon_check_cpu_bist();
	octeon_init_cvmcount();
242 243

	octeon_irq_setup_secondary();
244 245 246 247 248 249
}

/**
 * Callout to firmware before smp_init
 *
 */
250
static void __init octeon_prepare_cpus(unsigned int max_cpus)
251
{
252 253 254 255 256
	/*
	 * Only the low order mailbox bits are used for IPIs, leave
	 * the other bits alone.
	 */
	cvmx_write_csr(CVMX_CIU_MBOX_CLRX(cvmx_get_core_num()), 0xffff);
257 258 259
	if (request_irq(OCTEON_IRQ_MBOX0, mailbox_interrupt,
			IRQF_PERCPU | IRQF_NO_THREAD, "SMP-IPI",
			mailbox_interrupt)) {
260
		panic("Cannot request_irq(OCTEON_IRQ_MBOX0)");
261 262 263 264 265 266 267 268 269 270 271 272 273
	}
}

/**
 * Last chance for the board code to finish SMP initialization before
 * the CPU is "online".
 */
static void octeon_smp_finish(void)
{
	octeon_user_io_init();

	/* to generate the first CPU timer interrupt */
	write_c0_compare(read_c0_count() + mips_hpt_frequency / HZ);
274
	local_irq_enable();
275 276
}

277 278 279 280 281 282 283 284 285 286 287 288
#ifdef CONFIG_HOTPLUG_CPU

/* State of each CPU. */
DEFINE_PER_CPU(int, cpu_state);

static int octeon_cpu_disable(void)
{
	unsigned int cpu = smp_processor_id();

	if (cpu == 0)
		return -EBUSY;

289 290 291
	if (!octeon_bootloader_entry_addr)
		return -ENOTSUPP;

292
	set_cpu_online(cpu, false);
293
	calculate_cpu_foreign_map();
294
	octeon_fixup_irqs();
295

296
	__flush_cache_all();
297 298 299 300 301 302 303 304
	local_flush_tlb_all();

	return 0;
}

static void octeon_cpu_die(unsigned int cpu)
{
	int coreid = cpu_logical_map(cpu);
D
David Daney 已提交
305 306
	uint32_t mask, new_mask;
	const struct cvmx_bootmem_named_block_desc *block_desc;
307 308 309 310 311 312 313 314

	while (per_cpu(cpu_state, cpu) != CPU_DEAD)
		cpu_relax();

	/*
	 * This is a bit complicated strategics of getting/settig available
	 * cores mask, copied from bootloader
	 */
D
David Daney 已提交
315 316

	mask = 1 << coreid;
317 318 319 320
	/* LINUX_APP_BOOT_BLOCK is initialized in bootoct binary */
	block_desc = cvmx_bootmem_find_named_block(LINUX_APP_BOOT_BLOCK_NAME);

	if (!block_desc) {
D
David Daney 已提交
321
		struct linux_app_boot_info *labi;
322

D
David Daney 已提交
323
		labi = (struct linux_app_boot_info *)PHYS_TO_XKSEG_CACHED(LABI_ADDR_IN_BOOTLOADER);
324

D
David Daney 已提交
325 326 327 328 329 330 331
		labi->avail_coremask |= mask;
		new_mask = labi->avail_coremask;
	} else {		       /* alternative, already initialized */
		uint32_t *p = (uint32_t *)PHYS_TO_XKSEG_CACHED(block_desc->base_addr +
							       AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK);
		*p |= mask;
		new_mask = *p;
332 333
	}

D
David Daney 已提交
334 335
	pr_info("Reset core %d. Available Coremask = 0x%x \n", coreid, new_mask);
	mb();
336 337 338 339 340 341
	cvmx_write_csr(CVMX_CIU_PP_RST, 1 << coreid);
	cvmx_write_csr(CVMX_CIU_PP_RST, 0);
}

void play_dead(void)
{
D
David Daney 已提交
342
	int cpu = cpu_number_map(cvmx_get_core_num());
343 344 345

	idle_task_exit();
	octeon_processor_boot = 0xff;
D
David Daney 已提交
346 347 348
	per_cpu(cpu_state, cpu) = CPU_DEAD;

	mb();
349 350 351 352 353 354 355

	while (1)	/* core will be reset here */
		;
}

static void start_after_reset(void)
{
R
Ralf Baechle 已提交
356
	kernel_entry(0, 0, 0);	/* set a2 = 0 for secondary core */
357 358
}

D
David Daney 已提交
359
static int octeon_update_boot_vector(unsigned int cpu)
360 361 362
{

	int coreid = cpu_logical_map(cpu);
D
David Daney 已提交
363 364
	uint32_t avail_coremask;
	const struct cvmx_bootmem_named_block_desc *block_desc;
365
	struct boot_init_vector *boot_vect =
D
David Daney 已提交
366
		(struct boot_init_vector *)PHYS_TO_XKSEG_CACHED(BOOTLOADER_BOOT_VECTOR);
367 368 369 370

	block_desc = cvmx_bootmem_find_named_block(LINUX_APP_BOOT_BLOCK_NAME);

	if (!block_desc) {
D
David Daney 已提交
371 372 373 374 375 376
		struct linux_app_boot_info *labi;

		labi = (struct linux_app_boot_info *)PHYS_TO_XKSEG_CACHED(LABI_ADDR_IN_BOOTLOADER);

		avail_coremask = labi->avail_coremask;
		labi->avail_coremask &= ~(1 << coreid);
377
	} else {		       /* alternative, already initialized */
D
David Daney 已提交
378 379
		avail_coremask = *(uint32_t *)PHYS_TO_XKSEG_CACHED(
			block_desc->base_addr + AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK);
380 381 382
	}

	if (!(avail_coremask & (1 << coreid))) {
383
		/* core not available, assume, that caught by simple-executive */
384 385 386 387 388 389
		cvmx_write_csr(CVMX_CIU_PP_RST, 1 << coreid);
		cvmx_write_csr(CVMX_CIU_PP_RST, 0);
	}

	boot_vect[coreid].app_start_func_addr =
		(uint32_t) (unsigned long) start_after_reset;
D
David Daney 已提交
390
	boot_vect[coreid].code_addr = octeon_bootloader_entry_addr;
391

D
David Daney 已提交
392
	mb();
393 394 395 396 397 398

	cvmx_write_csr(CVMX_CIU_NMI, (1 << coreid) & avail_coremask);

	return 0;
}

399
static int register_cavium_notifier(void)
400
{
401 402 403
	return cpuhp_setup_state_nocalls(CPUHP_MIPS_SOC_PREPARE,
					 "mips/cavium:prepare",
					 octeon_update_boot_vector, NULL);
404 405 406
}
late_initcall(register_cavium_notifier);

R
Ralf Baechle 已提交
407
#endif	/* CONFIG_HOTPLUG_CPU */
408

409 410 411 412 413 414 415 416
struct plat_smp_ops octeon_smp_ops = {
	.send_ipi_single	= octeon_send_ipi_single,
	.send_ipi_mask		= octeon_send_ipi_mask,
	.init_secondary		= octeon_init_secondary,
	.smp_finish		= octeon_smp_finish,
	.boot_secondary		= octeon_boot_secondary,
	.smp_setup		= octeon_smp_setup,
	.prepare_cpus		= octeon_prepare_cpus,
417 418 419 420
#ifdef CONFIG_HOTPLUG_CPU
	.cpu_disable		= octeon_cpu_disable,
	.cpu_die		= octeon_cpu_die,
#endif
421
};
422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510

static irqreturn_t octeon_78xx_reched_interrupt(int irq, void *dev_id)
{
	scheduler_ipi();
	return IRQ_HANDLED;
}

static irqreturn_t octeon_78xx_call_function_interrupt(int irq, void *dev_id)
{
	generic_smp_call_function_interrupt();
	return IRQ_HANDLED;
}

static irqreturn_t octeon_78xx_icache_flush_interrupt(int irq, void *dev_id)
{
	octeon_icache_flush();
	return IRQ_HANDLED;
}

/*
 * Callout to firmware before smp_init
 */
static void octeon_78xx_prepare_cpus(unsigned int max_cpus)
{
	if (request_irq(OCTEON_IRQ_MBOX0 + 0,
			octeon_78xx_reched_interrupt,
			IRQF_PERCPU | IRQF_NO_THREAD, "Scheduler",
			octeon_78xx_reched_interrupt)) {
		panic("Cannot request_irq for SchedulerIPI");
	}
	if (request_irq(OCTEON_IRQ_MBOX0 + 1,
			octeon_78xx_call_function_interrupt,
			IRQF_PERCPU | IRQF_NO_THREAD, "SMP-Call",
			octeon_78xx_call_function_interrupt)) {
		panic("Cannot request_irq for SMP-Call");
	}
	if (request_irq(OCTEON_IRQ_MBOX0 + 2,
			octeon_78xx_icache_flush_interrupt,
			IRQF_PERCPU | IRQF_NO_THREAD, "ICache-Flush",
			octeon_78xx_icache_flush_interrupt)) {
		panic("Cannot request_irq for ICache-Flush");
	}
}

static void octeon_78xx_send_ipi_single(int cpu, unsigned int action)
{
	int i;

	for (i = 0; i < 8; i++) {
		if (action & 1)
			octeon_ciu3_mbox_send(cpu, i);
		action >>= 1;
	}
}

static void octeon_78xx_send_ipi_mask(const struct cpumask *mask,
				      unsigned int action)
{
	unsigned int cpu;

	for_each_cpu(cpu, mask)
		octeon_78xx_send_ipi_single(cpu, action);
}

static struct plat_smp_ops octeon_78xx_smp_ops = {
	.send_ipi_single	= octeon_78xx_send_ipi_single,
	.send_ipi_mask		= octeon_78xx_send_ipi_mask,
	.init_secondary		= octeon_init_secondary,
	.smp_finish		= octeon_smp_finish,
	.boot_secondary		= octeon_boot_secondary,
	.smp_setup		= octeon_smp_setup,
	.prepare_cpus		= octeon_78xx_prepare_cpus,
#ifdef CONFIG_HOTPLUG_CPU
	.cpu_disable		= octeon_cpu_disable,
	.cpu_die		= octeon_cpu_die,
#endif
};

void __init octeon_setup_smp(void)
{
	struct plat_smp_ops *ops;

	if (octeon_has_feature(OCTEON_FEATURE_CIU3))
		ops = &octeon_78xx_smp_ops;
	else
		ops = &octeon_smp_ops;

	register_smp_ops(ops);
}