probe.c 5.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * arch/sh/kernel/cpu/sh4/probe.c
 *
 * CPU Subtype Probing for SH-4.
 *
6
 * Copyright (C) 2001 - 2006  Paul Mundt
L
Linus Torvalds 已提交
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 * Copyright (C) 2003  Richard Curnow
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 */

#include <linux/init.h>
#include <asm/processor.h>
#include <asm/cache.h>
#include <asm/io.h>

int __init detect_cpu_and_cache_system(void)
{
	unsigned long pvr, prr, cvr;
	unsigned long size;

	static unsigned long sizes[16] = {
		[1] = (1 << 12),
		[2] = (1 << 13),
		[4] = (1 << 14),
		[8] = (1 << 15),
		[9] = (1 << 16)
	};

32
	pvr = (ctrl_inl(CCN_PVR) >> 8) & 0xffffff;
L
Linus Torvalds 已提交
33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
	prr = (ctrl_inl(CCN_PRR) >> 4) & 0xff;
	cvr = (ctrl_inl(CCN_CVR));

	/*
	 * Setup some sane SH-4 defaults for the icache
	 */
	cpu_data->icache.way_incr	= (1 << 13);
	cpu_data->icache.entry_shift	= 5;
	cpu_data->icache.entry_mask	= 0x1fe0;
	cpu_data->icache.sets		= 256;
	cpu_data->icache.ways		= 1;
	cpu_data->icache.linesz		= L1_CACHE_BYTES;

	/*
	 * And again for the dcache ..
	 */
	cpu_data->dcache.way_incr	= (1 << 14);
	cpu_data->dcache.entry_shift	= 5;
	cpu_data->dcache.entry_mask	= 0x3fe0;
	cpu_data->dcache.sets		= 512;
	cpu_data->dcache.ways		= 1;
	cpu_data->dcache.linesz		= L1_CACHE_BYTES;

56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
	/*
	 * Setup some generic flags we can probe
	 * (L2 and DSP detection only work on SH-4A)
	 */
	if (((pvr >> 16) & 0xff) == 0x10) {
		if ((cvr & 0x02000000) == 0)
			cpu_data->flags |= CPU_HAS_L2_CACHE;
		if ((cvr & 0x10000000) == 0)
			cpu_data->flags |= CPU_HAS_DSP;

		cpu_data->flags |= CPU_HAS_LLSC;
	}

	/* FPU detection works for everyone */
	if ((cvr & 0x20000000) == 1)
		cpu_data->flags |= CPU_HAS_FPU;

	/* Mask off the upper chip ID */
	pvr &= 0xffff;

L
Linus Torvalds 已提交
76 77 78 79 80 81 82
	/*
	 * Probe the underlying processor version/revision and
	 * adjust cpu_data setup accordingly.
	 */
	switch (pvr) {
	case 0x205:
		cpu_data->type = CPU_SH7750;
83 84
		cpu_data->flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
				   CPU_HAS_PERF_COUNTER | CPU_HAS_PTEA;
L
Linus Torvalds 已提交
85 86 87
		break;
	case 0x206:
		cpu_data->type = CPU_SH7750S;
88 89
		cpu_data->flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
				   CPU_HAS_PERF_COUNTER | CPU_HAS_PTEA;
L
Linus Torvalds 已提交
90 91 92
		break;
	case 0x1100:
		cpu_data->type = CPU_SH7751;
93
		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
L
Linus Torvalds 已提交
94 95 96 97 98
		break;
	case 0x2000:
		cpu_data->type = CPU_SH73180;
		cpu_data->icache.ways = 4;
		cpu_data->dcache.ways = 4;
99
		cpu_data->flags |= CPU_HAS_LLSC;
L
Linus Torvalds 已提交
100
		break;
101 102 103 104 105
	case 0x2001:
	case 0x2004:
		cpu_data->type = CPU_SH7770;
		cpu_data->icache.ways = 4;
		cpu_data->dcache.ways = 4;
106

107
		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_LLSC;
108 109 110 111 112 113 114
		break;
	case 0x2006:
	case 0x200A:
		if (prr == 0x61)
			cpu_data->type = CPU_SH7781;
		else
			cpu_data->type = CPU_SH7780;
115

116 117
		cpu_data->icache.ways = 4;
		cpu_data->dcache.ways = 4;
118

119 120
		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER |
				   CPU_HAS_LLSC;
121
		break;
122 123 124 125 126
	case 0x3000:
	case 0x3003:
		cpu_data->type = CPU_SH7343;
		cpu_data->icache.ways = 4;
		cpu_data->dcache.ways = 4;
127
		cpu_data->flags |= CPU_HAS_LLSC;
128
		break;
L
Linus Torvalds 已提交
129 130
	case 0x8000:
		cpu_data->type = CPU_ST40RA;
131
		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
L
Linus Torvalds 已提交
132 133 134
		break;
	case 0x8100:
		cpu_data->type = CPU_ST40GX1;
135
		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
L
Linus Torvalds 已提交
136 137 138 139 140
		break;
	case 0x700:
		cpu_data->type = CPU_SH4_501;
		cpu_data->icache.ways = 2;
		cpu_data->dcache.ways = 2;
141
		cpu_data->flags |= CPU_HAS_PTEA;
L
Linus Torvalds 已提交
142 143 144 145 146
		break;
	case 0x600:
		cpu_data->type = CPU_SH4_202;
		cpu_data->icache.ways = 2;
		cpu_data->dcache.ways = 2;
147
		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
L
Linus Torvalds 已提交
148 149 150
		break;
	case 0x500 ... 0x501:
		switch (prr) {
151 152 153 154 155 156 157 158 159
		case 0x10:
			cpu_data->type = CPU_SH7750R;
			break;
		case 0x11:
			cpu_data->type = CPU_SH7751R;
			break;
		case 0x50 ... 0x5f:
			cpu_data->type = CPU_SH7760;
			break;
L
Linus Torvalds 已提交
160 161 162 163 164
		}

		cpu_data->icache.ways = 2;
		cpu_data->dcache.ways = 2;

165 166
		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;

L
Linus Torvalds 已提交
167 168 169 170 171 172
		break;
	default:
		cpu_data->type = CPU_SH_NONE;
		break;
	}

173 174 175 176 177
#ifdef CONFIG_SH_DIRECT_MAPPED
	cpu_data->icache.ways = 1;
	cpu_data->dcache.ways = 1;
#endif

L
Linus Torvalds 已提交
178 179 180 181 182 183 184 185 186 187 188 189
	/*
	 * On anything that's not a direct-mapped cache, look to the CVR
	 * for I/D-cache specifics.
	 */
	if (cpu_data->icache.ways > 1) {
		size = sizes[(cvr >> 20) & 0xf];
		cpu_data->icache.way_incr	= (size >> 1);
		cpu_data->icache.sets		= (size >> 6);
		cpu_data->icache.entry_mask	=
			(cpu_data->icache.way_incr - (1 << 5));
	}

190 191 192
	cpu_data->icache.way_size = cpu_data->icache.sets *
				    cpu_data->icache.linesz;

L
Linus Torvalds 已提交
193 194 195 196 197 198 199 200
	if (cpu_data->dcache.ways > 1) {
		size = sizes[(cvr >> 16) & 0xf];
		cpu_data->dcache.way_incr	= (size >> 1);
		cpu_data->dcache.sets		= (size >> 6);
		cpu_data->dcache.entry_mask	=
			(cpu_data->dcache.way_incr - (1 << 5));
	}

201 202 203
	cpu_data->dcache.way_size = cpu_data->dcache.sets *
				    cpu_data->dcache.linesz;

204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
	/*
	 * Setup the L2 cache desc
	 *
	 * SH-4A's have an optional PIPT L2.
	 */
	if (cpu_data->flags & CPU_HAS_L2_CACHE) {
		/*
		 * Size calculation is much more sensible
		 * than it is for the L1.
		 *
		 * Sizes are 128KB, 258KB, 512KB, and 1MB.
		 */
		size = (cvr & 0xf) << 17;

		BUG_ON(!size);

		cpu_data->scache.way_incr	= (1 << 16);
		cpu_data->scache.entry_shift	= 5;
		cpu_data->scache.entry_mask	= 0xffe0;
		cpu_data->scache.ways		= 4;
		cpu_data->scache.linesz		= L1_CACHE_BYTES;
		cpu_data->scache.sets		= size /
			(cpu_data->scache.linesz * cpu_data->scache.ways);
	}

L
Linus Torvalds 已提交
229 230
	return 0;
}