probe.c 4.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * arch/sh/kernel/cpu/sh4/probe.c
 *
 * CPU Subtype Probing for SH-4.
 *
6
 * Copyright (C) 2001 - 2005  Paul Mundt
L
Linus Torvalds 已提交
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
 * Copyright (C) 2003  Richard Curnow
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 */

#include <linux/init.h>
#include <asm/processor.h>
#include <asm/cache.h>
#include <asm/io.h>

int __init detect_cpu_and_cache_system(void)
{
	unsigned long pvr, prr, cvr;
	unsigned long size;

	static unsigned long sizes[16] = {
		[1] = (1 << 12),
		[2] = (1 << 13),
		[4] = (1 << 14),
		[8] = (1 << 15),
		[9] = (1 << 16)
	};

	pvr = (ctrl_inl(CCN_PVR) >> 8) & 0xffff;
	prr = (ctrl_inl(CCN_PRR) >> 4) & 0xff;
	cvr = (ctrl_inl(CCN_CVR));

	/*
	 * Setup some sane SH-4 defaults for the icache
	 */
	cpu_data->icache.way_incr	= (1 << 13);
	cpu_data->icache.entry_shift	= 5;
	cpu_data->icache.entry_mask	= 0x1fe0;
	cpu_data->icache.sets		= 256;
	cpu_data->icache.ways		= 1;
	cpu_data->icache.linesz		= L1_CACHE_BYTES;

	/*
	 * And again for the dcache ..
	 */
	cpu_data->dcache.way_incr	= (1 << 14);
	cpu_data->dcache.entry_shift	= 5;
	cpu_data->dcache.entry_mask	= 0x3fe0;
	cpu_data->dcache.sets		= 512;
	cpu_data->dcache.ways		= 1;
	cpu_data->dcache.linesz		= L1_CACHE_BYTES;

	/*
	 * Probe the underlying processor version/revision and
	 * adjust cpu_data setup accordingly.
	 */
	switch (pvr) {
	case 0x205:
		cpu_data->type = CPU_SH7750;
63 64
		cpu_data->flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
				   CPU_HAS_PERF_COUNTER | CPU_HAS_PTEA;
L
Linus Torvalds 已提交
65 66 67
		break;
	case 0x206:
		cpu_data->type = CPU_SH7750S;
68 69
		cpu_data->flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
				   CPU_HAS_PERF_COUNTER | CPU_HAS_PTEA;
L
Linus Torvalds 已提交
70 71 72
		break;
	case 0x1100:
		cpu_data->type = CPU_SH7751;
73
		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
L
Linus Torvalds 已提交
74 75 76 77 78
		break;
	case 0x2000:
		cpu_data->type = CPU_SH73180;
		cpu_data->icache.ways = 4;
		cpu_data->dcache.ways = 4;
79 80 81 82 83 84

		/*
		 * XXX: Double check this, none of the SH-4A/SH-4AL processors
		 * should have this, as it's essentially a legacy thing.
		 */
		cpu_data->flags |= CPU_HAS_PTEA;
L
Linus Torvalds 已提交
85
		break;
86 87 88 89 90
	case 0x2001:
	case 0x2004:
		cpu_data->type = CPU_SH7770;
		cpu_data->icache.ways = 4;
		cpu_data->dcache.ways = 4;
91 92 93

		/* Same note as above applies here for PTEA */
		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
94 95 96 97 98 99 100
		break;
	case 0x2006:
	case 0x200A:
		if (prr == 0x61)
			cpu_data->type = CPU_SH7781;
		else
			cpu_data->type = CPU_SH7780;
101

102 103
		cpu_data->icache.ways = 4;
		cpu_data->dcache.ways = 4;
104 105

		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER;
106
		break;
L
Linus Torvalds 已提交
107 108
	case 0x8000:
		cpu_data->type = CPU_ST40RA;
109
		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
L
Linus Torvalds 已提交
110 111 112
		break;
	case 0x8100:
		cpu_data->type = CPU_ST40GX1;
113
		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
L
Linus Torvalds 已提交
114 115 116 117 118
		break;
	case 0x700:
		cpu_data->type = CPU_SH4_501;
		cpu_data->icache.ways = 2;
		cpu_data->dcache.ways = 2;
119
		cpu_data->flags |= CPU_HAS_PTEA;
L
Linus Torvalds 已提交
120 121 122 123 124
		break;
	case 0x600:
		cpu_data->type = CPU_SH4_202;
		cpu_data->icache.ways = 2;
		cpu_data->dcache.ways = 2;
125
		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
L
Linus Torvalds 已提交
126 127 128
		break;
	case 0x500 ... 0x501:
		switch (prr) {
129 130 131 132 133 134 135 136 137
		case 0x10:
			cpu_data->type = CPU_SH7750R;
			break;
		case 0x11:
			cpu_data->type = CPU_SH7751R;
			break;
		case 0x50 ... 0x5f:
			cpu_data->type = CPU_SH7760;
			break;
L
Linus Torvalds 已提交
138 139 140 141 142
		}

		cpu_data->icache.ways = 2;
		cpu_data->dcache.ways = 2;

143 144
		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;

L
Linus Torvalds 已提交
145 146 147 148 149 150
		break;
	default:
		cpu_data->type = CPU_SH_NONE;
		break;
	}

151 152 153 154 155
#ifdef CONFIG_SH_DIRECT_MAPPED
	cpu_data->icache.ways = 1;
	cpu_data->dcache.ways = 1;
#endif

L
Linus Torvalds 已提交
156 157 158 159 160 161 162 163 164 165 166 167
	/*
	 * On anything that's not a direct-mapped cache, look to the CVR
	 * for I/D-cache specifics.
	 */
	if (cpu_data->icache.ways > 1) {
		size = sizes[(cvr >> 20) & 0xf];
		cpu_data->icache.way_incr	= (size >> 1);
		cpu_data->icache.sets		= (size >> 6);
		cpu_data->icache.entry_mask	=
			(cpu_data->icache.way_incr - (1 << 5));
	}

168 169 170
	cpu_data->icache.way_size = cpu_data->icache.sets *
				    cpu_data->icache.linesz;

L
Linus Torvalds 已提交
171 172 173 174 175 176 177 178
	if (cpu_data->dcache.ways > 1) {
		size = sizes[(cvr >> 16) & 0xf];
		cpu_data->dcache.way_incr	= (size >> 1);
		cpu_data->dcache.sets		= (size >> 6);
		cpu_data->dcache.entry_mask	=
			(cpu_data->dcache.way_incr - (1 << 5));
	}

179 180 181
	cpu_data->dcache.way_size = cpu_data->dcache.sets *
				    cpu_data->dcache.linesz;

L
Linus Torvalds 已提交
182 183 184
	return 0;
}