intel_display.c 175.7 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27 28
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/kernel.h>
31
#include <linux/slab.h>
32
#include <linux/vgaarb.h>
J
Jesse Barnes 已提交
33 34 35 36
#include "drmP.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
37
#include "i915_trace.h"
38
#include "drm_dp_helper.h"
J
Jesse Barnes 已提交
39 40 41

#include "drm_crtc_helper.h"

42 43
#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))

J
Jesse Barnes 已提交
44
bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
45
static void intel_update_watermarks(struct drm_device *dev);
46
static void intel_increase_pllclock(struct drm_crtc *crtc);
47
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70

typedef struct {
    /* given values */
    int n;
    int m1, m2;
    int p1, p2;
    /* derived values */
    int	dot;
    int	vco;
    int	m;
    int	p;
} intel_clock_t;

typedef struct {
    int	min, max;
} intel_range_t;

typedef struct {
    int	dot_limit;
    int	p2_slow, p2_fast;
} intel_p2_t;

#define INTEL_P2_NUM		      2
71 72
typedef struct intel_limit intel_limit_t;
struct intel_limit {
J
Jesse Barnes 已提交
73 74
    intel_range_t   dot, vco, n, m, m1, m2, p, p1;
    intel_p2_t	    p2;
75 76 77
    bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
		      int, int, intel_clock_t *);
};
J
Jesse Barnes 已提交
78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99

#define I8XX_DOT_MIN		  25000
#define I8XX_DOT_MAX		 350000
#define I8XX_VCO_MIN		 930000
#define I8XX_VCO_MAX		1400000
#define I8XX_N_MIN		      3
#define I8XX_N_MAX		     16
#define I8XX_M_MIN		     96
#define I8XX_M_MAX		    140
#define I8XX_M1_MIN		     18
#define I8XX_M1_MAX		     26
#define I8XX_M2_MIN		      6
#define I8XX_M2_MAX		     16
#define I8XX_P_MIN		      4
#define I8XX_P_MAX		    128
#define I8XX_P1_MIN		      2
#define I8XX_P1_MAX		     33
#define I8XX_P1_LVDS_MIN	      1
#define I8XX_P1_LVDS_MAX	      6
#define I8XX_P2_SLOW		      4
#define I8XX_P2_FAST		      2
#define I8XX_P2_LVDS_SLOW	      14
100
#define I8XX_P2_LVDS_FAST	      7
J
Jesse Barnes 已提交
101 102 103 104 105 106
#define I8XX_P2_SLOW_LIMIT	 165000

#define I9XX_DOT_MIN		  20000
#define I9XX_DOT_MAX		 400000
#define I9XX_VCO_MIN		1400000
#define I9XX_VCO_MAX		2800000
107 108
#define PINEVIEW_VCO_MIN		1700000
#define PINEVIEW_VCO_MAX		3500000
109 110
#define I9XX_N_MIN		      1
#define I9XX_N_MAX		      6
111 112 113
/* Pineview's Ncounter is a ring counter */
#define PINEVIEW_N_MIN		      3
#define PINEVIEW_N_MAX		      6
J
Jesse Barnes 已提交
114 115
#define I9XX_M_MIN		     70
#define I9XX_M_MAX		    120
116 117
#define PINEVIEW_M_MIN		      2
#define PINEVIEW_M_MAX		    256
J
Jesse Barnes 已提交
118
#define I9XX_M1_MIN		     10
119
#define I9XX_M1_MAX		     22
J
Jesse Barnes 已提交
120 121
#define I9XX_M2_MIN		      5
#define I9XX_M2_MAX		      9
122 123 124 125 126
/* Pineview M1 is reserved, and must be 0 */
#define PINEVIEW_M1_MIN		      0
#define PINEVIEW_M1_MAX		      0
#define PINEVIEW_M2_MIN		      0
#define PINEVIEW_M2_MAX		      254
J
Jesse Barnes 已提交
127 128 129 130
#define I9XX_P_SDVO_DAC_MIN	      5
#define I9XX_P_SDVO_DAC_MAX	     80
#define I9XX_P_LVDS_MIN		      7
#define I9XX_P_LVDS_MAX		     98
131 132
#define PINEVIEW_P_LVDS_MIN		      7
#define PINEVIEW_P_LVDS_MAX		     112
J
Jesse Barnes 已提交
133 134 135 136 137 138 139 140 141
#define I9XX_P1_MIN		      1
#define I9XX_P1_MAX		      8
#define I9XX_P2_SDVO_DAC_SLOW		     10
#define I9XX_P2_SDVO_DAC_FAST		      5
#define I9XX_P2_SDVO_DAC_SLOW_LIMIT	 200000
#define I9XX_P2_LVDS_SLOW		     14
#define I9XX_P2_LVDS_FAST		      7
#define I9XX_P2_LVDS_SLOW_LIMIT		 112000

142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
/*The parameter is for SDVO on G4x platform*/
#define G4X_DOT_SDVO_MIN           25000
#define G4X_DOT_SDVO_MAX           270000
#define G4X_VCO_MIN                1750000
#define G4X_VCO_MAX                3500000
#define G4X_N_SDVO_MIN             1
#define G4X_N_SDVO_MAX             4
#define G4X_M_SDVO_MIN             104
#define G4X_M_SDVO_MAX             138
#define G4X_M1_SDVO_MIN            17
#define G4X_M1_SDVO_MAX            23
#define G4X_M2_SDVO_MIN            5
#define G4X_M2_SDVO_MAX            11
#define G4X_P_SDVO_MIN             10
#define G4X_P_SDVO_MAX             30
#define G4X_P1_SDVO_MIN            1
#define G4X_P1_SDVO_MAX            3
#define G4X_P2_SDVO_SLOW           10
#define G4X_P2_SDVO_FAST           10
#define G4X_P2_SDVO_LIMIT          270000

/*The parameter is for HDMI_DAC on G4x platform*/
#define G4X_DOT_HDMI_DAC_MIN           22000
#define G4X_DOT_HDMI_DAC_MAX           400000
#define G4X_N_HDMI_DAC_MIN             1
#define G4X_N_HDMI_DAC_MAX             4
#define G4X_M_HDMI_DAC_MIN             104
#define G4X_M_HDMI_DAC_MAX             138
#define G4X_M1_HDMI_DAC_MIN            16
#define G4X_M1_HDMI_DAC_MAX            23
#define G4X_M2_HDMI_DAC_MIN            5
#define G4X_M2_HDMI_DAC_MAX            11
#define G4X_P_HDMI_DAC_MIN             5
#define G4X_P_HDMI_DAC_MAX             80
#define G4X_P1_HDMI_DAC_MIN            1
#define G4X_P1_HDMI_DAC_MAX            8
#define G4X_P2_HDMI_DAC_SLOW           10
#define G4X_P2_HDMI_DAC_FAST           5
#define G4X_P2_HDMI_DAC_LIMIT          165000

/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN           20000
#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX           115000
#define G4X_N_SINGLE_CHANNEL_LVDS_MIN             1
#define G4X_N_SINGLE_CHANNEL_LVDS_MAX             3
#define G4X_M_SINGLE_CHANNEL_LVDS_MIN             104
#define G4X_M_SINGLE_CHANNEL_LVDS_MAX             138
#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN            17
#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX            23
#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN            5
#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX            11
#define G4X_P_SINGLE_CHANNEL_LVDS_MIN             28
#define G4X_P_SINGLE_CHANNEL_LVDS_MAX             112
#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN            2
#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX            8
#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW           14
#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST           14
#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT          0

/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN           80000
#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX           224000
#define G4X_N_DUAL_CHANNEL_LVDS_MIN             1
#define G4X_N_DUAL_CHANNEL_LVDS_MAX             3
#define G4X_M_DUAL_CHANNEL_LVDS_MIN             104
#define G4X_M_DUAL_CHANNEL_LVDS_MAX             138
#define G4X_M1_DUAL_CHANNEL_LVDS_MIN            17
#define G4X_M1_DUAL_CHANNEL_LVDS_MAX            23
#define G4X_M2_DUAL_CHANNEL_LVDS_MIN            5
#define G4X_M2_DUAL_CHANNEL_LVDS_MAX            11
#define G4X_P_DUAL_CHANNEL_LVDS_MIN             14
#define G4X_P_DUAL_CHANNEL_LVDS_MAX             42
#define G4X_P1_DUAL_CHANNEL_LVDS_MIN            2
#define G4X_P1_DUAL_CHANNEL_LVDS_MAX            6
#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW           7
#define G4X_P2_DUAL_CHANNEL_LVDS_FAST           7
#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT          0

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
/*The parameter is for DISPLAY PORT on G4x platform*/
#define G4X_DOT_DISPLAY_PORT_MIN           161670
#define G4X_DOT_DISPLAY_PORT_MAX           227000
#define G4X_N_DISPLAY_PORT_MIN             1
#define G4X_N_DISPLAY_PORT_MAX             2
#define G4X_M_DISPLAY_PORT_MIN             97
#define G4X_M_DISPLAY_PORT_MAX             108
#define G4X_M1_DISPLAY_PORT_MIN            0x10
#define G4X_M1_DISPLAY_PORT_MAX            0x12
#define G4X_M2_DISPLAY_PORT_MIN            0x05
#define G4X_M2_DISPLAY_PORT_MAX            0x06
#define G4X_P_DISPLAY_PORT_MIN             10
#define G4X_P_DISPLAY_PORT_MAX             20
#define G4X_P1_DISPLAY_PORT_MIN            1
#define G4X_P1_DISPLAY_PORT_MAX            2
#define G4X_P2_DISPLAY_PORT_SLOW           10
#define G4X_P2_DISPLAY_PORT_FAST           10
#define G4X_P2_DISPLAY_PORT_LIMIT          0

239
/* Ironlake / Sandybridge */
240 241 242
/* as we calculate clock using (register_value + 2) for
   N/M1/M2, so here the range value for them is (actual_value-2).
 */
243 244 245 246 247
#define IRONLAKE_DOT_MIN         25000
#define IRONLAKE_DOT_MAX         350000
#define IRONLAKE_VCO_MIN         1760000
#define IRONLAKE_VCO_MAX         3510000
#define IRONLAKE_M1_MIN          12
248
#define IRONLAKE_M1_MAX          22
249 250 251
#define IRONLAKE_M2_MIN          5
#define IRONLAKE_M2_MAX          9
#define IRONLAKE_P2_DOT_LIMIT    225000 /* 225Mhz */
252

253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
/* We have parameter ranges for different type of outputs. */

/* DAC & HDMI Refclk 120Mhz */
#define IRONLAKE_DAC_N_MIN	1
#define IRONLAKE_DAC_N_MAX	5
#define IRONLAKE_DAC_M_MIN	79
#define IRONLAKE_DAC_M_MAX	127
#define IRONLAKE_DAC_P_MIN	5
#define IRONLAKE_DAC_P_MAX	80
#define IRONLAKE_DAC_P1_MIN	1
#define IRONLAKE_DAC_P1_MAX	8
#define IRONLAKE_DAC_P2_SLOW	10
#define IRONLAKE_DAC_P2_FAST	5

/* LVDS single-channel 120Mhz refclk */
#define IRONLAKE_LVDS_S_N_MIN	1
#define IRONLAKE_LVDS_S_N_MAX	3
#define IRONLAKE_LVDS_S_M_MIN	79
#define IRONLAKE_LVDS_S_M_MAX	118
#define IRONLAKE_LVDS_S_P_MIN	28
#define IRONLAKE_LVDS_S_P_MAX	112
#define IRONLAKE_LVDS_S_P1_MIN	2
#define IRONLAKE_LVDS_S_P1_MAX	8
#define IRONLAKE_LVDS_S_P2_SLOW	14
#define IRONLAKE_LVDS_S_P2_FAST	14

/* LVDS dual-channel 120Mhz refclk */
#define IRONLAKE_LVDS_D_N_MIN	1
#define IRONLAKE_LVDS_D_N_MAX	3
#define IRONLAKE_LVDS_D_M_MIN	79
#define IRONLAKE_LVDS_D_M_MAX	127
#define IRONLAKE_LVDS_D_P_MIN	14
#define IRONLAKE_LVDS_D_P_MAX	56
#define IRONLAKE_LVDS_D_P1_MIN	2
#define IRONLAKE_LVDS_D_P1_MAX	8
#define IRONLAKE_LVDS_D_P2_SLOW	7
#define IRONLAKE_LVDS_D_P2_FAST	7

/* LVDS single-channel 100Mhz refclk */
#define IRONLAKE_LVDS_S_SSC_N_MIN	1
#define IRONLAKE_LVDS_S_SSC_N_MAX	2
#define IRONLAKE_LVDS_S_SSC_M_MIN	79
#define IRONLAKE_LVDS_S_SSC_M_MAX	126
#define IRONLAKE_LVDS_S_SSC_P_MIN	28
#define IRONLAKE_LVDS_S_SSC_P_MAX	112
#define IRONLAKE_LVDS_S_SSC_P1_MIN	2
#define IRONLAKE_LVDS_S_SSC_P1_MAX	8
#define IRONLAKE_LVDS_S_SSC_P2_SLOW	14
#define IRONLAKE_LVDS_S_SSC_P2_FAST	14

/* LVDS dual-channel 100Mhz refclk */
#define IRONLAKE_LVDS_D_SSC_N_MIN	1
#define IRONLAKE_LVDS_D_SSC_N_MAX	3
#define IRONLAKE_LVDS_D_SSC_M_MIN	79
#define IRONLAKE_LVDS_D_SSC_M_MAX	126
#define IRONLAKE_LVDS_D_SSC_P_MIN	14
#define IRONLAKE_LVDS_D_SSC_P_MAX	42
#define IRONLAKE_LVDS_D_SSC_P1_MIN	2
#define IRONLAKE_LVDS_D_SSC_P1_MAX	6
#define IRONLAKE_LVDS_D_SSC_P2_SLOW	7
#define IRONLAKE_LVDS_D_SSC_P2_FAST	7

/* DisplayPort */
#define IRONLAKE_DP_N_MIN		1
#define IRONLAKE_DP_N_MAX		2
#define IRONLAKE_DP_M_MIN		81
#define IRONLAKE_DP_M_MAX		90
#define IRONLAKE_DP_P_MIN		10
#define IRONLAKE_DP_P_MAX		20
#define IRONLAKE_DP_P2_FAST		10
#define IRONLAKE_DP_P2_SLOW		10
#define IRONLAKE_DP_P2_LIMIT		0
#define IRONLAKE_DP_P1_MIN		1
#define IRONLAKE_DP_P1_MAX		2
327

J
Jesse Barnes 已提交
328 329 330
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

331 332 333 334 335 336
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
		    int target, int refclk, intel_clock_t *best_clock);
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *best_clock);
J
Jesse Barnes 已提交
337

338 339 340
static bool
intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
		      int target, int refclk, intel_clock_t *best_clock);
341
static bool
342 343
intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
			   int target, int refclk, intel_clock_t *best_clock);
344

345 346 347 348 349 350 351
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
}

352
static const intel_limit_t intel_limits_i8xx_dvo = {
J
Jesse Barnes 已提交
353 354 355 356 357 358 359 360 361 362
        .dot = { .min = I8XX_DOT_MIN,		.max = I8XX_DOT_MAX },
        .vco = { .min = I8XX_VCO_MIN,		.max = I8XX_VCO_MAX },
        .n   = { .min = I8XX_N_MIN,		.max = I8XX_N_MAX },
        .m   = { .min = I8XX_M_MIN,		.max = I8XX_M_MAX },
        .m1  = { .min = I8XX_M1_MIN,		.max = I8XX_M1_MAX },
        .m2  = { .min = I8XX_M2_MIN,		.max = I8XX_M2_MAX },
        .p   = { .min = I8XX_P_MIN,		.max = I8XX_P_MAX },
        .p1  = { .min = I8XX_P1_MIN,		.max = I8XX_P1_MAX },
	.p2  = { .dot_limit = I8XX_P2_SLOW_LIMIT,
		 .p2_slow = I8XX_P2_SLOW,	.p2_fast = I8XX_P2_FAST },
363
	.find_pll = intel_find_best_PLL,
364 365 366
};

static const intel_limit_t intel_limits_i8xx_lvds = {
J
Jesse Barnes 已提交
367 368 369 370 371 372 373 374 375 376
        .dot = { .min = I8XX_DOT_MIN,		.max = I8XX_DOT_MAX },
        .vco = { .min = I8XX_VCO_MIN,		.max = I8XX_VCO_MAX },
        .n   = { .min = I8XX_N_MIN,		.max = I8XX_N_MAX },
        .m   = { .min = I8XX_M_MIN,		.max = I8XX_M_MAX },
        .m1  = { .min = I8XX_M1_MIN,		.max = I8XX_M1_MAX },
        .m2  = { .min = I8XX_M2_MIN,		.max = I8XX_M2_MAX },
        .p   = { .min = I8XX_P_MIN,		.max = I8XX_P_MAX },
        .p1  = { .min = I8XX_P1_LVDS_MIN,	.max = I8XX_P1_LVDS_MAX },
	.p2  = { .dot_limit = I8XX_P2_SLOW_LIMIT,
		 .p2_slow = I8XX_P2_LVDS_SLOW,	.p2_fast = I8XX_P2_LVDS_FAST },
377
	.find_pll = intel_find_best_PLL,
378 379 380
};
	
static const intel_limit_t intel_limits_i9xx_sdvo = {
J
Jesse Barnes 已提交
381 382 383 384 385 386 387 388 389 390
        .dot = { .min = I9XX_DOT_MIN,		.max = I9XX_DOT_MAX },
        .vco = { .min = I9XX_VCO_MIN,		.max = I9XX_VCO_MAX },
        .n   = { .min = I9XX_N_MIN,		.max = I9XX_N_MAX },
        .m   = { .min = I9XX_M_MIN,		.max = I9XX_M_MAX },
        .m1  = { .min = I9XX_M1_MIN,		.max = I9XX_M1_MAX },
        .m2  = { .min = I9XX_M2_MIN,		.max = I9XX_M2_MAX },
        .p   = { .min = I9XX_P_SDVO_DAC_MIN,	.max = I9XX_P_SDVO_DAC_MAX },
        .p1  = { .min = I9XX_P1_MIN,		.max = I9XX_P1_MAX },
	.p2  = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
		 .p2_slow = I9XX_P2_SDVO_DAC_SLOW,	.p2_fast = I9XX_P2_SDVO_DAC_FAST },
391
	.find_pll = intel_find_best_PLL,
392 393 394
};

static const intel_limit_t intel_limits_i9xx_lvds = {
J
Jesse Barnes 已提交
395 396 397 398 399 400 401 402 403 404 405 406 407
        .dot = { .min = I9XX_DOT_MIN,		.max = I9XX_DOT_MAX },
        .vco = { .min = I9XX_VCO_MIN,		.max = I9XX_VCO_MAX },
        .n   = { .min = I9XX_N_MIN,		.max = I9XX_N_MAX },
        .m   = { .min = I9XX_M_MIN,		.max = I9XX_M_MAX },
        .m1  = { .min = I9XX_M1_MIN,		.max = I9XX_M1_MAX },
        .m2  = { .min = I9XX_M2_MIN,		.max = I9XX_M2_MAX },
        .p   = { .min = I9XX_P_LVDS_MIN,	.max = I9XX_P_LVDS_MAX },
        .p1  = { .min = I9XX_P1_MIN,		.max = I9XX_P1_MAX },
	/* The single-channel range is 25-112Mhz, and dual-channel
	 * is 80-224Mhz.  Prefer single channel as much as possible.
	 */
	.p2  = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
		 .p2_slow = I9XX_P2_LVDS_SLOW,	.p2_fast = I9XX_P2_LVDS_FAST },
408
	.find_pll = intel_find_best_PLL,
409 410
};

411
    /* below parameter and function is for G4X Chipset Family*/
412
static const intel_limit_t intel_limits_g4x_sdvo = {
413 414 415 416 417 418 419 420 421 422 423 424
	.dot = { .min = G4X_DOT_SDVO_MIN,	.max = G4X_DOT_SDVO_MAX },
	.vco = { .min = G4X_VCO_MIN,	        .max = G4X_VCO_MAX},
	.n   = { .min = G4X_N_SDVO_MIN,	        .max = G4X_N_SDVO_MAX },
	.m   = { .min = G4X_M_SDVO_MIN,         .max = G4X_M_SDVO_MAX },
	.m1  = { .min = G4X_M1_SDVO_MIN,	.max = G4X_M1_SDVO_MAX },
	.m2  = { .min = G4X_M2_SDVO_MIN,	.max = G4X_M2_SDVO_MAX },
	.p   = { .min = G4X_P_SDVO_MIN,         .max = G4X_P_SDVO_MAX },
	.p1  = { .min = G4X_P1_SDVO_MIN,	.max = G4X_P1_SDVO_MAX},
	.p2  = { .dot_limit = G4X_P2_SDVO_LIMIT,
		 .p2_slow = G4X_P2_SDVO_SLOW,
		 .p2_fast = G4X_P2_SDVO_FAST
	},
425
	.find_pll = intel_g4x_find_best_PLL,
426 427 428
};

static const intel_limit_t intel_limits_g4x_hdmi = {
429 430 431 432 433 434 435 436 437 438 439 440
	.dot = { .min = G4X_DOT_HDMI_DAC_MIN,	.max = G4X_DOT_HDMI_DAC_MAX },
	.vco = { .min = G4X_VCO_MIN,	        .max = G4X_VCO_MAX},
	.n   = { .min = G4X_N_HDMI_DAC_MIN,	.max = G4X_N_HDMI_DAC_MAX },
	.m   = { .min = G4X_M_HDMI_DAC_MIN,	.max = G4X_M_HDMI_DAC_MAX },
	.m1  = { .min = G4X_M1_HDMI_DAC_MIN,	.max = G4X_M1_HDMI_DAC_MAX },
	.m2  = { .min = G4X_M2_HDMI_DAC_MIN,	.max = G4X_M2_HDMI_DAC_MAX },
	.p   = { .min = G4X_P_HDMI_DAC_MIN,	.max = G4X_P_HDMI_DAC_MAX },
	.p1  = { .min = G4X_P1_HDMI_DAC_MIN,	.max = G4X_P1_HDMI_DAC_MAX},
	.p2  = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
		 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
		 .p2_fast = G4X_P2_HDMI_DAC_FAST
	},
441
	.find_pll = intel_g4x_find_best_PLL,
442 443 444
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
	.dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
		 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
	.vco = { .min = G4X_VCO_MIN,
		 .max = G4X_VCO_MAX },
	.n   = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
		 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
	.m   = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
		 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
	.m1  = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
		 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
	.m2  = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
		 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
	.p   = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
		 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
	.p1  = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
		 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
	.p2  = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
		 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
		 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
	},
465
	.find_pll = intel_g4x_find_best_PLL,
466 467 468
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
	.dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
		 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
	.vco = { .min = G4X_VCO_MIN,
		 .max = G4X_VCO_MAX },
	.n   = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
		 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
	.m   = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
		 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
	.m1  = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
		 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
	.m2  = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
		 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
	.p   = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
		 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
	.p1  = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
		 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
	.p2  = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
		 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
		 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
	},
489
	.find_pll = intel_g4x_find_best_PLL,
490 491 492
};

static const intel_limit_t intel_limits_g4x_display_port = {
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
        .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
                 .max = G4X_DOT_DISPLAY_PORT_MAX },
        .vco = { .min = G4X_VCO_MIN,
                 .max = G4X_VCO_MAX},
        .n   = { .min = G4X_N_DISPLAY_PORT_MIN,
                 .max = G4X_N_DISPLAY_PORT_MAX },
        .m   = { .min = G4X_M_DISPLAY_PORT_MIN,
                 .max = G4X_M_DISPLAY_PORT_MAX },
        .m1  = { .min = G4X_M1_DISPLAY_PORT_MIN,
                 .max = G4X_M1_DISPLAY_PORT_MAX },
        .m2  = { .min = G4X_M2_DISPLAY_PORT_MIN,
                 .max = G4X_M2_DISPLAY_PORT_MAX },
        .p   = { .min = G4X_P_DISPLAY_PORT_MIN,
                 .max = G4X_P_DISPLAY_PORT_MAX },
        .p1  = { .min = G4X_P1_DISPLAY_PORT_MIN,
                 .max = G4X_P1_DISPLAY_PORT_MAX},
        .p2  = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
                 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
                 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
        .find_pll = intel_find_pll_g4x_dp,
513 514
};

515
static const intel_limit_t intel_limits_pineview_sdvo = {
516
        .dot = { .min = I9XX_DOT_MIN,		.max = I9XX_DOT_MAX},
517 518 519 520 521
        .vco = { .min = PINEVIEW_VCO_MIN,		.max = PINEVIEW_VCO_MAX },
        .n   = { .min = PINEVIEW_N_MIN,		.max = PINEVIEW_N_MAX },
        .m   = { .min = PINEVIEW_M_MIN,		.max = PINEVIEW_M_MAX },
        .m1  = { .min = PINEVIEW_M1_MIN,		.max = PINEVIEW_M1_MAX },
        .m2  = { .min = PINEVIEW_M2_MIN,		.max = PINEVIEW_M2_MAX },
522 523 524 525
        .p   = { .min = I9XX_P_SDVO_DAC_MIN,    .max = I9XX_P_SDVO_DAC_MAX },
        .p1  = { .min = I9XX_P1_MIN,		.max = I9XX_P1_MAX },
	.p2  = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
		 .p2_slow = I9XX_P2_SDVO_DAC_SLOW,	.p2_fast = I9XX_P2_SDVO_DAC_FAST },
526
	.find_pll = intel_find_best_PLL,
527 528
};

529
static const intel_limit_t intel_limits_pineview_lvds = {
530
        .dot = { .min = I9XX_DOT_MIN,		.max = I9XX_DOT_MAX },
531 532 533 534 535 536
        .vco = { .min = PINEVIEW_VCO_MIN,		.max = PINEVIEW_VCO_MAX },
        .n   = { .min = PINEVIEW_N_MIN,		.max = PINEVIEW_N_MAX },
        .m   = { .min = PINEVIEW_M_MIN,		.max = PINEVIEW_M_MAX },
        .m1  = { .min = PINEVIEW_M1_MIN,		.max = PINEVIEW_M1_MAX },
        .m2  = { .min = PINEVIEW_M2_MIN,		.max = PINEVIEW_M2_MAX },
        .p   = { .min = PINEVIEW_P_LVDS_MIN,	.max = PINEVIEW_P_LVDS_MAX },
537
        .p1  = { .min = I9XX_P1_MIN,		.max = I9XX_P1_MAX },
538
	/* Pineview only supports single-channel mode. */
539 540
	.p2  = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
		 .p2_slow = I9XX_P2_LVDS_SLOW,	.p2_fast = I9XX_P2_LVDS_SLOW },
541
	.find_pll = intel_find_best_PLL,
542 543
};

544
static const intel_limit_t intel_limits_ironlake_dac = {
545 546
	.dot = { .min = IRONLAKE_DOT_MIN,          .max = IRONLAKE_DOT_MAX },
	.vco = { .min = IRONLAKE_VCO_MIN,          .max = IRONLAKE_VCO_MAX },
547 548
	.n   = { .min = IRONLAKE_DAC_N_MIN,        .max = IRONLAKE_DAC_N_MAX },
	.m   = { .min = IRONLAKE_DAC_M_MIN,        .max = IRONLAKE_DAC_M_MAX },
549 550
	.m1  = { .min = IRONLAKE_M1_MIN,           .max = IRONLAKE_M1_MAX },
	.m2  = { .min = IRONLAKE_M2_MIN,           .max = IRONLAKE_M2_MAX },
551 552
	.p   = { .min = IRONLAKE_DAC_P_MIN,	   .max = IRONLAKE_DAC_P_MAX },
	.p1  = { .min = IRONLAKE_DAC_P1_MIN,       .max = IRONLAKE_DAC_P1_MAX },
553
	.p2  = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
554 555
		 .p2_slow = IRONLAKE_DAC_P2_SLOW,
		 .p2_fast = IRONLAKE_DAC_P2_FAST },
556
	.find_pll = intel_g4x_find_best_PLL,
557 558
};

559
static const intel_limit_t intel_limits_ironlake_single_lvds = {
560 561
	.dot = { .min = IRONLAKE_DOT_MIN,          .max = IRONLAKE_DOT_MAX },
	.vco = { .min = IRONLAKE_VCO_MIN,          .max = IRONLAKE_VCO_MAX },
562 563
	.n   = { .min = IRONLAKE_LVDS_S_N_MIN,     .max = IRONLAKE_LVDS_S_N_MAX },
	.m   = { .min = IRONLAKE_LVDS_S_M_MIN,     .max = IRONLAKE_LVDS_S_M_MAX },
564 565
	.m1  = { .min = IRONLAKE_M1_MIN,           .max = IRONLAKE_M1_MAX },
	.m2  = { .min = IRONLAKE_M2_MIN,           .max = IRONLAKE_M2_MAX },
566 567
	.p   = { .min = IRONLAKE_LVDS_S_P_MIN,     .max = IRONLAKE_LVDS_S_P_MAX },
	.p1  = { .min = IRONLAKE_LVDS_S_P1_MIN,    .max = IRONLAKE_LVDS_S_P1_MAX },
568
	.p2  = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
		 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
		 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
	.dot = { .min = IRONLAKE_DOT_MIN,          .max = IRONLAKE_DOT_MAX },
	.vco = { .min = IRONLAKE_VCO_MIN,          .max = IRONLAKE_VCO_MAX },
	.n   = { .min = IRONLAKE_LVDS_D_N_MIN,     .max = IRONLAKE_LVDS_D_N_MAX },
	.m   = { .min = IRONLAKE_LVDS_D_M_MIN,     .max = IRONLAKE_LVDS_D_M_MAX },
	.m1  = { .min = IRONLAKE_M1_MIN,           .max = IRONLAKE_M1_MAX },
	.m2  = { .min = IRONLAKE_M2_MIN,           .max = IRONLAKE_M2_MAX },
	.p   = { .min = IRONLAKE_LVDS_D_P_MIN,     .max = IRONLAKE_LVDS_D_P_MAX },
	.p1  = { .min = IRONLAKE_LVDS_D_P1_MIN,    .max = IRONLAKE_LVDS_D_P1_MAX },
	.p2  = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
		 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
		 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
	.dot = { .min = IRONLAKE_DOT_MIN,          .max = IRONLAKE_DOT_MAX },
	.vco = { .min = IRONLAKE_VCO_MIN,          .max = IRONLAKE_VCO_MAX },
	.n   = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
	.m   = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
	.m1  = { .min = IRONLAKE_M1_MIN,           .max = IRONLAKE_M1_MAX },
	.m2  = { .min = IRONLAKE_M2_MIN,           .max = IRONLAKE_M2_MAX },
	.p   = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
	.p1  = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
	.p2  = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
		 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
		 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
	.dot = { .min = IRONLAKE_DOT_MIN,          .max = IRONLAKE_DOT_MAX },
	.vco = { .min = IRONLAKE_VCO_MIN,          .max = IRONLAKE_VCO_MAX },
	.n   = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
	.m   = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
	.m1  = { .min = IRONLAKE_M1_MIN,           .max = IRONLAKE_M1_MAX },
	.m2  = { .min = IRONLAKE_M2_MIN,           .max = IRONLAKE_M2_MAX },
	.p   = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
	.p1  = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
	.p2  = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
		 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
		 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
616 617 618 619 620 621 622 623
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_display_port = {
        .dot = { .min = IRONLAKE_DOT_MIN,
                 .max = IRONLAKE_DOT_MAX },
        .vco = { .min = IRONLAKE_VCO_MIN,
                 .max = IRONLAKE_VCO_MAX},
624 625 626 627
        .n   = { .min = IRONLAKE_DP_N_MIN,
                 .max = IRONLAKE_DP_N_MAX },
        .m   = { .min = IRONLAKE_DP_M_MIN,
                 .max = IRONLAKE_DP_M_MAX },
628 629 630 631
        .m1  = { .min = IRONLAKE_M1_MIN,
                 .max = IRONLAKE_M1_MAX },
        .m2  = { .min = IRONLAKE_M2_MIN,
                 .max = IRONLAKE_M2_MAX },
632 633 634 635 636 637 638
        .p   = { .min = IRONLAKE_DP_P_MIN,
                 .max = IRONLAKE_DP_P_MAX },
        .p1  = { .min = IRONLAKE_DP_P1_MIN,
                 .max = IRONLAKE_DP_P1_MAX},
        .p2  = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
                 .p2_slow = IRONLAKE_DP_P2_SLOW,
                 .p2_fast = IRONLAKE_DP_P2_FAST },
639
        .find_pll = intel_find_pll_ironlake_dp,
J
Jesse Barnes 已提交
640 641
};

642
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
643
{
644 645
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
646
	const intel_limit_t *limit;
647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
	int refclk = 120;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
			refclk = 100;

		if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
		    LVDS_CLKB_POWER_UP) {
			/* LVDS dual channel */
			if (refclk == 100)
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
			if (refclk == 100)
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
667 668
			HAS_eDP)
		limit = &intel_limits_ironlake_display_port;
669
	else
670
		limit = &intel_limits_ironlake_dac;
671 672 673 674

	return limit;
}

675 676 677 678 679 680 681 682 683 684
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
		    LVDS_CLKB_POWER_UP)
			/* LVDS with dual channel */
685
			limit = &intel_limits_g4x_dual_channel_lvds;
686 687
		else
			/* LVDS with dual channel */
688
			limit = &intel_limits_g4x_single_channel_lvds;
689 690
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
691
		limit = &intel_limits_g4x_hdmi;
692
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
693
		limit = &intel_limits_g4x_sdvo;
694
	} else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
695
		limit = &intel_limits_g4x_display_port;
696
	} else /* The option is for other outputs */
697
		limit = &intel_limits_i9xx_sdvo;
698 699 700 701

	return limit;
}

J
Jesse Barnes 已提交
702 703 704 705 706
static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

707
	if (HAS_PCH_SPLIT(dev))
708
		limit = intel_ironlake_limit(crtc);
709
	else if (IS_G4X(dev)) {
710
		limit = intel_g4x_limit(crtc);
711
	} else if (IS_PINEVIEW(dev)) {
712
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
713
			limit = &intel_limits_pineview_lvds;
714
		else
715
			limit = &intel_limits_pineview_sdvo;
716 717 718 719 720
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
721 722
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
723
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
724
		else
725
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
726 727 728 729
	}
	return limit;
}

730 731
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
732
{
733 734 735 736 737 738 739 740
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
{
741 742
	if (IS_PINEVIEW(dev)) {
		pineview_clock(refclk, clock);
743 744
		return;
	}
J
Jesse Barnes 已提交
745 746 747 748 749 750 751 752 753
	clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
754
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
755
{
756 757 758 759 760 761 762 763 764
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->base.crtc == crtc && encoder->type == type)
			return true;

	return false;
J
Jesse Barnes 已提交
765 766
}

767
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
768 769 770 771 772 773 774 775
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
{
	const intel_limit_t *limit = intel_limit (crtc);
776
	struct drm_device *dev = crtc->dev;
J
Jesse Barnes 已提交
777 778 779 780 781 782 783 784 785

	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
		INTELPllInvalid ("p1 out of range\n");
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
		INTELPllInvalid ("p out of range\n");
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
		INTELPllInvalid ("m2 out of range\n");
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
		INTELPllInvalid ("m1 out of range\n");
786
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
J
Jesse Barnes 已提交
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
		INTELPllInvalid ("m1 <= m2\n");
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
		INTELPllInvalid ("m out of range\n");
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
		INTELPllInvalid ("n out of range\n");
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
		INTELPllInvalid ("vco out of range\n");
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
		INTELPllInvalid ("dot out of range\n");

	return true;
}

803 804 805 806
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
		    int target, int refclk, intel_clock_t *best_clock)

J
Jesse Barnes 已提交
807 808 809 810 811 812
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int err = target;

813
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
814
	    (I915_READ(LVDS)) != 0) {
J
Jesse Barnes 已提交
815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
		/*
		 * For LVDS, if the panel is on, just rely on its current
		 * settings for dual-channel.  We haven't figured out how to
		 * reliably set up different single/dual channel state, if we
		 * even can.
		 */
		if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
		    LVDS_CLKB_POWER_UP)
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset (best_clock, 0, sizeof (*best_clock));

835 836 837 838
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
839 840
			/* m1 is always 0 in Pineview */
			if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
841 842 843 844 845
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
846 847
					int this_err;

848
					intel_clock(dev, refclk, &clock);
J
Jesse Barnes 已提交
849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865

					if (!intel_PLL_is_valid(crtc, &clock))
						continue;

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

866 867 868 869 870 871 872 873 874
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *best_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int max_n;
	bool found;
875 876
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
877 878 879
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
880 881
		int lvds_reg;

882
		if (HAS_PCH_SPLIT(dev))
883 884 885 886
			lvds_reg = PCH_LVDS;
		else
			lvds_reg = LVDS;
		if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
887 888 889 890 891 892 893 894 895 896 897 898 899
		    LVDS_CLKB_POWER_UP)
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
900
	/* based on hardware requirement, prefer smaller n to precision */
901
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
902
		/* based on hardware requirement, prefere larger m1,m2 */
903 904 905 906 907 908 909 910
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

911
					intel_clock(dev, refclk, &clock);
912 913 914 915 916 917 918 919 920 921 922 923 924
					if (!intel_PLL_is_valid(crtc, &clock))
						continue;
					this_err = abs(clock.dot - target) ;
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
925 926 927
	return found;
}

928
static bool
929 930
intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
			   int target, int refclk, intel_clock_t *best_clock)
931 932 933
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
934 935 936 937 938

	/* return directly when it is eDP */
	if (HAS_eDP)
		return true;

939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956
	if (target < 200000) {
		clock.n = 1;
		clock.p1 = 2;
		clock.p2 = 10;
		clock.m1 = 12;
		clock.m2 = 9;
	} else {
		clock.n = 2;
		clock.p1 = 1;
		clock.p2 = 10;
		clock.m1 = 14;
		clock.m2 = 8;
	}
	intel_clock(dev, refclk, &clock);
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
}

957 958 959 960 961
/* DisplayPort has only two frequencies, 162MHz and 270MHz */
static bool
intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
		      int target, int refclk, intel_clock_t *best_clock)
{
962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981
	intel_clock_t clock;
	if (target < 200000) {
		clock.p1 = 2;
		clock.p2 = 10;
		clock.n = 2;
		clock.m1 = 23;
		clock.m2 = 8;
	} else {
		clock.p1 = 1;
		clock.p2 = 10;
		clock.n = 1;
		clock.m1 = 14;
		clock.m2 = 2;
	}
	clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
	clock.p = (clock.p1 * clock.p2);
	clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
	clock.vco = 0;
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
982 983
}

984 985 986 987 988 989 990 991 992
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
993
{
994 995 996
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);

997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

1013
	/* Wait for vblank interrupt bit to set */
1014 1015 1016
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

/**
 * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
 * So this function waits for the display line value to settle (it
 * usually ends up stopping at the start of the next frame).
 */
void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
	unsigned long timeout = jiffies + msecs_to_jiffies(100);
1037
	u32 last_line, line;
1038 1039

	/* Wait for the display line to settle */
1040
	line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
1041
	do {
1042 1043 1044 1045
		last_line = line;
		MSLEEP(5);
		line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
	} while (line != last_line && time_after(timeout, jiffies));
1046

1047
	if (line != last_line)
1048
		DRM_DEBUG_KMS("vblank wait timed out\n");
J
Jesse Barnes 已提交
1049 1050
}

1051 1052 1053 1054 1055 1056
static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_framebuffer *fb = crtc->fb;
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1057
	struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1058 1059 1060 1061
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int plane, i;
	u32 fbc_ctl, fbc_ctl2;

C
Chris Wilson 已提交
1062 1063 1064 1065 1066 1067 1068 1069
	if (fb->pitch == dev_priv->cfb_pitch &&
	    obj_priv->fence_reg == dev_priv->cfb_fence &&
	    intel_crtc->plane == dev_priv->cfb_plane &&
	    I915_READ(FBC_CONTROL) & FBC_CTL_EN)
		return;

	i8xx_disable_fbc(dev);

1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
	dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;

	if (fb->pitch < dev_priv->cfb_pitch)
		dev_priv->cfb_pitch = fb->pitch;

	/* FBC_CTL wants 64B units */
	dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
	dev_priv->cfb_fence = obj_priv->fence_reg;
	dev_priv->cfb_plane = intel_crtc->plane;
	plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
		I915_WRITE(FBC_TAG + (i * 4), 0);

	/* Set it up... */
	fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
	if (obj_priv->tiling_mode != I915_TILING_NONE)
		fbc_ctl2 |= FBC_CTL_CPU_FENCE;
	I915_WRITE(FBC_CONTROL2, fbc_ctl2);
	I915_WRITE(FBC_FENCE_OFF, crtc->y);

	/* enable it... */
	fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
1094
	if (IS_I945GM(dev))
1095
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
1096 1097 1098 1099 1100 1101
	fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
	fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
	if (obj_priv->tiling_mode != I915_TILING_NONE)
		fbc_ctl |= dev_priv->cfb_fence;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

1102
	DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
1103
		      dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1104 1105 1106 1107 1108 1109 1110 1111 1112
}

void i8xx_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 fbc_ctl;

	/* Disable compression */
	fbc_ctl = I915_READ(FBC_CONTROL);
1113 1114 1115
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

1116 1117 1118 1119
	fbc_ctl &= ~FBC_CTL_EN;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	/* Wait for compressing bit to clear */
1120
	if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1121 1122
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
1123
	}
1124

1125
	DRM_DEBUG_KMS("disabled FBC\n");
1126 1127
}

1128
static bool i8xx_fbc_enabled(struct drm_device *dev)
1129 1130 1131 1132 1133 1134
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
}

1135 1136 1137 1138 1139 1140
static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_framebuffer *fb = crtc->fb;
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1141
	struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1142
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1143
	int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
1144 1145 1146
	unsigned long stall_watermark = 200;
	u32 dpfc_ctl;

C
Chris Wilson 已提交
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
	dpfc_ctl = I915_READ(DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
		    dev_priv->cfb_fence == obj_priv->fence_reg &&
		    dev_priv->cfb_plane == intel_crtc->plane &&
		    dev_priv->cfb_y == crtc->y)
			return;

		I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
		POSTING_READ(DPFC_CONTROL);
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	}

1160 1161 1162
	dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
	dev_priv->cfb_fence = obj_priv->fence_reg;
	dev_priv->cfb_plane = intel_crtc->plane;
C
Chris Wilson 已提交
1163
	dev_priv->cfb_y = crtc->y;
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180

	dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
	if (obj_priv->tiling_mode != I915_TILING_NONE) {
		dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
		I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
	} else {
		I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
	}

	I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
		   (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
		   (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
	I915_WRITE(DPFC_FENCE_YOFF, crtc->y);

	/* enable it... */
	I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);

1181
	DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1182 1183 1184 1185 1186 1187 1188 1189 1190
}

void g4x_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(DPFC_CONTROL);
C
Chris Wilson 已提交
1191 1192 1193
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1194

C
Chris Wilson 已提交
1195 1196
		DRM_DEBUG_KMS("disabled FBC\n");
	}
1197 1198
}

1199
static bool g4x_fbc_enabled(struct drm_device *dev)
1200 1201 1202 1203 1204 1205
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
}

1206 1207 1208 1209 1210 1211 1212 1213
static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_framebuffer *fb = crtc->fb;
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
	struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1214
	int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
1215 1216 1217
	unsigned long stall_watermark = 200;
	u32 dpfc_ctl;

C
Chris Wilson 已提交
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
		    dev_priv->cfb_fence == obj_priv->fence_reg &&
		    dev_priv->cfb_plane == intel_crtc->plane &&
		    dev_priv->cfb_offset == obj_priv->gtt_offset &&
		    dev_priv->cfb_y == crtc->y)
			return;

		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
		POSTING_READ(ILK_DPFC_CONTROL);
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	}

1232 1233 1234
	dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
	dev_priv->cfb_fence = obj_priv->fence_reg;
	dev_priv->cfb_plane = intel_crtc->plane;
C
Chris Wilson 已提交
1235 1236
	dev_priv->cfb_offset = obj_priv->gtt_offset;
	dev_priv->cfb_y = crtc->y;
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252

	dpfc_ctl &= DPFC_RESERVED;
	dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
	if (obj_priv->tiling_mode != I915_TILING_NONE) {
		dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
		I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
	} else {
		I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
	}

	I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
		   (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
		   (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
	I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
	I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
	/* enable it... */
C
Chris Wilson 已提交
1253
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264

	DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
}

void ironlake_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
C
Chris Wilson 已提交
1265 1266 1267
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1268

C
Chris Wilson 已提交
1269 1270
		DRM_DEBUG_KMS("disabled FBC\n");
	}
1271 1272 1273 1274 1275 1276 1277 1278 1279
}

static bool ironlake_fbc_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
}

1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
bool intel_fbc_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv->display.fbc_enabled)
		return false;

	return dev_priv->display.fbc_enabled(dev);
}

void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;

	if (!dev_priv->display.enable_fbc)
		return;

	dev_priv->display.enable_fbc(crtc, interval);
}

void intel_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv->display.disable_fbc)
		return;

	dev_priv->display.disable_fbc(dev);
}

1310 1311
/**
 * intel_update_fbc - enable/disable FBC as needed
C
Chris Wilson 已提交
1312
 * @dev: the drm_device
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
 *
 * Set up the framebuffer compression hardware at mode set time.  We
 * enable it if possible:
 *   - plane A only (on pre-965)
 *   - no pixel mulitply/line duplication
 *   - no alpha buffer discard
 *   - no dual wide
 *   - framebuffer <= 2048 in width, 1536 in height
 *
 * We can't assume that any compression will take place (worst case),
 * so the compressed buffer has to be the same size as the uncompressed
 * one.  It also must reside (along with the line length buffer) in
 * stolen memory.
 *
 * We need to enable/disable FBC on a global basis.
 */
C
Chris Wilson 已提交
1329
static void intel_update_fbc(struct drm_device *dev)
1330 1331
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1332 1333 1334
	struct drm_crtc *crtc = NULL, *tmp_crtc;
	struct intel_crtc *intel_crtc;
	struct drm_framebuffer *fb;
1335 1336
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj_priv;
1337 1338

	DRM_DEBUG_KMS("\n");
1339 1340 1341 1342

	if (!i915_powersave)
		return;

1343
	if (!I915_HAS_FBC(dev))
1344 1345
		return;

1346 1347 1348 1349
	/*
	 * If FBC is already on, we just have to verify that we can
	 * keep it that way...
	 * Need to disable if:
1350
	 *   - more than one pipe is active
1351 1352 1353 1354
	 *   - changing FBC params (stride, fence, mode)
	 *   - new fb is too large to fit in compressed buffer
	 *   - going to an unsupported config (interlace, pixel multiply, etc.)
	 */
1355
	list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
C
Chris Wilson 已提交
1356 1357 1358 1359 1360 1361 1362 1363
		if (tmp_crtc->enabled) {
			if (crtc) {
				DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
				dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
				goto out_disable;
			}
			crtc = tmp_crtc;
		}
1364
	}
C
Chris Wilson 已提交
1365 1366 1367 1368

	if (!crtc || crtc->fb == NULL) {
		DRM_DEBUG_KMS("no output, disabling\n");
		dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
1369 1370
		goto out_disable;
	}
C
Chris Wilson 已提交
1371 1372 1373 1374 1375 1376

	intel_crtc = to_intel_crtc(crtc);
	fb = crtc->fb;
	intel_fb = to_intel_framebuffer(fb);
	obj_priv = to_intel_bo(intel_fb->obj);

1377
	if (intel_fb->obj->size > dev_priv->cfb_size) {
1378
		DRM_DEBUG_KMS("framebuffer too large, disabling "
1379
			      "compression\n");
1380
		dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
1381 1382
		goto out_disable;
	}
C
Chris Wilson 已提交
1383 1384
	if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
	    (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
1385
		DRM_DEBUG_KMS("mode incompatible with compression, "
1386
			      "disabling\n");
1387
		dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
1388 1389
		goto out_disable;
	}
C
Chris Wilson 已提交
1390 1391
	if ((crtc->mode.hdisplay > 2048) ||
	    (crtc->mode.vdisplay > 1536)) {
1392
		DRM_DEBUG_KMS("mode too large for compression, disabling\n");
1393
		dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
1394 1395
		goto out_disable;
	}
C
Chris Wilson 已提交
1396
	if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
1397
		DRM_DEBUG_KMS("plane not 0, disabling compression\n");
1398
		dev_priv->no_fbc_reason = FBC_BAD_PLANE;
1399 1400 1401
		goto out_disable;
	}
	if (obj_priv->tiling_mode != I915_TILING_X) {
1402
		DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
1403
		dev_priv->no_fbc_reason = FBC_NOT_TILED;
1404 1405 1406
		goto out_disable;
	}

1407 1408 1409 1410
	/* If the kernel debugger is active, always disable compression */
	if (in_dbg_master())
		goto out_disable;

C
Chris Wilson 已提交
1411
	intel_enable_fbc(crtc, 500);
1412 1413 1414 1415
	return;

out_disable:
	/* Multiple disables should be harmless */
1416 1417
	if (intel_fbc_enabled(dev)) {
		DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
1418
		intel_disable_fbc(dev);
1419
	}
1420 1421
}

1422
int
1423 1424 1425
intel_pin_and_fence_fb_obj(struct drm_device *dev,
			   struct drm_gem_object *obj,
			   bool pipelined)
1426
{
1427
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1428 1429 1430 1431 1432
	u32 alignment;
	int ret;

	switch (obj_priv->tiling_mode) {
	case I915_TILING_NONE:
1433 1434
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1435
		else if (INTEL_INFO(dev)->gen >= 4)
1436 1437 1438
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
		/* FIXME: Is this true? */
		DRM_ERROR("Y tiled not allowed for scan out buffers\n");
		return -EINVAL;
	default:
		BUG();
	}

	ret = i915_gem_object_pin(obj, alignment);
1453
	if (ret)
1454 1455
		return ret;

1456 1457 1458
	ret = i915_gem_object_set_to_display_plane(obj, pipelined);
	if (ret)
		goto err_unpin;
1459

1460 1461 1462 1463 1464 1465 1466
	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
	if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
	    obj_priv->tiling_mode != I915_TILING_NONE) {
1467
		ret = i915_gem_object_get_fence_reg(obj, false);
1468 1469
		if (ret)
			goto err_unpin;
1470 1471 1472
	}

	return 0;
1473 1474 1475 1476

err_unpin:
	i915_gem_object_unpin(obj);
	return ret;
1477 1478
}

J
Jesse Barnes 已提交
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj_priv;
	struct drm_gem_object *obj;
	int plane = intel_crtc->plane;
	unsigned long Start, Offset;
	u32 dspcntr;
1493
	u32 reg;
J
Jesse Barnes 已提交
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;
	obj_priv = to_intel_bo(obj);

1508 1509
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
	switch (fb->bits_per_pixel) {
	case 8:
		dspcntr |= DISPPLANE_8BPP;
		break;
	case 16:
		if (fb->depth == 15)
			dspcntr |= DISPPLANE_15_16BPP;
		else
			dspcntr |= DISPPLANE_16BPP;
		break;
	case 24:
	case 32:
		dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
		break;
	default:
		DRM_ERROR("Unknown color depth\n");
		return -EINVAL;
	}
1530
	if (INTEL_INFO(dev)->gen >= 4) {
J
Jesse Barnes 已提交
1531 1532 1533 1534 1535 1536
		if (obj_priv->tiling_mode != I915_TILING_NONE)
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

1537
	if (HAS_PCH_SPLIT(dev))
J
Jesse Barnes 已提交
1538 1539 1540
		/* must disable */
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

1541
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
1542 1543 1544 1545

	Start = obj_priv->gtt_offset;
	Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);

1546 1547
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
		      Start, Offset, x, y, fb->pitch);
1548
	I915_WRITE(DSPSTRIDE(plane), fb->pitch);
1549
	if (INTEL_INFO(dev)->gen >= 4) {
1550 1551 1552 1553 1554 1555
		I915_WRITE(DSPSURF(plane), Start);
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPADDR(plane), Offset);
	} else
		I915_WRITE(DSPADDR(plane), Start + Offset);
	POSTING_READ(reg);
J
Jesse Barnes 已提交
1556

C
Chris Wilson 已提交
1557
	intel_update_fbc(dev);
1558
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
1559 1560 1561 1562

	return 0;
}

1563
static int
1564 1565
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
		    struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
1566 1567 1568 1569
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1570
	int ret;
J
Jesse Barnes 已提交
1571 1572 1573

	/* no fb bound */
	if (!crtc->fb) {
1574
		DRM_DEBUG_KMS("No FB bound\n");
1575 1576 1577
		return 0;
	}

1578
	switch (intel_crtc->plane) {
1579 1580 1581 1582 1583
	case 0:
	case 1:
		break;
	default:
		return -EINVAL;
J
Jesse Barnes 已提交
1584 1585
	}

1586
	mutex_lock(&dev->struct_mutex);
1587 1588 1589
	ret = intel_pin_and_fence_fb_obj(dev,
					 to_intel_framebuffer(crtc->fb)->obj,
					 false);
1590 1591 1592 1593
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
		return ret;
	}
J
Jesse Barnes 已提交
1594

1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
	if (old_fb) {
		struct drm_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
		struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);

		if (atomic_read(&obj_priv->pending_flip)) {
			ret = i915_gem_wait_for_pending_flip(dev, &obj, 1);
			if (ret) {
				i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
				mutex_unlock(&dev->struct_mutex);
				return ret;
			}
		}
	}

1609 1610
	ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
	if (ret) {
1611
		i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
1612
		mutex_unlock(&dev->struct_mutex);
1613
		return ret;
J
Jesse Barnes 已提交
1614
	}
1615

1616 1617
	if (old_fb)
		i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
1618

1619
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
1620 1621

	if (!dev->primary->master)
1622
		return 0;
J
Jesse Barnes 已提交
1623 1624 1625

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
1626
		return 0;
J
Jesse Barnes 已提交
1627

1628
	if (intel_crtc->pipe) {
J
Jesse Barnes 已提交
1629 1630
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
1631 1632 1633
	} else {
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
J
Jesse Barnes 已提交
1634
	}
1635 1636

	return 0;
J
Jesse Barnes 已提交
1637 1638
}

1639
static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
1640 1641 1642 1643 1644
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1645
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

	if (clock < 200000) {
		u32 temp;
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
		/* workaround for 160Mhz:
		   1) program 0x4600c bits 15:0 = 0x8124
		   2) program 0x46010 bit 0 = 1
		   3) program 0x46034 bit 24 = 1
		   4) program 0x64000 bit 14 = 1
		   */
		temp = I915_READ(0x4600c);
		temp &= 0xffff0000;
		I915_WRITE(0x4600c, temp | 0x8124);

		temp = I915_READ(0x46010);
		I915_WRITE(0x46010, temp | 1);

		temp = I915_READ(0x46034);
		I915_WRITE(0x46034, temp | (1 << 24));
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
	}
	I915_WRITE(DP_A, dpa_ctl);

1672
	POSTING_READ(DP_A);
1673 1674 1675
	udelay(500);
}

1676 1677 1678 1679 1680 1681 1682
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
1683
	u32 reg, temp, tries;
1684

1685 1686
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
1687 1688
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
1689 1690
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
1691 1692
	I915_WRITE(reg, temp);
	I915_READ(reg);
1693 1694
	udelay(150);

1695
	/* enable CPU FDI TX and PCH FDI RX */
1696 1697
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
1698 1699
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
1700 1701
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
1702
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
1703

1704 1705
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
1706 1707
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
1708 1709 1710
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
1711 1712
	udelay(150);

1713
	reg = FDI_RX_IIR(pipe);
1714
	for (tries = 0; tries < 5; tries++) {
1715
		temp = I915_READ(reg);
1716 1717 1718 1719
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
1720
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
1721 1722 1723
			break;
		}
	}
1724
	if (tries == 5)
1725
		DRM_ERROR("FDI train 1 fail!\n");
1726 1727

	/* Train 2 */
1728 1729
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
1730 1731
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
1732
	I915_WRITE(reg, temp);
1733

1734 1735
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
1736 1737
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
1738
	I915_WRITE(reg, temp);
1739

1740 1741
	POSTING_READ(reg);
	udelay(150);
1742

1743
	reg = FDI_RX_IIR(pipe);
1744
	for (tries = 0; tries < 5; tries++) {
1745
		temp = I915_READ(reg);
1746 1747 1748
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
1749
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
1750 1751 1752 1753
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
1754
	if (tries == 5)
1755
		DRM_ERROR("FDI train 2 fail!\n");
1756 1757 1758 1759

	DRM_DEBUG_KMS("FDI train done\n");
}

1760
static const int const snb_b_fdi_train_param [] = {
1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
1774
	u32 reg, temp, i;
1775

1776 1777
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
1778 1779
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
1780 1781
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
1782 1783 1784
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
1785 1786
	udelay(150);

1787
	/* enable CPU FDI TX and PCH FDI RX */
1788 1789
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
1790 1791
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
1792 1793 1794 1795 1796
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1797
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
1798

1799 1800
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
1801 1802 1803 1804 1805 1806 1807
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
1808 1809 1810
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
1811 1812 1813
	udelay(150);

	for (i = 0; i < 4; i++ ) {
1814 1815
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
1816 1817
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
1818 1819 1820
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
1821 1822
		udelay(500);

1823 1824
		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
1825 1826 1827
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK) {
1828
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
1829 1830 1831 1832 1833
			DRM_DEBUG_KMS("FDI train 1 done.\n");
			break;
		}
	}
	if (i == 4)
1834
		DRM_ERROR("FDI train 1 fail!\n");
1835 1836

	/* Train 2 */
1837 1838
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
1839 1840 1841 1842 1843 1844 1845
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
1846
	I915_WRITE(reg, temp);
1847

1848 1849
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
1850 1851 1852 1853 1854 1855 1856
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
1857 1858 1859
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
1860 1861 1862
	udelay(150);

	for (i = 0; i < 4; i++ ) {
1863 1864
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
1865 1866
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
1867 1868 1869
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
1870 1871
		udelay(500);

1872 1873
		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
1874 1875 1876
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
1877
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
1878 1879 1880 1881 1882
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
	if (i == 4)
1883
		DRM_ERROR("FDI train 2 fail!\n");
1884 1885 1886 1887

	DRM_DEBUG_KMS("FDI train done.\n");
}

1888
static void ironlake_fdi_enable(struct drm_crtc *crtc)
1889 1890 1891 1892 1893
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
1894
	u32 reg, temp;
J
Jesse Barnes 已提交
1895

1896
	/* Write the TU size bits so error detection works */
1897 1898
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
1899

1900
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1901 1902 1903
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~((0x7 << 19) | (0x7 << 16));
1904
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
1905 1906 1907 1908
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
1909 1910 1911
	udelay(200);

	/* Switch from Rawclk to PCDclk */
1912 1913 1914 1915
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
1916 1917 1918
	udelay(200);

	/* Enable CPU FDI TX PLL, always on for Ironlake */
1919 1920
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
1921
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1922 1923 1924
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);

		POSTING_READ(reg);
1925
		udelay(100);
1926
	}
1927 1928
}

1929 1930 1931 1932 1933 1934 1935 1936
static void intel_flush_display_plane(struct drm_device *dev,
				      int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = DSPADDR(plane);
	I915_WRITE(reg, I915_READ(reg));
}

1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
/*
 * When we disable a pipe, we need to clear any pending scanline wait events
 * to avoid hanging the ring, which we assume we are waiting on.
 */
static void intel_clear_scanline_wait(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp;

	if (IS_GEN2(dev))
		/* Can't break the hang on i8xx */
		return;

	tmp = I915_READ(PRB0_CTL);
	if (tmp & RING_WAIT) {
		I915_WRITE(PRB0_CTL, tmp);
		POSTING_READ(PRB0_CTL);
	}
}

1957 1958 1959 1960 1961 1962 1963
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
1964
	u32 reg, temp;
1965

1966 1967 1968 1969
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
1970 1971
	intel_update_watermarks(dev);

1972 1973
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
1974
		if ((temp & LVDS_PORT_EN) == 0)
1975 1976 1977 1978
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}

	ironlake_fdi_enable(crtc);
1979

1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
	/* Enable panel fitting for LVDS */
	if (dev_priv->pch_pf_size &&
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
	     || HAS_eDP || intel_pch_has_edp(crtc))) {
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
		I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
			   PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
			   dev_priv->pch_pf_pos);
		I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
			   dev_priv->pch_pf_size);
	}
1995

1996
	/* Enable CPU pipe */
1997 1998 1999 2000 2001
	reg = PIPECONF(pipe);
	temp = I915_READ(reg);
	if ((temp & PIPECONF_ENABLE) == 0) {
		I915_WRITE(reg, temp | PIPECONF_ENABLE);
		POSTING_READ(reg);
2002 2003
		udelay(100);
	}
2004

2005
	/* configure and enable CPU plane */
2006 2007
	reg = DSPCNTR(plane);
	temp = I915_READ(reg);
2008
	if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2009 2010
		I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
		intel_flush_display_plane(dev, plane);
2011
	}
2012

2013 2014 2015 2016 2017
	/* For PCH output, training FDI link */
	if (IS_GEN6(dev))
		gen6_fdi_link_train(crtc);
	else
		ironlake_fdi_link_train(crtc);
2018

2019
	/* enable PCH DPLL */
2020 2021
	reg = PCH_DPLL(pipe);
	temp = I915_READ(reg);
2022
	if ((temp & DPLL_VCO_ENABLE) == 0) {
2023 2024
		I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
		POSTING_READ(reg);
2025
		udelay(200);
2026
	}
2027

2028 2029 2030
	if (HAS_PCH_CPT(dev)) {
		/* Be sure PCH DPLL SEL is set */
		temp = I915_READ(PCH_DPLL_SEL);
2031
		if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
2032
			temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2033
		else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
2034 2035 2036
			temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
2037

2038
	/* set transcoder timing */
2039 2040 2041
	I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
	I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
	I915_WRITE(TRANS_HSYNC(pipe),  I915_READ(HSYNC(pipe)));
2042

2043 2044 2045
	I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
	I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
	I915_WRITE(TRANS_VSYNC(pipe),  I915_READ(VSYNC(pipe)));
2046

2047
	/* enable normal train */
2048 2049
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2050
	temp &= ~FDI_LINK_TRAIN_NONE;
2051 2052
	temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
	I915_WRITE(reg, temp);
2053

2054 2055
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2056 2057 2058 2059 2060 2061 2062
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
2063
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2064

2065
	/* wait one idle pattern time */
2066
	POSTING_READ(reg);
2067 2068 2069 2070 2071
	udelay(100);

	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
	    intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
2072 2073 2074 2075 2076 2077
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
			  TRANS_DP_SYNC_MASK);
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
2078 2079

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2080
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2081
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2082
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
2083 2084 2085

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
2086
			temp |= TRANS_DP_PORT_SEL_B;
2087 2088
			break;
		case PCH_DP_C:
2089
			temp |= TRANS_DP_PORT_SEL_C;
2090 2091
			break;
		case PCH_DP_D:
2092
			temp |= TRANS_DP_PORT_SEL_D;
2093 2094 2095
			break;
		default:
			DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2096
			temp |= TRANS_DP_PORT_SEL_B;
2097
			break;
2098
		}
2099

2100
		I915_WRITE(reg, temp);
2101
	}
2102

2103
	/* enable PCH transcoder */
2104 2105
	reg = TRANSCONF(pipe);
	temp = I915_READ(reg);
2106 2107 2108 2109 2110
	/*
	 * make the BPC in transcoder be consistent with
	 * that in pipeconf reg.
	 */
	temp &= ~PIPE_BPC_MASK;
2111 2112 2113
	temp |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
	I915_WRITE(reg, temp | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
2114 2115
		DRM_ERROR("failed to enable transcoder\n");

2116
	intel_crtc_load_lut(crtc);
C
Chris Wilson 已提交
2117
	intel_update_fbc(dev);
2118
	intel_crtc_update_cursor(crtc, true);
2119 2120 2121 2122 2123 2124 2125 2126 2127
}

static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
2128
	u32 reg, temp;
2129

2130 2131 2132
	if (!intel_crtc->active)
		return;

2133
	drm_vblank_off(dev, pipe);
2134
	intel_crtc_update_cursor(crtc, false);
2135

2136
	/* Disable display plane */
2137 2138 2139 2140 2141
	reg = DSPCNTR(plane);
	temp = I915_READ(reg);
	if (temp & DISPLAY_PLANE_ENABLE) {
		I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
		intel_flush_display_plane(dev, plane);
2142
	}
2143

2144 2145 2146
	if (dev_priv->cfb_plane == plane &&
	    dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2147

2148
	/* disable cpu pipe, disable after all planes disabled */
2149 2150 2151 2152
	reg = PIPECONF(pipe);
	temp = I915_READ(reg);
	if (temp & PIPECONF_ENABLE) {
		I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
2153
		/* wait for cpu pipe off, pipe state */
2154
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0, 50))
2155
			DRM_ERROR("failed to turn off cpu pipe\n");
2156
	}
2157

2158 2159 2160
	/* Disable PF */
	I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
	I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2161

2162
	/* disable CPU FDI tx and PCH FDI rx */
2163 2164 2165 2166
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);
2167

2168 2169 2170 2171 2172
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2173

2174
	POSTING_READ(reg);
2175 2176 2177
	udelay(100);

	/* still set train pattern 1 */
2178 2179
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2180 2181
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2182
	I915_WRITE(reg, temp);
2183

2184 2185
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2186 2187 2188 2189
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
2190 2191
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
2192
	}
2193 2194 2195 2196
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp);
2197

2198
	POSTING_READ(reg);
2199
	udelay(100);
2200

2201 2202
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
2203 2204 2205 2206 2207
		if (temp & LVDS_PORT_EN) {
			I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
			POSTING_READ(PCH_LVDS);
			udelay(100);
		}
2208
	}
2209

2210
	/* disable PCH transcoder */
2211 2212 2213 2214
	reg = TRANSCONF(plane);
	temp = I915_READ(reg);
	if (temp & TRANS_ENABLE) {
		I915_WRITE(reg, temp & ~TRANS_ENABLE);
2215
		/* wait for PCH transcoder off, transcoder state */
2216
		if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
2217 2218
			DRM_ERROR("failed to disable transcoder\n");
	}
2219

2220 2221
	if (HAS_PCH_CPT(dev)) {
		/* disable TRANS_DP_CTL */
2222 2223 2224 2225
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
		I915_WRITE(reg, temp);
2226 2227 2228

		/* disable DPLL_SEL */
		temp = I915_READ(PCH_DPLL_SEL);
2229
		if (pipe == 0)
2230 2231 2232 2233 2234
			temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
		else
			temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
2235

2236
	/* disable PCH DPLL */
2237 2238 2239
	reg = PCH_DPLL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
2240

2241
	/* Switch from PCDclk to Rawclk */
2242 2243 2244
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);
2245

2246
	/* Disable CPU FDI TX PLL */
2247 2248 2249 2250 2251
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
2252
	udelay(100);
2253

2254 2255 2256
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2257

2258
	/* Wait for the clocks to turn off. */
2259
	POSTING_READ(reg);
2260
	udelay(100);
2261

2262
	intel_crtc->active = false;
2263 2264 2265
	intel_update_watermarks(dev);
	intel_update_fbc(dev);
	intel_clear_scanline_wait(dev);
2266
}
2267

2268 2269 2270 2271 2272
static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
2273

2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
	/* XXX: When our outputs are all unaware of DPMS modes other than off
	 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
	 */
	switch (mode) {
	case DRM_MODE_DPMS_ON:
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
		DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
		ironlake_crtc_enable(crtc);
		break;
2284

2285 2286 2287
	case DRM_MODE_DPMS_OFF:
		DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
		ironlake_crtc_disable(crtc);
2288 2289 2290 2291
		break;
	}
}

2292 2293 2294
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
2295
		struct drm_device *dev = intel_crtc->base.dev;
2296

2297 2298 2299
		mutex_lock(&dev->struct_mutex);
		(void) intel_overlay_switch_off(intel_crtc->overlay, false);
		mutex_unlock(&dev->struct_mutex);
2300 2301
	}

2302 2303 2304
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
2305 2306
}

2307
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2308 2309 2310 2311 2312
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2313
	int plane = intel_crtc->plane;
2314
	u32 reg, temp;
J
Jesse Barnes 已提交
2315

2316 2317 2318 2319
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
2320 2321
	intel_update_watermarks(dev);

2322
	/* Enable the DPLL */
2323 2324
	reg = DPLL(pipe);
	temp = I915_READ(reg);
2325
	if ((temp & DPLL_VCO_ENABLE) == 0) {
2326 2327
		I915_WRITE(reg, temp);

2328
		/* Wait for the clocks to stabilize. */
2329
		POSTING_READ(reg);
2330
		udelay(150);
2331 2332 2333

		I915_WRITE(reg, temp | DPLL_VCO_ENABLE);

2334
		/* Wait for the clocks to stabilize. */
2335
		POSTING_READ(reg);
2336
		udelay(150);
2337 2338 2339

		I915_WRITE(reg, temp | DPLL_VCO_ENABLE);

2340
		/* Wait for the clocks to stabilize. */
2341
		POSTING_READ(reg);
2342 2343
		udelay(150);
	}
J
Jesse Barnes 已提交
2344

2345
	/* Enable the pipe */
2346 2347 2348 2349
	reg = PIPECONF(pipe);
	temp = I915_READ(reg);
	if ((temp & PIPECONF_ENABLE) == 0)
		I915_WRITE(reg, temp | PIPECONF_ENABLE);
J
Jesse Barnes 已提交
2350

2351
	/* Enable the plane */
2352 2353
	reg = DSPCNTR(plane);
	temp = I915_READ(reg);
2354
	if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2355 2356
		I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
		intel_flush_display_plane(dev, plane);
2357
	}
J
Jesse Barnes 已提交
2358

2359
	intel_crtc_load_lut(crtc);
C
Chris Wilson 已提交
2360
	intel_update_fbc(dev);
J
Jesse Barnes 已提交
2361

2362 2363
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
2364
	intel_crtc_update_cursor(crtc, true);
2365
}
J
Jesse Barnes 已提交
2366

2367 2368 2369 2370 2371 2372 2373
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
2374
	u32 reg, temp;
2375

2376 2377 2378
	if (!intel_crtc->active)
		return;

2379 2380
	/* Give the overlay scaler a chance to disable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, false);
2381
	intel_crtc_update_cursor(crtc, false);
2382 2383 2384 2385 2386
	drm_vblank_off(dev, pipe);

	if (dev_priv->cfb_plane == plane &&
	    dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
J
Jesse Barnes 已提交
2387

2388
	/* Disable display plane */
2389 2390 2391 2392
	reg = DSPCNTR(plane);
	temp = I915_READ(reg);
	if (temp & DISPLAY_PLANE_ENABLE) {
		I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
2393
		/* Flush the plane changes */
2394
		intel_flush_display_plane(dev, plane);
2395 2396

		/* Wait for vblank for the disable to take effect */
2397
		if (IS_GEN2(dev))
2398
			intel_wait_for_vblank_off(dev, pipe);
2399
	}
J
Jesse Barnes 已提交
2400

2401
	/* Don't disable pipe A or pipe A PLLs if needed */
2402
	if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2403
		goto done;
2404 2405

	/* Next, disable display pipes */
2406 2407 2408 2409 2410 2411 2412 2413
	reg = PIPECONF(pipe);
	temp = I915_READ(reg);
	if (temp & PIPECONF_ENABLE) {
		I915_WRITE(reg, temp & ~PIPECONF_ENABLE);

		/* Wait for vblank for the disable to take effect. */
		POSTING_READ(reg);
		intel_wait_for_vblank_off(dev, pipe);
2414 2415
	}

2416 2417 2418 2419
	reg = DPLL(pipe);
	temp = I915_READ(reg);
	if (temp & DPLL_VCO_ENABLE) {
		I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
2420

2421 2422 2423
		/* Wait for the clocks to turn off. */
		POSTING_READ(reg);
		udelay(150);
2424
	}
2425 2426

done:
2427
	intel_crtc->active = false;
2428 2429 2430
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
	intel_clear_scanline_wait(dev);
2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445
}

static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	/* XXX: When our outputs are all unaware of DPMS modes other than off
	 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
	 */
	switch (mode) {
	case DRM_MODE_DPMS_ON:
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
		i9xx_crtc_enable(crtc);
		break;
	case DRM_MODE_DPMS_OFF:
		i9xx_crtc_disable(crtc);
J
Jesse Barnes 已提交
2446 2447
		break;
	}
2448 2449 2450 2451 2452 2453 2454 2455
}

/**
 * Sets the power management mode of the pipe and plane.
 */
static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct drm_device *dev = crtc->dev;
2456
	struct drm_i915_private *dev_priv = dev->dev_private;
2457 2458 2459 2460 2461
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool enabled;

C
Chris Wilson 已提交
2462 2463 2464
	if (intel_crtc->dpms_mode == mode)
		return;

2465
	intel_crtc->dpms_mode = mode;
2466

2467
	dev_priv->display.dpms(crtc, mode);
J
Jesse Barnes 已提交
2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
		DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
		break;
	}
}

2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
	struct drm_device *dev = crtc->dev;

	crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
		i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
		mutex_unlock(&dev->struct_mutex);
	}
}

2507 2508 2509 2510 2511 2512 2513 2514 2515
/* Prepare for a mode set.
 *
 * Note we could be a lot smarter here.  We need to figure out which outputs
 * will be enabled, which disabled (in short, how the config will changes)
 * and perform the minimum necessary steps to accomplish that, e.g. updating
 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
 * panel fitting is in the proper state, etc.
 */
static void i9xx_crtc_prepare(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2516
{
2517
	i9xx_crtc_disable(crtc);
J
Jesse Barnes 已提交
2518 2519
}

2520
static void i9xx_crtc_commit(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2521
{
2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
	i9xx_crtc_enable(crtc);
}

static void ironlake_crtc_prepare(struct drm_crtc *crtc)
{
	ironlake_crtc_disable(crtc);
}

static void ironlake_crtc_commit(struct drm_crtc *crtc)
{
	ironlake_crtc_enable(crtc);
J
Jesse Barnes 已提交
2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548
}

void intel_encoder_prepare (struct drm_encoder *encoder)
{
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	/* lvds has its own version of prepare see intel_lvds_prepare */
	encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
}

void intel_encoder_commit (struct drm_encoder *encoder)
{
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	/* lvds has its own version of commit see intel_lvds_commit */
	encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
}

C
Chris Wilson 已提交
2549 2550
void intel_encoder_destroy(struct drm_encoder *encoder)
{
2551
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
2552 2553 2554 2555 2556

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
}

J
Jesse Barnes 已提交
2557 2558 2559 2560
static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode)
{
2561
	struct drm_device *dev = crtc->dev;
2562

2563
	if (HAS_PCH_SPLIT(dev)) {
2564
		/* FDI link clock is fixed at 2.7G */
J
Jesse Barnes 已提交
2565 2566
		if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
			return false;
2567
	}
2568 2569 2570 2571 2572 2573 2574

	/* XXX some encoders set the crtcinfo, others don't.
	 * Obviously we need some form of conflict resolution here...
	 */
	if (adjusted_mode->crtc_htotal == 0)
		drm_mode_set_crtcinfo(adjusted_mode, 0);

J
Jesse Barnes 已提交
2575 2576 2577
	return true;
}

2578 2579 2580 2581
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
2582

2583
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
2584
{
2585 2586
	return 333000;
}
J
Jesse Barnes 已提交
2587

2588 2589 2590 2591
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
2592

2593 2594 2595
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
2596

2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
2608
		}
2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
2630
		return 133000;
2631
	}
J
Jesse Barnes 已提交
2632

2633 2634 2635
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
2636

2637 2638 2639
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
2640 2641
}

2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662
struct fdi_m_n {
	u32        tu;
	u32        gmch_m;
	u32        gmch_n;
	u32        link_m;
	u32        link_n;
};

static void
fdi_reduce_ratio(u32 *num, u32 *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

#define DATA_N 0x800000
#define LINK_N 0x80000

static void
2663 2664
ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
		     int link_clock, struct fdi_m_n *m_n)
2665 2666 2667 2668 2669 2670 2671
{
	u64 temp;

	m_n->tu = 64; /* default size */

	temp = (u64) DATA_N * pixel_clock;
	temp = div_u64(temp, link_clock);
2672 2673
	m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
	m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
2674 2675 2676 2677 2678 2679 2680 2681 2682 2683
	m_n->gmch_n = DATA_N;
	fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);

	temp = (u64) LINK_N * pixel_clock;
	m_n->link_m = div_u64(temp, link_clock);
	m_n->link_n = LINK_N;
	fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
}


2684 2685 2686 2687 2688 2689 2690 2691
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

2692 2693 2694 2695 2696 2697 2698
/* Pineview has different values for various configs */
static struct intel_watermark_params pineview_display_wm = {
	PINEVIEW_DISPLAY_FIFO,
	PINEVIEW_MAX_WM,
	PINEVIEW_DFT_WM,
	PINEVIEW_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE
2699
};
2700 2701 2702 2703 2704 2705
static struct intel_watermark_params pineview_display_hplloff_wm = {
	PINEVIEW_DISPLAY_FIFO,
	PINEVIEW_MAX_WM,
	PINEVIEW_DFT_HPLLOFF_WM,
	PINEVIEW_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE
2706
};
2707 2708 2709 2710 2711 2712
static struct intel_watermark_params pineview_cursor_wm = {
	PINEVIEW_CURSOR_FIFO,
	PINEVIEW_CURSOR_MAX_WM,
	PINEVIEW_CURSOR_DFT_WM,
	PINEVIEW_CURSOR_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE,
2713
};
2714 2715 2716 2717 2718 2719
static struct intel_watermark_params pineview_cursor_hplloff_wm = {
	PINEVIEW_CURSOR_FIFO,
	PINEVIEW_CURSOR_MAX_WM,
	PINEVIEW_CURSOR_DFT_WM,
	PINEVIEW_CURSOR_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE
2720
};
2721 2722 2723 2724 2725 2726 2727
static struct intel_watermark_params g4x_wm_info = {
	G4X_FIFO_SIZE,
	G4X_MAX_WM,
	G4X_MAX_WM,
	2,
	G4X_FIFO_LINE_SIZE,
};
2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741
static struct intel_watermark_params g4x_cursor_wm_info = {
	I965_CURSOR_FIFO,
	I965_CURSOR_MAX_WM,
	I965_CURSOR_DFT_WM,
	2,
	G4X_FIFO_LINE_SIZE,
};
static struct intel_watermark_params i965_cursor_wm_info = {
	I965_CURSOR_FIFO,
	I965_CURSOR_MAX_WM,
	I965_CURSOR_DFT_WM,
	2,
	I915_FIFO_LINE_SIZE,
};
2742
static struct intel_watermark_params i945_wm_info = {
2743
	I945_FIFO_SIZE,
2744 2745
	I915_MAX_WM,
	1,
2746 2747
	2,
	I915_FIFO_LINE_SIZE
2748 2749
};
static struct intel_watermark_params i915_wm_info = {
2750
	I915_FIFO_SIZE,
2751 2752
	I915_MAX_WM,
	1,
2753
	2,
2754 2755 2756 2757 2758 2759
	I915_FIFO_LINE_SIZE
};
static struct intel_watermark_params i855_wm_info = {
	I855GM_FIFO_SIZE,
	I915_MAX_WM,
	1,
2760
	2,
2761 2762 2763 2764 2765 2766
	I830_FIFO_LINE_SIZE
};
static struct intel_watermark_params i830_wm_info = {
	I830_FIFO_SIZE,
	I915_MAX_WM,
	1,
2767
	2,
2768 2769 2770
	I830_FIFO_LINE_SIZE
};

2771 2772 2773 2774 2775 2776 2777 2778
static struct intel_watermark_params ironlake_display_wm_info = {
	ILK_DISPLAY_FIFO,
	ILK_DISPLAY_MAXWM,
	ILK_DISPLAY_DFTWM,
	2,
	ILK_FIFO_LINE_SIZE
};

2779 2780 2781 2782 2783 2784 2785 2786
static struct intel_watermark_params ironlake_cursor_wm_info = {
	ILK_CURSOR_FIFO,
	ILK_CURSOR_MAXWM,
	ILK_CURSOR_DFTWM,
	2,
	ILK_FIFO_LINE_SIZE
};

2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802
static struct intel_watermark_params ironlake_display_srwm_info = {
	ILK_DISPLAY_SR_FIFO,
	ILK_DISPLAY_MAX_SRWM,
	ILK_DISPLAY_DFT_SRWM,
	2,
	ILK_FIFO_LINE_SIZE
};

static struct intel_watermark_params ironlake_cursor_srwm_info = {
	ILK_CURSOR_SR_FIFO,
	ILK_CURSOR_MAX_SRWM,
	ILK_CURSOR_DFT_SRWM,
	2,
	ILK_FIFO_LINE_SIZE
};

2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820
/**
 * intel_calculate_wm - calculate watermark level
 * @clock_in_khz: pixel clock
 * @wm: chip FIFO params
 * @pixel_size: display pixel size
 * @latency_ns: memory latency for the platform
 *
 * Calculate the watermark level (the level at which the display plane will
 * start fetching from memory again).  Each chip has a different display
 * FIFO size and allocation, so the caller needs to figure that out and pass
 * in the correct intel_watermark_params structure.
 *
 * As the pixel clock runs, the FIFO will be drained at a rate that depends
 * on the pixel size.  When it reaches the watermark level, it'll start
 * fetching FIFO line sized based chunks from memory until the FIFO fills
 * past the watermark point.  If the FIFO drains completely, a FIFO underrun
 * will occur, and a display engine hang could result.
 */
2821 2822 2823 2824 2825
static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
					struct intel_watermark_params *wm,
					int pixel_size,
					unsigned long latency_ns)
{
2826
	long entries_required, wm_size;
2827

2828 2829 2830 2831 2832 2833 2834 2835
	/*
	 * Note: we need to make sure we don't overflow for various clock &
	 * latency values.
	 * clocks go from a few thousand to several hundred thousand.
	 * latency is usually a few thousand
	 */
	entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
		1000;
2836
	entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
2837

2838
	DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
2839 2840 2841

	wm_size = wm->fifo_size - (entries_required + wm->guard_size);

2842
	DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
2843

2844 2845
	/* Don't promote wm_size to unsigned... */
	if (wm_size > (long)wm->max_wm)
2846
		wm_size = wm->max_wm;
2847
	if (wm_size <= 0)
2848 2849 2850 2851 2852 2853
		wm_size = wm->default_wm;
	return wm_size;
}

struct cxsr_latency {
	int is_desktop;
2854
	int is_ddr3;
2855 2856 2857 2858 2859 2860 2861 2862
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

2863
static const struct cxsr_latency cxsr_latency_table[] = {
2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898
	{1, 0, 800, 400, 3382, 33382, 3983, 33983},    /* DDR2-400 SC */
	{1, 0, 800, 667, 3354, 33354, 3807, 33807},    /* DDR2-667 SC */
	{1, 0, 800, 800, 3347, 33347, 3763, 33763},    /* DDR2-800 SC */
	{1, 1, 800, 667, 6420, 36420, 6873, 36873},    /* DDR3-667 SC */
	{1, 1, 800, 800, 5902, 35902, 6318, 36318},    /* DDR3-800 SC */

	{1, 0, 667, 400, 3400, 33400, 4021, 34021},    /* DDR2-400 SC */
	{1, 0, 667, 667, 3372, 33372, 3845, 33845},    /* DDR2-667 SC */
	{1, 0, 667, 800, 3386, 33386, 3822, 33822},    /* DDR2-800 SC */
	{1, 1, 667, 667, 6438, 36438, 6911, 36911},    /* DDR3-667 SC */
	{1, 1, 667, 800, 5941, 35941, 6377, 36377},    /* DDR3-800 SC */

	{1, 0, 400, 400, 3472, 33472, 4173, 34173},    /* DDR2-400 SC */
	{1, 0, 400, 667, 3443, 33443, 3996, 33996},    /* DDR2-667 SC */
	{1, 0, 400, 800, 3430, 33430, 3946, 33946},    /* DDR2-800 SC */
	{1, 1, 400, 667, 6509, 36509, 7062, 37062},    /* DDR3-667 SC */
	{1, 1, 400, 800, 5985, 35985, 6501, 36501},    /* DDR3-800 SC */

	{0, 0, 800, 400, 3438, 33438, 4065, 34065},    /* DDR2-400 SC */
	{0, 0, 800, 667, 3410, 33410, 3889, 33889},    /* DDR2-667 SC */
	{0, 0, 800, 800, 3403, 33403, 3845, 33845},    /* DDR2-800 SC */
	{0, 1, 800, 667, 6476, 36476, 6955, 36955},    /* DDR3-667 SC */
	{0, 1, 800, 800, 5958, 35958, 6400, 36400},    /* DDR3-800 SC */

	{0, 0, 667, 400, 3456, 33456, 4103, 34106},    /* DDR2-400 SC */
	{0, 0, 667, 667, 3428, 33428, 3927, 33927},    /* DDR2-667 SC */
	{0, 0, 667, 800, 3443, 33443, 3905, 33905},    /* DDR2-800 SC */
	{0, 1, 667, 667, 6494, 36494, 6993, 36993},    /* DDR3-667 SC */
	{0, 1, 667, 800, 5998, 35998, 6460, 36460},    /* DDR3-800 SC */

	{0, 0, 400, 400, 3528, 33528, 4255, 34255},    /* DDR2-400 SC */
	{0, 0, 400, 667, 3500, 33500, 4079, 34079},    /* DDR2-667 SC */
	{0, 0, 400, 800, 3487, 33487, 4029, 34029},    /* DDR2-800 SC */
	{0, 1, 400, 667, 6566, 36566, 7145, 37145},    /* DDR3-667 SC */
	{0, 1, 400, 800, 6042, 36042, 6584, 36584},    /* DDR3-800 SC */
2899 2900
};

2901 2902 2903 2904
static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
							 int is_ddr3,
							 int fsb,
							 int mem)
2905
{
2906
	const struct cxsr_latency *latency;
2907 2908 2909 2910 2911 2912 2913 2914
	int i;

	if (fsb == 0 || mem == 0)
		return NULL;

	for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
		latency = &cxsr_latency_table[i];
		if (is_desktop == latency->is_desktop &&
2915
		    is_ddr3 == latency->is_ddr3 &&
2916 2917
		    fsb == latency->fsb_freq && mem == latency->mem_freq)
			return latency;
2918
	}
2919

2920
	DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
2921 2922

	return NULL;
2923 2924
}

2925
static void pineview_disable_cxsr(struct drm_device *dev)
2926 2927 2928 2929
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* deactivate cxsr */
2930
	I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
2931 2932
}

2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946
/*
 * Latency for FIFO fetches is dependent on several factors:
 *   - memory configuration (speed, channels)
 *   - chipset
 *   - current MCH state
 * It can be fairly high in some situations, so here we assume a fairly
 * pessimal value.  It's a tradeoff between extra memory fetches (if we
 * set this value too high, the FIFO will fetch frequently to stay full)
 * and power consumption (set it too low to save power and we might see
 * FIFO underruns and display "flicker").
 *
 * A value of 5us seems to be a good balance; safe for very low end
 * platforms but not overly aggressive on lower latency configs.
 */
2947
static const int latency_ns = 5000;
2948

2949
static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
2950 2951 2952 2953 2954
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

2955 2956 2957
	size = dsparb & 0x7f;
	if (plane)
		size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
2958

2959
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2960
		      plane ? "B" : "A", size);
2961 2962 2963

	return size;
}
2964

2965 2966 2967 2968 2969 2970
static int i85x_get_fifo_size(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

2971 2972 2973
	size = dsparb & 0x1ff;
	if (plane)
		size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
2974
	size >>= 1; /* Convert to cachelines */
2975

2976
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2977
		      plane ? "B" : "A", size);
2978 2979 2980

	return size;
}
2981

2982 2983 2984 2985 2986 2987 2988 2989 2990
static int i845_get_fifo_size(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

	size = dsparb & 0x7f;
	size >>= 2; /* Convert to cachelines */

2991
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2992 2993
		      plane ? "B" : "A",
		      size);
2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006

	return size;
}

static int i830_get_fifo_size(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

	size = dsparb & 0x7f;
	size >>= 1; /* Convert to cachelines */

3007
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3008
		      plane ? "B" : "A", size);
3009 3010 3011 3012

	return size;
}

3013
static void pineview_update_wm(struct drm_device *dev,  int planea_clock,
3014 3015
			       int planeb_clock, int sr_hdisplay, int unused,
			       int pixel_size)
3016 3017
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3018
	const struct cxsr_latency *latency;
3019 3020 3021 3022
	u32 reg;
	unsigned long wm;
	int sr_clock;

3023
	latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
3024
					 dev_priv->fsb_freq, dev_priv->mem_freq);
3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068
	if (!latency) {
		DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
		pineview_disable_cxsr(dev);
		return;
	}

	if (!planea_clock || !planeb_clock) {
		sr_clock = planea_clock ? planea_clock : planeb_clock;

		/* Display SR */
		wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
					pixel_size, latency->display_sr);
		reg = I915_READ(DSPFW1);
		reg &= ~DSPFW_SR_MASK;
		reg |= wm << DSPFW_SR_SHIFT;
		I915_WRITE(DSPFW1, reg);
		DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);

		/* cursor SR */
		wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
					pixel_size, latency->cursor_sr);
		reg = I915_READ(DSPFW3);
		reg &= ~DSPFW_CURSOR_SR_MASK;
		reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
		I915_WRITE(DSPFW3, reg);

		/* Display HPLL off SR */
		wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
					pixel_size, latency->display_hpll_disable);
		reg = I915_READ(DSPFW3);
		reg &= ~DSPFW_HPLL_SR_MASK;
		reg |= wm & DSPFW_HPLL_SR_MASK;
		I915_WRITE(DSPFW3, reg);

		/* cursor HPLL off SR */
		wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
					pixel_size, latency->cursor_hpll_disable);
		reg = I915_READ(DSPFW3);
		reg &= ~DSPFW_HPLL_CURSOR_MASK;
		reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
		I915_WRITE(DSPFW3, reg);
		DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);

		/* activate cxsr */
3069 3070
		I915_WRITE(DSPFW3,
			   I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
3071 3072 3073 3074 3075 3076 3077
		DRM_DEBUG_KMS("Self-refresh is enabled\n");
	} else {
		pineview_disable_cxsr(dev);
		DRM_DEBUG_KMS("Self-refresh is disabled\n");
	}
}

3078
static void g4x_update_wm(struct drm_device *dev,  int planea_clock,
3079 3080
			  int planeb_clock, int sr_hdisplay, int sr_htotal,
			  int pixel_size)
3081 3082
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3083 3084 3085 3086 3087
	int total_size, cacheline_size;
	int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
	struct intel_watermark_params planea_params, planeb_params;
	unsigned long line_time_us;
	int sr_clock, sr_entries = 0, entries_required;
3088

3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103
	/* Create copies of the base settings for each pipe */
	planea_params = planeb_params = g4x_wm_info;

	/* Grab a couple of global values before we overwrite them */
	total_size = planea_params.fifo_size;
	cacheline_size = planea_params.cacheline_size;

	/*
	 * Note: we need to make sure we don't overflow for various clock &
	 * latency values.
	 * clocks go from a few thousand to several hundred thousand.
	 * latency is usually a few thousand
	 */
	entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
		1000;
3104
	entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
3105 3106 3107 3108
	planea_wm = entries_required + planea_params.guard_size;

	entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
		1000;
3109
	entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
	planeb_wm = entries_required + planeb_params.guard_size;

	cursora_wm = cursorb_wm = 16;
	cursor_sr = 32;

	DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);

	/* Calc sr entries for one plane configs */
	if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
		/* self-refresh has much higher latency */
3120
		static const int sr_latency_ns = 12000;
3121 3122

		sr_clock = planea_clock ? planea_clock : planeb_clock;
3123
		line_time_us = ((sr_htotal * 1000) / sr_clock);
3124 3125

		/* Use ns/us then divide to preserve precision */
3126
		sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3127
			pixel_size * sr_hdisplay;
3128
		sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
3129 3130 3131

		entries_required = (((sr_latency_ns / line_time_us) +
				     1000) / 1000) * pixel_size * 64;
3132
		entries_required = DIV_ROUND_UP(entries_required,
3133
						g4x_cursor_wm_info.cacheline_size);
3134 3135 3136 3137 3138 3139 3140
		cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;

		if (cursor_sr > g4x_cursor_wm_info.max_wm)
			cursor_sr = g4x_cursor_wm_info.max_wm;
		DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
			      "cursor %d\n", sr_entries, cursor_sr);

3141
		I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3142 3143 3144
	} else {
		/* Turn off self refresh if both pipes are enabled */
		I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3145
			   & ~FW_BLC_SELF_EN);
3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161
	}

	DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
		  planea_wm, planeb_wm, sr_entries);

	planea_wm &= 0x3f;
	planeb_wm &= 0x3f;

	I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
		   (cursorb_wm << DSPFW_CURSORB_SHIFT) |
		   (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
	I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
		   (cursora_wm << DSPFW_CURSORA_SHIFT));
	/* HPLL off in SR has some issues on G4x... disable it */
	I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
		   (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
3162 3163
}

3164
static void i965_update_wm(struct drm_device *dev, int planea_clock,
3165 3166
			   int planeb_clock, int sr_hdisplay, int sr_htotal,
			   int pixel_size)
3167 3168
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3169 3170
	unsigned long line_time_us;
	int sr_clock, sr_entries, srwm = 1;
3171
	int cursor_sr = 16;
3172 3173 3174 3175

	/* Calc sr entries for one plane configs */
	if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
		/* self-refresh has much higher latency */
3176
		static const int sr_latency_ns = 12000;
3177 3178

		sr_clock = planea_clock ? planea_clock : planeb_clock;
3179
		line_time_us = ((sr_htotal * 1000) / sr_clock);
3180 3181

		/* Use ns/us then divide to preserve precision */
3182
		sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3183
			pixel_size * sr_hdisplay;
3184
		sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
3185
		DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
3186
		srwm = I965_FIFO_SIZE - sr_entries;
3187 3188
		if (srwm < 0)
			srwm = 1;
3189
		srwm &= 0x1ff;
3190 3191

		sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3192
			pixel_size * 64;
3193 3194
		sr_entries = DIV_ROUND_UP(sr_entries,
					  i965_cursor_wm_info.cacheline_size);
3195
		cursor_sr = i965_cursor_wm_info.fifo_size -
3196
			(sr_entries + i965_cursor_wm_info.guard_size);
3197 3198 3199 3200 3201 3202 3203

		if (cursor_sr > i965_cursor_wm_info.max_wm)
			cursor_sr = i965_cursor_wm_info.max_wm;

		DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
			      "cursor %d\n", srwm, cursor_sr);

3204
		if (IS_CRESTLINE(dev))
3205
			I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3206 3207
	} else {
		/* Turn off self refresh if both pipes are enabled */
3208
		if (IS_CRESTLINE(dev))
3209 3210
			I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
				   & ~FW_BLC_SELF_EN);
3211
	}
3212

3213 3214
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
		      srwm);
3215 3216

	/* 965 has limitations... */
3217 3218
	I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
		   (8 << 0));
3219
	I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
3220 3221
	/* update cursor SR watermark */
	I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
3222 3223 3224
}

static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
3225 3226
			   int planeb_clock, int sr_hdisplay, int sr_htotal,
			   int pixel_size)
3227 3228
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3229 3230 3231 3232 3233
	uint32_t fwater_lo;
	uint32_t fwater_hi;
	int total_size, cacheline_size, cwm, srwm = 1;
	int planea_wm, planeb_wm;
	struct intel_watermark_params planea_params, planeb_params;
3234 3235 3236
	unsigned long line_time_us;
	int sr_clock, sr_entries = 0;

3237
	/* Create copies of the base settings for each pipe */
3238
	if (IS_CRESTLINE(dev) || IS_I945GM(dev))
3239
		planea_params = planeb_params = i945_wm_info;
3240
	else if (!IS_GEN2(dev))
3241
		planea_params = planeb_params = i915_wm_info;
3242
	else
3243
		planea_params = planeb_params = i855_wm_info;
3244

3245 3246 3247
	/* Grab a couple of global values before we overwrite them */
	total_size = planea_params.fifo_size;
	cacheline_size = planea_params.cacheline_size;
3248

3249
	/* Update per-plane FIFO sizes */
3250 3251
	planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
	planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
3252

3253 3254 3255 3256
	planea_wm = intel_calculate_wm(planea_clock, &planea_params,
				       pixel_size, latency_ns);
	planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
				       pixel_size, latency_ns);
3257
	DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3258 3259 3260 3261 3262 3263

	/*
	 * Overlay gets an aggressive default since video jitter is bad.
	 */
	cwm = 2;

3264
	/* Calc sr entries for one plane configs */
3265 3266
	if (HAS_FW_BLC(dev) && sr_hdisplay &&
	    (!planea_clock || !planeb_clock)) {
3267
		/* self-refresh has much higher latency */
3268
		static const int sr_latency_ns = 6000;
3269

3270
		sr_clock = planea_clock ? planea_clock : planeb_clock;
3271
		line_time_us = ((sr_htotal * 1000) / sr_clock);
3272 3273

		/* Use ns/us then divide to preserve precision */
3274
		sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3275
			pixel_size * sr_hdisplay;
3276
		sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
3277
		DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
3278 3279 3280
		srwm = total_size - sr_entries;
		if (srwm < 0)
			srwm = 1;
3281 3282 3283 3284 3285 3286 3287 3288

		if (IS_I945G(dev) || IS_I945GM(dev))
			I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
		else if (IS_I915GM(dev)) {
			/* 915M has a smaller SRWM field */
			I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
			I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
		}
3289 3290
	} else {
		/* Turn off self refresh if both pipes are enabled */
3291 3292 3293 3294 3295 3296
		if (IS_I945G(dev) || IS_I945GM(dev)) {
			I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
				   & ~FW_BLC_SELF_EN);
		} else if (IS_I915GM(dev)) {
			I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
		}
3297 3298
	}

3299
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
3300
		      planea_wm, planeb_wm, cwm, srwm);
3301

3302 3303 3304 3305 3306 3307
	fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
	fwater_hi = (cwm & 0x1f);

	/* Set request length to 8 cachelines per fetch */
	fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
	fwater_hi = fwater_hi | (1 << 8);
3308 3309 3310 3311 3312

	I915_WRITE(FW_BLC, fwater_lo);
	I915_WRITE(FW_BLC2, fwater_hi);
}

3313
static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
3314
			   int unused2, int unused3, int pixel_size)
3315 3316
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3317
	uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
3318
	int planea_wm;
3319

3320
	i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3321

3322 3323
	planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
				       pixel_size, latency_ns);
3324 3325
	fwater_lo |= (3<<8) | planea_wm;

3326
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
3327 3328 3329 3330

	I915_WRITE(FW_BLC, fwater_lo);
}

3331
#define ILK_LP0_PLANE_LATENCY		700
3332
#define ILK_LP0_CURSOR_LATENCY		1300
3333

3334 3335 3336 3337
static bool ironlake_compute_wm0(struct drm_device *dev,
				 int pipe,
				 int *plane_wm,
				 int *cursor_wm)
3338
{
3339
	struct drm_crtc *crtc;
3340 3341
	int htotal, hdisplay, clock, pixel_size = 0;
	int line_time_us, line_count, entries;
3342

3343 3344 3345
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc->fb == NULL || !crtc->enabled)
		return false;
3346

3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368
	htotal = crtc->mode.htotal;
	hdisplay = crtc->mode.hdisplay;
	clock = crtc->mode.clock;
	pixel_size = crtc->fb->bits_per_pixel / 8;

	/* Use the small buffer method to calculate plane watermark */
	entries = ((clock * pixel_size / 1000) * ILK_LP0_PLANE_LATENCY) / 1000;
	entries = DIV_ROUND_UP(entries,
			       ironlake_display_wm_info.cacheline_size);
	*plane_wm = entries + ironlake_display_wm_info.guard_size;
	if (*plane_wm > (int)ironlake_display_wm_info.max_wm)
		*plane_wm = ironlake_display_wm_info.max_wm;

	/* Use the large buffer method to calculate cursor watermark */
	line_time_us = ((htotal * 1000) / clock);
	line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
	entries = line_count * 64 * pixel_size;
	entries = DIV_ROUND_UP(entries,
			       ironlake_cursor_wm_info.cacheline_size);
	*cursor_wm = entries + ironlake_cursor_wm_info.guard_size;
	if (*cursor_wm > ironlake_cursor_wm_info.max_wm)
		*cursor_wm = ironlake_cursor_wm_info.max_wm;
3369

3370 3371
	return true;
}
3372

3373 3374 3375 3376 3377 3378 3379 3380
static void ironlake_update_wm(struct drm_device *dev,
			       int planea_clock, int planeb_clock,
			       int sr_hdisplay, int sr_htotal,
			       int pixel_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int plane_wm, cursor_wm, enabled;
	int tmp;
3381

3382 3383 3384 3385 3386 3387 3388 3389 3390
	enabled = 0;
	if (ironlake_compute_wm0(dev, 0, &plane_wm, &cursor_wm)) {
		I915_WRITE(WM0_PIPEA_ILK,
			   (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
		DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
			      " plane %d, " "cursor: %d\n",
			      plane_wm, cursor_wm);
		enabled++;
	}
3391

3392 3393 3394 3395 3396 3397 3398
	if (ironlake_compute_wm0(dev, 1, &plane_wm, &cursor_wm)) {
		I915_WRITE(WM0_PIPEB_ILK,
			   (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
		DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
			      " plane %d, cursor: %d\n",
			      plane_wm, cursor_wm);
		enabled++;
3399 3400 3401 3402 3403 3404
	}

	/*
	 * Calculate and update the self-refresh watermark only when one
	 * display plane is used.
	 */
3405 3406 3407 3408 3409 3410
	tmp = 0;
	if (enabled == 1 && /* XXX disabled due to buggy implmentation? */ 0) {
		unsigned long line_time_us;
		int small, large, plane_fbc;
		int sr_clock, entries;
		int line_count, line_size;
3411 3412 3413 3414
		/* Read the self-refresh latency. The unit is 0.5us */
		int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;

		sr_clock = planea_clock ? planea_clock : planeb_clock;
3415
		line_time_us = (sr_htotal * 1000) / sr_clock;
3416 3417 3418

		/* Use ns/us then divide to preserve precision */
		line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
3419
			/ 1000;
3420
		line_size = sr_hdisplay * pixel_size;
3421

3422 3423 3424
		/* Use the minimum of the small and large buffer method for primary */
		small = ((sr_clock * pixel_size / 1000) * (ilk_sr_latency * 500)) / 1000;
		large = line_count * line_size;
3425

3426 3427
		entries = DIV_ROUND_UP(min(small, large),
				       ironlake_display_srwm_info.cacheline_size);
3428

3429 3430
		plane_fbc = entries * 64;
		plane_fbc = DIV_ROUND_UP(plane_fbc, line_size);
3431

3432 3433 3434
		plane_wm = entries + ironlake_display_srwm_info.guard_size;
		if (plane_wm > (int)ironlake_display_srwm_info.max_wm)
			plane_wm = ironlake_display_srwm_info.max_wm;
3435

3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452
		/* calculate the self-refresh watermark for display cursor */
		entries = line_count * pixel_size * 64;
		entries = DIV_ROUND_UP(entries,
				       ironlake_cursor_srwm_info.cacheline_size);

		cursor_wm = entries + ironlake_cursor_srwm_info.guard_size;
		if (cursor_wm > (int)ironlake_cursor_srwm_info.max_wm)
			cursor_wm = ironlake_cursor_srwm_info.max_wm;

		/* configure watermark and enable self-refresh */
		tmp = (WM1_LP_SR_EN |
		       (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
		       (plane_fbc << WM1_LP_FBC_SHIFT) |
		       (plane_wm << WM1_LP_SR_SHIFT) |
		       cursor_wm);
		DRM_DEBUG_KMS("self-refresh watermark: display plane %d, fbc lines %d,"
			      " cursor %d\n", plane_wm, plane_fbc, cursor_wm);
3453
	}
3454 3455
	I915_WRITE(WM1_LP_ILK, tmp);
	/* XXX setup WM2 and WM3 */
3456
}
3457

3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
/**
 * intel_update_watermarks - update FIFO watermark values based on current modes
 *
 * Calculate watermark values for the various WM regs based on current mode
 * and plane configuration.
 *
 * There are several cases to deal with here:
 *   - normal (i.e. non-self-refresh)
 *   - self-refresh (SR) mode
 *   - lines are large relative to FIFO size (buffer can hold up to 2)
 *   - lines are small relative to FIFO size (buffer can hold more than 2
 *     lines), so need to account for TLB latency
 *
 *   The normal calculation is:
 *     watermark = dotclock * bytes per pixel * latency
 *   where latency is platform & configuration dependent (we assume pessimal
 *   values here).
 *
 *   The SR calculation is:
 *     watermark = (trunc(latency/line time)+1) * surface width *
 *       bytes per pixel
 *   where
 *     line time = htotal / dotclock
3481
 *     surface width = hdisplay for normal plane and 64 for cursor
3482 3483 3484 3485 3486 3487 3488
 *   and latency is assumed to be high, as above.
 *
 * The final value programmed to the register should always be rounded up,
 * and include an extra 2 entries to account for clock crossings.
 *
 * We don't use the sprite, so we can ignore that.  And on Crestline we have
 * to set the non-SR watermarks to 8.
3489
 */
3490 3491
static void intel_update_watermarks(struct drm_device *dev)
{
3492
	struct drm_i915_private *dev_priv = dev->dev_private;
3493 3494 3495 3496
	struct drm_crtc *crtc;
	int sr_hdisplay = 0;
	unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
	int enabled = 0, pixel_size = 0;
3497
	int sr_htotal = 0;
3498

3499 3500 3501
	if (!dev_priv->display.update_wm)
		return;

3502 3503
	/* Get the clock config from both planes */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3504
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3505
		if (intel_crtc->active) {
3506 3507
			enabled++;
			if (intel_crtc->plane == 0) {
3508
				DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
3509
					      intel_crtc->pipe, crtc->mode.clock);
3510 3511
				planea_clock = crtc->mode.clock;
			} else {
3512
				DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
3513
					      intel_crtc->pipe, crtc->mode.clock);
3514 3515 3516 3517
				planeb_clock = crtc->mode.clock;
			}
			sr_hdisplay = crtc->mode.hdisplay;
			sr_clock = crtc->mode.clock;
3518
			sr_htotal = crtc->mode.htotal;
3519 3520 3521 3522 3523 3524 3525 3526 3527 3528
			if (crtc->fb)
				pixel_size = crtc->fb->bits_per_pixel / 8;
			else
				pixel_size = 4; /* by default */
		}
	}

	if (enabled <= 0)
		return;

3529
	dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
3530
				    sr_hdisplay, sr_htotal, pixel_size);
3531 3532
}

3533 3534 3535 3536 3537
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       struct drm_display_mode *mode,
			       struct drm_display_mode *adjusted_mode,
			       int x, int y,
			       struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
3538 3539 3540 3541 3542
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3543
	int plane = intel_crtc->plane;
3544
	u32 fp_reg, dpll_reg;
3545
	int refclk, num_connectors = 0;
3546
	intel_clock_t clock, reduced_clock;
3547
	u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
3548
	bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
3549
	bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
3550
	struct intel_encoder *has_edp_encoder = NULL;
J
Jesse Barnes 已提交
3551
	struct drm_mode_config *mode_config = &dev->mode_config;
3552
	struct intel_encoder *encoder;
3553
	const intel_limit_t *limit;
3554
	int ret;
3555
	struct fdi_m_n m_n = {0};
3556
	u32 reg, temp;
3557
	int target_clock;
J
Jesse Barnes 已提交
3558 3559 3560

	drm_vblank_pre_modeset(dev, pipe);

3561 3562
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
J
Jesse Barnes 已提交
3563 3564
			continue;

3565
		switch (encoder->type) {
J
Jesse Barnes 已提交
3566 3567 3568 3569
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
3570
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
3571
			is_sdvo = true;
3572
			if (encoder->needs_tv_clock)
3573
				is_tv = true;
J
Jesse Barnes 已提交
3574 3575 3576 3577 3578 3579 3580 3581 3582 3583
			break;
		case INTEL_OUTPUT_DVO:
			is_dvo = true;
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		case INTEL_OUTPUT_ANALOG:
			is_crt = true;
			break;
3584 3585 3586
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
3587
		case INTEL_OUTPUT_EDP:
3588
			has_edp_encoder = encoder;
3589
			break;
J
Jesse Barnes 已提交
3590
		}
3591

3592
		num_connectors++;
J
Jesse Barnes 已提交
3593 3594
	}

3595
	if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
3596
		refclk = dev_priv->lvds_ssc_freq * 1000;
3597
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3598
			      refclk / 1000);
3599
	} else if (!IS_GEN2(dev)) {
J
Jesse Barnes 已提交
3600
		refclk = 96000;
3601
		if (HAS_PCH_SPLIT(dev))
3602
			refclk = 120000; /* 120Mhz refclk */
J
Jesse Barnes 已提交
3603 3604 3605 3606
	} else {
		refclk = 48000;
	}

3607 3608 3609 3610 3611 3612 3613
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
	limit = intel_limit(crtc);
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
J
Jesse Barnes 已提交
3614 3615
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
3616
		drm_vblank_post_modeset(dev, pipe);
3617
		return -EINVAL;
J
Jesse Barnes 已提交
3618 3619
	}

3620
	/* Ensure that the cursor is valid for the new mode before changing... */
3621
	intel_crtc_update_cursor(crtc, true);
3622

3623 3624
	if (is_lvds && dev_priv->lvds_downclock_avail) {
		has_reduced_clock = limit->find_pll(limit, crtc,
3625 3626 3627
						    dev_priv->lvds_downclock,
						    refclk,
						    &reduced_clock);
3628 3629 3630 3631 3632 3633 3634 3635
		if (has_reduced_clock && (clock.p != reduced_clock.p)) {
			/*
			 * If the different P is found, it means that we can't
			 * switch the display clock by using the FP0/FP1.
			 * In such case we will disable the LVDS downclock
			 * feature.
			 */
			DRM_DEBUG_KMS("Different P is found for "
3636
				      "LVDS clock/downclock\n");
3637 3638
			has_reduced_clock = 0;
		}
3639
	}
Z
Zhenyu Wang 已提交
3640 3641 3642 3643
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
	if (is_sdvo && is_tv) {
		if (adjusted_mode->clock >= 100000
3644
		    && adjusted_mode->clock < 140500) {
Z
Zhenyu Wang 已提交
3645 3646 3647 3648 3649 3650
			clock.p1 = 2;
			clock.p2 = 10;
			clock.n = 3;
			clock.m1 = 16;
			clock.m2 = 8;
		} else if (adjusted_mode->clock >= 140500
3651
			   && adjusted_mode->clock <= 200000) {
Z
Zhenyu Wang 已提交
3652 3653 3654 3655 3656 3657 3658 3659
			clock.p1 = 1;
			clock.p2 = 10;
			clock.n = 6;
			clock.m1 = 12;
			clock.m2 = 8;
		}
	}

3660
	/* FDI link */
3661
	if (HAS_PCH_SPLIT(dev)) {
3662
		int lane = 0, link_bw, bpp;
3663 3664
		/* eDP doesn't require FDI link, so just set DP M/N
		   according to current link config */
3665
		if (has_edp_encoder) {
3666
			target_clock = mode->clock;
3667 3668
			intel_edp_link_config(has_edp_encoder,
					      &lane, &link_bw);
3669 3670 3671 3672 3673 3674 3675
		} else {
			/* DP over FDI requires target mode clock
			   instead of link clock */
			if (is_dp)
				target_clock = mode->clock;
			else
				target_clock = adjusted_mode->clock;
3676 3677 3678 3679 3680 3681 3682 3683 3684

			/* FDI is a binary signal running at ~2.7GHz, encoding
			 * each output octet as 10 bits. The actual frequency
			 * is stored as a divider into a 100MHz clock, and the
			 * mode pixel clock is stored in units of 1KHz.
			 * Hence the bw of each lane in terms of the mode signal
			 * is:
			 */
			link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
3685
		}
3686 3687

		/* determine panel color depth */
3688
		temp = I915_READ(PIPECONF(pipe));
3689 3690 3691
		temp &= ~PIPE_BPC_MASK;
		if (is_lvds) {
			/* the BPC will be 6 if it is 18-bit LVDS panel */
3692
			if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3693 3694 3695
				temp |= PIPE_8BPC;
			else
				temp |= PIPE_6BPC;
3696
		} else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710
			switch (dev_priv->edp_bpp/3) {
			case 8:
				temp |= PIPE_8BPC;
				break;
			case 10:
				temp |= PIPE_10BPC;
				break;
			case 6:
				temp |= PIPE_6BPC;
				break;
			case 12:
				temp |= PIPE_12BPC;
				break;
			}
3711 3712
		} else
			temp |= PIPE_8BPC;
3713
		I915_WRITE(PIPECONF(pipe), temp);
3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732

		switch (temp & PIPE_BPC_MASK) {
		case PIPE_8BPC:
			bpp = 24;
			break;
		case PIPE_10BPC:
			bpp = 30;
			break;
		case PIPE_6BPC:
			bpp = 18;
			break;
		case PIPE_12BPC:
			bpp = 36;
			break;
		default:
			DRM_ERROR("unknown pipe bpc value\n");
			bpp = 24;
		}

3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744
		if (!lane) {
			/* 
			 * Account for spread spectrum to avoid
			 * oversubscribing the link. Max center spread
			 * is 2.5%; use 5% for safety's sake.
			 */
			u32 bps = target_clock * bpp * 21 / 20;
			lane = bps / (link_bw * 8) + 1;
		}

		intel_crtc->fdi_lanes = lane;

3745
		ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
3746
	}
3747

3748 3749 3750 3751 3752
	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
3753
	if (HAS_PCH_SPLIT(dev)) {
3754 3755 3756 3757 3758 3759 3760 3761
		temp = I915_READ(PCH_DREF_CONTROL);
		/* Always enable nonspread source */
		temp &= ~DREF_NONSPREAD_SOURCE_MASK;
		temp |= DREF_NONSPREAD_SOURCE_ENABLE;
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_ENABLE;
		I915_WRITE(PCH_DREF_CONTROL, temp);

3762
		POSTING_READ(PCH_DREF_CONTROL);
3763 3764
		udelay(200);

3765
		if (has_edp_encoder) {
3766 3767 3768 3769
			if (dev_priv->lvds_use_ssc) {
				temp |= DREF_SSC1_ENABLE;
				I915_WRITE(PCH_DREF_CONTROL, temp);

3770
				POSTING_READ(PCH_DREF_CONTROL);
3771 3772 3773 3774 3775 3776 3777
				udelay(200);

				temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
				temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
			} else {
				temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
			}
3778
			I915_WRITE(PCH_DREF_CONTROL, temp);
3779 3780 3781
		}
	}

3782
	if (IS_PINEVIEW(dev)) {
3783
		fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
3784 3785 3786 3787
		if (has_reduced_clock)
			fp2 = (1 << reduced_clock.n) << 16 |
				reduced_clock.m1 << 8 | reduced_clock.m2;
	} else {
3788
		fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
3789 3790 3791 3792
		if (has_reduced_clock)
			fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
				reduced_clock.m2;
	}
J
Jesse Barnes 已提交
3793

3794
	dpll = 0;
3795
	if (!HAS_PCH_SPLIT(dev))
3796 3797
		dpll = DPLL_VGA_MODE_DIS;

3798
	if (!IS_GEN2(dev)) {
J
Jesse Barnes 已提交
3799 3800 3801 3802 3803
		if (is_lvds)
			dpll |= DPLLB_MODE_LVDS;
		else
			dpll |= DPLLB_MODE_DAC_SERIAL;
		if (is_sdvo) {
3804 3805 3806 3807 3808 3809 3810
			int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
			if (pixel_multiplier > 1) {
				if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
					dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
				else if (HAS_PCH_SPLIT(dev))
					dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
			}
J
Jesse Barnes 已提交
3811 3812
			dpll |= DPLL_DVO_HIGH_SPEED;
		}
3813 3814
		if (is_dp)
			dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
3815 3816

		/* compute bitmask from p1 value */
3817 3818
		if (IS_PINEVIEW(dev))
			dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
3819
		else {
3820
			dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3821
			/* also FPA1 */
3822
			if (HAS_PCH_SPLIT(dev))
3823
				dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
3824 3825
			if (IS_G4X(dev) && has_reduced_clock)
				dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
3826
		}
J
Jesse Barnes 已提交
3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840
		switch (clock.p2) {
		case 5:
			dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
			break;
		case 7:
			dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
			break;
		case 10:
			dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
			break;
		case 14:
			dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
			break;
		}
3841
		if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
J
Jesse Barnes 已提交
3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855
			dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
	} else {
		if (is_lvds) {
			dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		} else {
			if (clock.p1 == 2)
				dpll |= PLL_P1_DIVIDE_BY_TWO;
			else
				dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
			if (clock.p2 == 4)
				dpll |= PLL_P2_DIVIDE_BY_4;
		}
	}

3856 3857 3858
	if (is_sdvo && is_tv)
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (is_tv)
J
Jesse Barnes 已提交
3859
		/* XXX: just matching BIOS for now */
3860
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
J
Jesse Barnes 已提交
3861
		dpll |= 3;
3862
	else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
3863
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
3864 3865 3866 3867
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	/* setup pipeconf */
3868
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
3869 3870 3871 3872

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

3873
	/* Ironlake's plane is forced to pipe, bit 24 is to
3874
	   enable color space conversion */
3875
	if (!HAS_PCH_SPLIT(dev)) {
3876
		if (pipe == 0)
3877
			dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
3878 3879 3880
		else
			dspcntr |= DISPPLANE_SEL_PIPE_B;
	}
J
Jesse Barnes 已提交
3881

3882
	if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
J
Jesse Barnes 已提交
3883 3884 3885 3886 3887 3888
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
3889 3890
		if (mode->clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
3891
			pipeconf |= PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
3892
		else
3893
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
3894 3895
	}

3896
	dspcntr |= DISPLAY_PLANE_ENABLE;
3897
	pipeconf |= PIPECONF_ENABLE;
3898 3899
	dpll |= DPLL_VCO_ENABLE;

3900
	DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
J
Jesse Barnes 已提交
3901 3902
	drm_mode_debug_printmodeline(mode);

3903
	/* assign to Ironlake registers */
3904
	if (HAS_PCH_SPLIT(dev)) {
3905 3906 3907 3908 3909
		fp_reg = PCH_FP0(pipe);
		dpll_reg = PCH_DPLL(pipe);
	} else {
		fp_reg = FP0(pipe);
		dpll_reg = DPLL(pipe);
3910
	}
J
Jesse Barnes 已提交
3911

3912
	if (!has_edp_encoder) {
J
Jesse Barnes 已提交
3913 3914
		I915_WRITE(fp_reg, fp);
		I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
3915 3916

		POSTING_READ(dpll_reg);
J
Jesse Barnes 已提交
3917 3918 3919
		udelay(150);
	}

3920 3921 3922
	/* enable transcoder DPLL */
	if (HAS_PCH_CPT(dev)) {
		temp = I915_READ(PCH_DPLL_SEL);
3923 3924
		if (pipe == 0)
			temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
3925
		else
3926
			temp |=	TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
3927
		I915_WRITE(PCH_DPLL_SEL, temp);
3928 3929

		POSTING_READ(PCH_DPLL_SEL);
3930 3931 3932
		udelay(150);
	}

J
Jesse Barnes 已提交
3933 3934 3935 3936 3937
	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (is_lvds) {
3938
		reg = LVDS;
3939
		if (HAS_PCH_SPLIT(dev))
3940
			reg = PCH_LVDS;
3941

3942 3943
		temp = I915_READ(reg);
		temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
3944 3945
		if (pipe == 1) {
			if (HAS_PCH_CPT(dev))
3946
				temp |= PORT_TRANS_B_SEL_CPT;
3947
			else
3948
				temp |= LVDS_PIPEB_SELECT;
3949 3950
		} else {
			if (HAS_PCH_CPT(dev))
3951
				temp &= ~PORT_TRANS_SEL_MASK;
3952
			else
3953
				temp &= ~LVDS_PIPEB_SELECT;
3954
		}
3955
		/* set the corresponsding LVDS_BORDER bit */
3956
		temp |= dev_priv->lvds_border_bits;
J
Jesse Barnes 已提交
3957 3958 3959 3960
		/* Set the B0-B3 data pairs corresponding to whether we're going to
		 * set the DPLLs for dual-channel mode or not.
		 */
		if (clock.p2 == 7)
3961
			temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
J
Jesse Barnes 已提交
3962
		else
3963
			temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
J
Jesse Barnes 已提交
3964 3965 3966 3967 3968

		/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
		 * appropriately here, but we need to look more thoroughly into how
		 * panels behave in the two modes.
		 */
3969
		/* set the dithering flag on non-PCH LVDS as needed */
3970
		if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
3971
			if (dev_priv->lvds_dither)
3972
				temp |= LVDS_ENABLE_DITHER;
3973
			else
3974
				temp &= ~LVDS_ENABLE_DITHER;
3975
		}
3976
		I915_WRITE(reg, temp);
J
Jesse Barnes 已提交
3977
	}
3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988

	/* set the dithering flag and clear for anything other than a panel. */
	if (HAS_PCH_SPLIT(dev)) {
		pipeconf &= ~PIPECONF_DITHER_EN;
		pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
		if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
			pipeconf |= PIPECONF_DITHER_EN;
			pipeconf |= PIPECONF_DITHER_TYPE_ST1;
		}
	}

3989 3990
	if (is_dp)
		intel_dp_set_m_n(crtc, mode, adjusted_mode);
3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004
	else if (HAS_PCH_SPLIT(dev)) {
		/* For non-DP output, clear any trans DP clock recovery setting.*/
		if (pipe == 0) {
			I915_WRITE(TRANSA_DATA_M1, 0);
			I915_WRITE(TRANSA_DATA_N1, 0);
			I915_WRITE(TRANSA_DP_LINK_M1, 0);
			I915_WRITE(TRANSA_DP_LINK_N1, 0);
		} else {
			I915_WRITE(TRANSB_DATA_M1, 0);
			I915_WRITE(TRANSB_DATA_N1, 0);
			I915_WRITE(TRANSB_DP_LINK_M1, 0);
			I915_WRITE(TRANSB_DP_LINK_N1, 0);
		}
	}
J
Jesse Barnes 已提交
4005

4006
	if (!has_edp_encoder) {
4007
		I915_WRITE(fp_reg, fp);
J
Jesse Barnes 已提交
4008
		I915_WRITE(dpll_reg, dpll);
4009

4010
		/* Wait for the clocks to stabilize. */
4011
		POSTING_READ(dpll_reg);
4012 4013
		udelay(150);

4014
		if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
4015
			temp = 0;
4016
			if (is_sdvo) {
4017 4018 4019
				temp = intel_mode_get_pixel_multiplier(adjusted_mode);
				if (temp > 1)
					temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4020
				else
4021 4022 4023
					temp = 0;
			}
			I915_WRITE(DPLL_MD(pipe), temp);
4024 4025 4026 4027
		} else {
			/* write it again -- the BIOS does, after all */
			I915_WRITE(dpll_reg, dpll);
		}
4028

4029
		/* Wait for the clocks to stabilize. */
4030
		POSTING_READ(dpll_reg);
4031
		udelay(150);
J
Jesse Barnes 已提交
4032 4033
	}

4034
	intel_crtc->lowfreq_avail = false;
4035 4036 4037 4038
	if (is_lvds && has_reduced_clock && i915_powersave) {
		I915_WRITE(fp_reg + 4, fp2);
		intel_crtc->lowfreq_avail = true;
		if (HAS_PIPE_CXSR(dev)) {
4039
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4040 4041 4042 4043 4044
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		}
	} else {
		I915_WRITE(fp_reg + 4, fp);
		if (HAS_PIPE_CXSR(dev)) {
4045
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4046 4047 4048 4049
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vdisplay -= 1;
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_start -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
		adjusted_mode->crtc_vsync_end -= 1;
		adjusted_mode->crtc_vsync_start -= 1;
	} else
		pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */

4062 4063
	I915_WRITE(HTOTAL(pipe),
		   (adjusted_mode->crtc_hdisplay - 1) |
J
Jesse Barnes 已提交
4064
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4065 4066
	I915_WRITE(HBLANK(pipe),
		   (adjusted_mode->crtc_hblank_start - 1) |
J
Jesse Barnes 已提交
4067
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4068 4069
	I915_WRITE(HSYNC(pipe),
		   (adjusted_mode->crtc_hsync_start - 1) |
J
Jesse Barnes 已提交
4070
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));
4071 4072 4073

	I915_WRITE(VTOTAL(pipe),
		   (adjusted_mode->crtc_vdisplay - 1) |
J
Jesse Barnes 已提交
4074
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
4075 4076
	I915_WRITE(VBLANK(pipe),
		   (adjusted_mode->crtc_vblank_start - 1) |
J
Jesse Barnes 已提交
4077
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
4078 4079
	I915_WRITE(VSYNC(pipe),
		   (adjusted_mode->crtc_vsync_start - 1) |
J
Jesse Barnes 已提交
4080
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));
4081 4082 4083

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
4084
	 */
4085
	if (!HAS_PCH_SPLIT(dev)) {
4086 4087 4088 4089
		I915_WRITE(DSPSIZE(plane),
			   ((mode->vdisplay - 1) << 16) |
			   (mode->hdisplay - 1));
		I915_WRITE(DSPPOS(plane), 0);
4090
	}
4091 4092
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4093

4094
	if (HAS_PCH_SPLIT(dev)) {
4095 4096 4097 4098
		I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
		I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
		I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
		I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
4099

4100
		if (has_edp_encoder) {
4101
			ironlake_set_pll_edp(crtc, adjusted_mode->clock);
4102 4103
		} else {
			/* enable FDI RX PLL too */
4104 4105 4106 4107 4108
			reg = FDI_RX_CTL(pipe);
			temp = I915_READ(reg);
			I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

			POSTING_READ(reg);
4109 4110 4111
			udelay(200);

			/* enable FDI TX PLL too */
4112 4113 4114
			reg = FDI_TX_CTL(pipe);
			temp = I915_READ(reg);
			I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
4115 4116

			/* enable FDI RX PCDCLK */
4117 4118 4119 4120 4121
			reg = FDI_RX_CTL(pipe);
			temp = I915_READ(reg);
			I915_WRITE(reg, temp | FDI_PCDCLK);

			POSTING_READ(reg);
4122 4123
			udelay(200);
		}
4124 4125
	}

4126 4127
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
4128

4129
	intel_wait_for_vblank(dev, pipe);
J
Jesse Barnes 已提交
4130

4131
	if (IS_IRONLAKE(dev)) {
Z
Zhenyu Wang 已提交
4132 4133 4134 4135 4136
		/* enable address swizzle for tiling buffer */
		temp = I915_READ(DISP_ARB_CTL);
		I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
	}

4137
	I915_WRITE(DSPCNTR(plane), dspcntr);
J
Jesse Barnes 已提交
4138

4139
	ret = intel_pipe_set_base(crtc, x, y, old_fb);
4140 4141 4142

	intel_update_watermarks(dev);

J
Jesse Barnes 已提交
4143
	drm_vblank_post_modeset(dev, pipe);
4144

4145
	return ret;
J
Jesse Barnes 已提交
4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160
}

/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
	int i;

	/* The clocks have to be on to load the palette. */
	if (!crtc->enabled)
		return;

4161
	/* use legacy palette for Ironlake */
4162
	if (HAS_PCH_SPLIT(dev))
4163 4164 4165
		palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
						   LGC_PALETTE_B;

J
Jesse Barnes 已提交
4166 4167 4168 4169 4170 4171 4172 4173
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
}

4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

	cntl = I915_READ(CURACNTR);
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
		I915_WRITE(CURABASE, base);

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
	I915_WRITE(CURACNTR, cntl);

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
		I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
}

4230
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4231 4232
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
4233 4234 4235 4236 4237 4238 4239
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
4240
	u32 base, pos;
4241 4242 4243 4244
	bool visible;

	pos = 0;

4245
	if (on && crtc->enabled && crtc->fb) {
4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
4274
	if (!visible && !intel_crtc->cursor_visible)
4275 4276 4277
		return;

	I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
4278 4279 4280 4281
	if (IS_845G(dev) || IS_I865G(dev))
		i845_update_cursor(crtc, base);
	else
		i9xx_update_cursor(crtc, base);
4282 4283 4284 4285 4286

	if (visible)
		intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
}

J
Jesse Barnes 已提交
4287 4288 4289 4290 4291 4292 4293 4294 4295 4296
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
				 struct drm_file *file_priv,
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct drm_gem_object *bo;
	struct drm_i915_gem_object *obj_priv;
4297
	uint32_t addr;
4298
	int ret;
J
Jesse Barnes 已提交
4299

4300
	DRM_DEBUG_KMS("\n");
J
Jesse Barnes 已提交
4301 4302 4303

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
4304
		DRM_DEBUG_KMS("cursor off\n");
4305 4306
		addr = 0;
		bo = NULL;
4307
		mutex_lock(&dev->struct_mutex);
4308
		goto finish;
J
Jesse Barnes 已提交
4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

	bo = drm_gem_object_lookup(dev, file_priv, handle);
	if (!bo)
		return -ENOENT;

4321
	obj_priv = to_intel_bo(bo);
J
Jesse Barnes 已提交
4322 4323 4324

	if (bo->size < width * height * 4) {
		DRM_ERROR("buffer is to small\n");
4325 4326
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
4327 4328
	}

4329
	/* we only need to pin inside GTT if cursor is non-phy */
4330
	mutex_lock(&dev->struct_mutex);
4331
	if (!dev_priv->info->cursor_needs_physical) {
4332 4333 4334
		ret = i915_gem_object_pin(bo, PAGE_SIZE);
		if (ret) {
			DRM_ERROR("failed to pin cursor bo\n");
4335
			goto fail_locked;
4336
		}
4337 4338 4339 4340 4341 4342 4343

		ret = i915_gem_object_set_to_gtt_domain(bo, 0);
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
			goto fail_unpin;
		}

J
Jesse Barnes 已提交
4344
		addr = obj_priv->gtt_offset;
4345
	} else {
4346
		int align = IS_I830(dev) ? 16 * 1024 : 256;
4347
		ret = i915_gem_attach_phys_object(dev, bo,
4348 4349
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
4350 4351
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
4352
			goto fail_locked;
4353 4354
		}
		addr = obj_priv->phys_obj->handle->busaddr;
4355 4356
	}

4357
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
4358 4359
		I915_WRITE(CURSIZE, (height << 12) | width);

4360 4361
 finish:
	if (intel_crtc->cursor_bo) {
4362
		if (dev_priv->info->cursor_needs_physical) {
4363 4364 4365 4366
			if (intel_crtc->cursor_bo != bo)
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
4367 4368
		drm_gem_object_unreference(intel_crtc->cursor_bo);
	}
4369

4370
	mutex_unlock(&dev->struct_mutex);
4371 4372 4373

	intel_crtc->cursor_addr = addr;
	intel_crtc->cursor_bo = bo;
4374 4375 4376
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

4377
	intel_crtc_update_cursor(crtc, true);
4378

J
Jesse Barnes 已提交
4379
	return 0;
4380 4381
fail_unpin:
	i915_gem_object_unpin(bo);
4382
fail_locked:
4383
	mutex_unlock(&dev->struct_mutex);
4384 4385
fail:
	drm_gem_object_unreference_unlocked(bo);
4386
	return ret;
J
Jesse Barnes 已提交
4387 4388 4389 4390 4391 4392
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

4393 4394
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
4395

4396
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

4412 4413 4414 4415 4416 4417 4418 4419 4420 4421
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
4422
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
4423
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
4424
{
J
James Simmons 已提交
4425
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
4426 4427
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
4428
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/**
 * Get a pipe with a simple mode set on it for doing load-based monitor
 * detection.
 *
 * It will be up to the load-detect code to adjust the pipe as appropriate for
4442
 * its requirements.  The pipe will be connected to no other encoders.
J
Jesse Barnes 已提交
4443
 *
4444
 * Currently this code will only succeed if there is a pipe with no encoders
J
Jesse Barnes 已提交
4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456
 * configured for it.  In the future, it could choose to temporarily disable
 * some outputs to free up a pipe for its use.
 *
 * \return crtc, or NULL if no pipes are available.
 */

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

4457
struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
4458
					    struct drm_connector *connector,
J
Jesse Barnes 已提交
4459 4460 4461 4462 4463 4464
					    struct drm_display_mode *mode,
					    int *dpms_mode)
{
	struct intel_crtc *intel_crtc;
	struct drm_crtc *possible_crtc;
	struct drm_crtc *supported_crtc =NULL;
4465
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	struct drm_crtc_helper_funcs *crtc_funcs;
	int i = -1;

	/*
	 * Algorithm gets a little messy:
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 *   - if there are no unused crtcs available, try to use the first
	 *     one we found that supports the connector
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
		/* Make sure the crtc and connector are running */
		intel_crtc = to_intel_crtc(crtc);
		*dpms_mode = intel_crtc->dpms_mode;
		if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
			crtc_funcs = crtc->helper_private;
			crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
			encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
		}
		return crtc;
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
		if (!supported_crtc)
			supported_crtc = possible_crtc;
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
		return NULL;
	}

	encoder->crtc = crtc;
4517
	connector->encoder = encoder;
4518
	intel_encoder->load_detect_temp = true;
J
Jesse Barnes 已提交
4519 4520 4521 4522 4523 4524 4525

	intel_crtc = to_intel_crtc(crtc);
	*dpms_mode = intel_crtc->dpms_mode;

	if (!crtc->enabled) {
		if (!mode)
			mode = &load_detect_mode;
4526
		drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
J
Jesse Barnes 已提交
4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537
	} else {
		if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
			crtc_funcs = crtc->helper_private;
			crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
		}

		/* Add this connector to the crtc */
		encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
		encoder_funcs->commit(encoder);
	}
	/* let the connector get through one full cycle before testing */
4538
	intel_wait_for_vblank(dev, intel_crtc->pipe);
J
Jesse Barnes 已提交
4539 4540 4541 4542

	return crtc;
}

4543 4544
void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
				    struct drm_connector *connector, int dpms_mode)
J
Jesse Barnes 已提交
4545
{
4546
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
4547 4548 4549 4550 4551
	struct drm_device *dev = encoder->dev;
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;

4552
	if (intel_encoder->load_detect_temp) {
J
Jesse Barnes 已提交
4553
		encoder->crtc = NULL;
4554
		connector->encoder = NULL;
4555
		intel_encoder->load_detect_temp = false;
J
Jesse Barnes 已提交
4556 4557 4558 4559
		crtc->enabled = drm_helper_crtc_in_use(crtc);
		drm_helper_disable_unused_functions(dev);
	}

4560
	/* Switch crtc and encoder back off if necessary */
J
Jesse Barnes 已提交
4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583
	if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
		if (encoder->crtc == crtc)
			encoder_funcs->dpms(encoder, dpms_mode);
		crtc_funcs->dpms(crtc, dpms_mode);
	}
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
		fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
	else
		fp = I915_READ((pipe == 0) ? FPA1 : FPB1);

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
4584 4585 4586
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
4587 4588 4589 4590 4591
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

4592
	if (!IS_GEN2(dev)) {
4593 4594 4595
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
4596 4597
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
4610
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
4611 4612 4613 4614 4615
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

		/* XXX: Handle the 100Mhz refclk */
4616
		intel_clock(dev, 96000, &clock);
J
Jesse Barnes 已提交
4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
4628
				intel_clock(dev, 66000, &clock);
J
Jesse Barnes 已提交
4629
			} else
4630
				intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

4643
			intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	struct drm_display_mode *mode;
	int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
	int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
	int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
	int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);
	drm_mode_set_crtcinfo(mode, 0);

	return mode;
}

4688 4689 4690 4691 4692 4693 4694 4695
#define GPU_IDLE_TIMEOUT 500 /* ms */

/* When this timer fires, we've been idle for awhile */
static void intel_gpu_idle_timer(unsigned long arg)
{
	struct drm_device *dev = (struct drm_device *)arg;
	drm_i915_private_t *dev_priv = dev->dev_private;

4696
	DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
4697 4698 4699

	dev_priv->busy = false;

4700
	queue_work(dev_priv->wq, &dev_priv->idle_work);
4701 4702 4703 4704 4705 4706 4707 4708 4709 4710
}

#define CRTC_IDLE_TIMEOUT 1000 /* ms */

static void intel_crtc_idle_timer(unsigned long arg)
{
	struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
	struct drm_crtc *crtc = &intel_crtc->base;
	drm_i915_private_t *dev_priv = crtc->dev->dev_private;

4711
	DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
4712 4713 4714

	intel_crtc->busy = false;

4715
	queue_work(dev_priv->wq, &dev_priv->idle_work);
4716 4717
}

4718
static void intel_increase_pllclock(struct drm_crtc *crtc)
4719 4720 4721 4722 4723 4724 4725 4726
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
	int dpll = I915_READ(dpll_reg);

4727
	if (HAS_PCH_SPLIT(dev))
4728 4729 4730 4731 4732 4733
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
4734
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
4735 4736

		/* Unlock panel regs */
4737 4738
		I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
			   PANEL_UNLOCK_REGS);
4739 4740 4741 4742

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
		dpll = I915_READ(dpll_reg);
4743
		intel_wait_for_vblank(dev, pipe);
4744 4745
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
4746
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
4747 4748 4749 4750 4751 4752

		/* ...and lock them again */
		I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
	}

	/* Schedule downclock */
4753 4754
	mod_timer(&intel_crtc->idle_timer, jiffies +
		  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
	int dpll = I915_READ(dpll_reg);

4766
	if (HAS_PCH_SPLIT(dev))
4767 4768 4769 4770 4771 4772 4773 4774 4775 4776
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
4777
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
4778 4779

		/* Unlock panel regs */
4780 4781
		I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
			   PANEL_UNLOCK_REGS);
4782 4783 4784 4785

		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
		dpll = I915_READ(dpll_reg);
4786
		intel_wait_for_vblank(dev, pipe);
4787 4788
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
4789
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810

		/* ...and lock them again */
		I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
	}

}

/**
 * intel_idle_update - adjust clocks for idleness
 * @work: work struct
 *
 * Either the GPU or display (or both) went idle.  Check the busy status
 * here and adjust the CRTC and GPU clocks as necessary.
 */
static void intel_idle_update(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    idle_work);
	struct drm_device *dev = dev_priv->dev;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;
4811
	int enabled = 0;
4812 4813 4814 4815 4816 4817

	if (!i915_powersave)
		return;

	mutex_lock(&dev->struct_mutex);

4818 4819
	i915_update_gfx_val(dev_priv);

4820 4821 4822 4823 4824
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

4825
		enabled++;
4826 4827 4828 4829 4830
		intel_crtc = to_intel_crtc(crtc);
		if (!intel_crtc->busy)
			intel_decrease_pllclock(crtc);
	}

4831 4832 4833 4834 4835
	if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
		DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
		I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
	}

4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855
	mutex_unlock(&dev->struct_mutex);
}

/**
 * intel_mark_busy - mark the GPU and possibly the display busy
 * @dev: drm device
 * @obj: object we're operating on
 *
 * Callers can use this function to indicate that the GPU is busy processing
 * commands.  If @obj matches one of the CRTC objects (i.e. it's a scanout
 * buffer), we'll also mark the display as busy, so we know to increase its
 * clock frequency.
 */
void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = NULL;
	struct intel_framebuffer *intel_fb;
	struct intel_crtc *intel_crtc;

4856 4857 4858
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4859 4860 4861
	if (!dev_priv->busy) {
		if (IS_I945G(dev) || IS_I945GM(dev)) {
			u32 fw_blc_self;
4862

4863 4864 4865 4866 4867
			DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
			fw_blc_self = I915_READ(FW_BLC_SELF);
			fw_blc_self &= ~FW_BLC_SELF_EN;
			I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
		}
4868
		dev_priv->busy = true;
4869
	} else
4870 4871
		mod_timer(&dev_priv->idle_timer, jiffies +
			  msecs_to_jiffies(GPU_IDLE_TIMEOUT));
4872 4873 4874 4875 4876 4877 4878 4879 4880

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
		intel_fb = to_intel_framebuffer(crtc->fb);
		if (intel_fb->obj == obj) {
			if (!intel_crtc->busy) {
4881 4882 4883 4884 4885 4886 4887 4888
				if (IS_I945G(dev) || IS_I945GM(dev)) {
					u32 fw_blc_self;

					DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
					fw_blc_self = I915_READ(FW_BLC_SELF);
					fw_blc_self &= ~FW_BLC_SELF_EN;
					I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
				}
4889
				/* Non-busy -> busy, upclock */
4890
				intel_increase_pllclock(crtc);
4891 4892 4893 4894 4895 4896 4897 4898 4899 4900
				intel_crtc->busy = true;
			} else {
				/* Busy -> busy, put off timer */
				mod_timer(&intel_crtc->idle_timer, jiffies +
					  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
			}
		}
	}
}

J
Jesse Barnes 已提交
4901 4902 4903
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
4917 4918

	drm_crtc_cleanup(crtc);
4919

J
Jesse Barnes 已提交
4920 4921 4922
	kfree(intel_crtc);
}

4923 4924 4925 4926 4927 4928
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);

	mutex_lock(&work->dev->struct_mutex);
4929
	i915_gem_object_unpin(work->old_fb_obj);
4930
	drm_gem_object_unreference(work->pending_flip_obj);
4931
	drm_gem_object_unreference(work->old_fb_obj);
4932 4933 4934 4935
	mutex_unlock(&work->dev->struct_mutex);
	kfree(work);
}

4936 4937
static void do_intel_finish_page_flip(struct drm_device *dev,
				      struct drm_crtc *crtc)
4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
	struct drm_i915_gem_object *obj_priv;
	struct drm_pending_vblank_event *e;
	struct timeval now;
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	if (work == NULL || !work->pending) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	intel_crtc->unpin_work = NULL;
	drm_vblank_put(dev, intel_crtc->pipe);

	if (work->event) {
		e = work->event;
		do_gettimeofday(&now);
		e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
		e->event.tv_sec = now.tv_sec;
		e->event.tv_usec = now.tv_usec;
		list_add_tail(&e->base.link,
			      &e->base.file_priv->event_list);
		wake_up_interruptible(&e->base.file_priv->event_wait);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

4974
	obj_priv = to_intel_bo(work->pending_flip_obj);
4975 4976 4977 4978

	/* Initial scanout buffer will have a 0 pending flip count */
	if ((atomic_read(&obj_priv->pending_flip) == 0) ||
	    atomic_dec_and_test(&obj_priv->pending_flip))
4979 4980
		DRM_WAKEUP(&dev_priv->pending_flip_queue);
	schedule_work(&work->work);
4981 4982

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
4983 4984
}

4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

	do_intel_finish_page_flip(dev, crtc);
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

	do_intel_finish_page_flip(dev, crtc);
}

5001 5002 5003 5004 5005 5006 5007 5008
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
5009
	if (intel_crtc->unpin_work) {
5010 5011
		if ((++intel_crtc->unpin_work->pending) > 1)
			DRM_ERROR("Prepared flip multiple times\n");
5012 5013 5014
	} else {
		DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
	}
5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj_priv;
	struct drm_gem_object *obj;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
5029
	unsigned long flags, offset;
5030
	int pipe = intel_crtc->pipe;
5031
	u32 was_dirty, pf, pipesrc;
5032
	int ret;
5033 5034 5035 5036 5037 5038 5039 5040

	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
	work->dev = crtc->dev;
	intel_fb = to_intel_framebuffer(crtc->fb);
5041
	work->old_fb_obj = intel_fb->obj;
5042 5043 5044 5045 5046 5047 5048
	INIT_WORK(&work->work, intel_unpin_work_fn);

	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
5049 5050

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5051 5052 5053 5054 5055 5056 5057 5058
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

5059
	mutex_lock(&dev->struct_mutex);
5060 5061
	was_dirty = obj->write_domain & I915_GEM_GPU_DOMAINS;
	ret = intel_pin_and_fence_fb_obj(dev, obj, true);
5062 5063
	if (ret)
		goto cleanup_work;
5064

5065
	/* Reference the objects for the scheduled work. */
5066
	drm_gem_object_reference(work->old_fb_obj);
5067
	drm_gem_object_reference(obj);
5068 5069

	crtc->fb = fb;
5070 5071 5072 5073 5074

	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto cleanup_objs;

5075
	obj_priv = to_intel_bo(obj);
5076
	atomic_inc(&obj_priv->pending_flip);
5077
	work->pending_flip_obj = obj;
5078

5079 5080
	/* Schedule the pipelined flush */
	if (was_dirty)
5081
		i915_gem_flush_ring(dev, NULL, obj_priv->ring, 0, was_dirty);
5082

5083 5084
	if (IS_GEN3(dev) || IS_GEN2(dev)) {
		u32 flip_mask;
5085

5086 5087 5088 5089 5090 5091 5092 5093 5094 5095
		/* Can't queue multiple flips, so wait for the previous
		 * one to finish before executing the next.
		 */
		BEGIN_LP_RING(2);
		if (intel_crtc->plane)
			flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
		else
			flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
		OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
		OUT_RING(MI_NOOP);
5096 5097
		ADVANCE_LP_RING();
	}
5098

5099 5100
	work->enable_stall_check = true;

5101
	/* Offset into the new buffer for cases of shared fbs between CRTCs */
5102
	offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
5103

5104
	BEGIN_LP_RING(4);
5105 5106
	switch(INTEL_INFO(dev)->gen) {
	case 2:
5107 5108 5109
		OUT_RING(MI_DISPLAY_FLIP |
			 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
		OUT_RING(fb->pitch);
5110 5111 5112 5113 5114
		OUT_RING(obj_priv->gtt_offset + offset);
		OUT_RING(MI_NOOP);
		break;

	case 3:
5115 5116 5117
		OUT_RING(MI_DISPLAY_FLIP_I915 |
			 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
		OUT_RING(fb->pitch);
5118
		OUT_RING(obj_priv->gtt_offset + offset);
J
Jesse Barnes 已提交
5119
		OUT_RING(MI_NOOP);
5120 5121 5122 5123 5124 5125 5126 5127
		break;

	case 4:
	case 5:
		/* i965+ uses the linear or tiled offsets from the
		 * Display Registers (which do not change across a page-flip)
		 * so we need only reprogram the base address.
		 */
5128 5129 5130
		OUT_RING(MI_DISPLAY_FLIP |
			 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
		OUT_RING(fb->pitch);
5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151
		OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);

		/* XXX Enabling the panel-fitter across page-flip is so far
		 * untested on non-native modes, so ignore it for now.
		 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
		 */
		pf = 0;
		pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
		OUT_RING(pf | pipesrc);
		break;

	case 6:
		OUT_RING(MI_DISPLAY_FLIP |
			 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
		OUT_RING(fb->pitch | obj_priv->tiling_mode);
		OUT_RING(obj_priv->gtt_offset);

		pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
		pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
		OUT_RING(pf | pipesrc);
		break;
J
Jesse Barnes 已提交
5152
	}
5153 5154 5155 5156
	ADVANCE_LP_RING();

	mutex_unlock(&dev->struct_mutex);

5157 5158
	trace_i915_flip_request(intel_crtc->plane, obj);

5159
	return 0;
5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173

cleanup_objs:
	drm_gem_object_unreference(work->old_fb_obj);
	drm_gem_object_unreference(obj);
cleanup_work:
	mutex_unlock(&dev->struct_mutex);

	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	kfree(work);

	return ret;
5174 5175
}

5176
static struct drm_crtc_helper_funcs intel_helper_funcs = {
J
Jesse Barnes 已提交
5177 5178 5179 5180
	.dpms = intel_crtc_dpms,
	.mode_fixup = intel_crtc_mode_fixup,
	.mode_set = intel_crtc_mode_set,
	.mode_set_base = intel_pipe_set_base,
J
Jesse Barnes 已提交
5181
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
5182
	.load_lut = intel_crtc_load_lut,
5183
	.disable = intel_crtc_disable,
J
Jesse Barnes 已提交
5184 5185 5186 5187 5188 5189 5190 5191
};

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
	.set_config = drm_crtc_helper_set_config,
	.destroy = intel_crtc_destroy,
5192
	.page_flip = intel_crtc_page_flip,
J
Jesse Barnes 已提交
5193 5194 5195
};


5196
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
5197
{
J
Jesse Barnes 已提交
5198
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

5215 5216 5217
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
5218
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
5219
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
5220
		intel_crtc->plane = !pipe;
5221 5222
	}

J
Jesse Barnes 已提交
5223 5224 5225 5226 5227
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

J
Jesse Barnes 已提交
5228
	intel_crtc->cursor_addr = 0;
C
Chris Wilson 已提交
5229
	intel_crtc->dpms_mode = -1;
5230
	intel_crtc->active = true; /* force the pipe off on setup_init_config */
5231 5232 5233 5234 5235 5236 5237 5238 5239

	if (HAS_PCH_SPLIT(dev)) {
		intel_helper_funcs.prepare = ironlake_crtc_prepare;
		intel_helper_funcs.commit = ironlake_crtc_commit;
	} else {
		intel_helper_funcs.prepare = i9xx_crtc_prepare;
		intel_helper_funcs.commit = i9xx_crtc_commit;
	}

J
Jesse Barnes 已提交
5240 5241
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);

5242 5243 5244 5245
	intel_crtc->busy = false;

	setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
		    (unsigned long)intel_crtc);
J
Jesse Barnes 已提交
5246 5247
}

5248 5249 5250 5251 5252
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
5253 5254
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
5255 5256 5257 5258 5259 5260

	if (!dev_priv) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

5261 5262
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
5263

5264
	if (!drmmode_obj) {
5265 5266 5267 5268
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

5269 5270
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
5271

5272
	return 0;
5273 5274
}

5275
static int intel_encoder_clones(struct drm_device *dev, int type_mask)
J
Jesse Barnes 已提交
5276
{
5277
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
5278 5279 5280
	int index_mask = 0;
	int entry = 0;

5281 5282
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		if (type_mask & encoder->clone_mask)
J
Jesse Barnes 已提交
5283 5284 5285
			index_mask |= (1 << entry);
		entry++;
	}
5286

J
Jesse Barnes 已提交
5287 5288 5289 5290 5291
	return index_mask;
}

static void intel_setup_outputs(struct drm_device *dev)
{
5292
	struct drm_i915_private *dev_priv = dev->dev_private;
5293
	struct intel_encoder *encoder;
5294
	bool dpd_is_edp = false;
J
Jesse Barnes 已提交
5295

5296
	if (IS_MOBILE(dev) && !IS_I830(dev))
J
Jesse Barnes 已提交
5297 5298
		intel_lvds_init(dev);

5299
	if (HAS_PCH_SPLIT(dev)) {
5300
		dpd_is_edp = intel_dpd_is_edp(dev);
5301

5302 5303 5304
		if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
			intel_dp_init(dev, DP_A);

5305 5306 5307 5308 5309 5310 5311 5312 5313
		if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
			intel_dp_init(dev, PCH_DP_D);
	}

	intel_crt_init(dev);

	if (HAS_PCH_SPLIT(dev)) {
		int found;

5314
		if (I915_READ(HDMIB) & PORT_DETECTED) {
5315 5316
			/* PCH SDVOB multiplex with HDMIB */
			found = intel_sdvo_init(dev, PCH_SDVOB);
5317 5318
			if (!found)
				intel_hdmi_init(dev, HDMIB);
5319 5320
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
				intel_dp_init(dev, PCH_DP_B);
5321 5322 5323 5324 5325 5326 5327 5328
		}

		if (I915_READ(HDMIC) & PORT_DETECTED)
			intel_hdmi_init(dev, HDMIC);

		if (I915_READ(HDMID) & PORT_DETECTED)
			intel_hdmi_init(dev, HDMID);

5329 5330 5331
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
			intel_dp_init(dev, PCH_DP_C);

5332
		if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5333 5334
			intel_dp_init(dev, PCH_DP_D);

5335
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
5336
		bool found = false;
5337

5338
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
5339
			DRM_DEBUG_KMS("probing SDVOB\n");
5340
			found = intel_sdvo_init(dev, SDVOB);
5341 5342
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
5343
				intel_hdmi_init(dev, SDVOB);
5344
			}
5345

5346 5347
			if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_B\n");
5348
				intel_dp_init(dev, DP_B);
5349
			}
5350
		}
5351 5352 5353

		/* Before G4X SDVOC doesn't have its own detect register */

5354 5355
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
			DRM_DEBUG_KMS("probing SDVOC\n");
5356
			found = intel_sdvo_init(dev, SDVOC);
5357
		}
5358 5359 5360

		if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {

5361 5362
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
5363
				intel_hdmi_init(dev, SDVOC);
5364 5365 5366
			}
			if (SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_C\n");
5367
				intel_dp_init(dev, DP_C);
5368
			}
5369
		}
5370

5371 5372 5373
		if (SUPPORTS_INTEGRATED_DP(dev) &&
		    (I915_READ(DP_D) & DP_DETECTED)) {
			DRM_DEBUG_KMS("probing DP_D\n");
5374
			intel_dp_init(dev, DP_D);
5375
		}
5376
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
5377 5378
		intel_dvo_init(dev);

5379
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
5380 5381
		intel_tv_init(dev);

5382 5383 5384 5385
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
			intel_encoder_clones(dev, encoder->clone_mask);
J
Jesse Barnes 已提交
5386 5387 5388 5389 5390 5391 5392 5393
	}
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
5394
	drm_gem_object_unreference_unlocked(intel_fb->obj);
J
Jesse Barnes 已提交
5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
						struct drm_file *file_priv,
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
	struct drm_gem_object *object = intel_fb->obj;

	return drm_gem_handle_create(file_priv, object, handle);
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

5414 5415 5416 5417
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
			   struct drm_mode_fb_cmd *mode_cmd,
			   struct drm_gem_object *obj)
J
Jesse Barnes 已提交
5418
{
5419
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
J
Jesse Barnes 已提交
5420 5421
	int ret;

5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437
	if (obj_priv->tiling_mode == I915_TILING_Y)
		return -EINVAL;

	if (mode_cmd->pitch & 63)
		return -EINVAL;

	switch (mode_cmd->bpp) {
	case 8:
	case 16:
	case 24:
	case 32:
		break;
	default:
		return -EINVAL;
	}

J
Jesse Barnes 已提交
5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;
	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
			      struct drm_mode_fb_cmd *mode_cmd)
{
	struct drm_gem_object *obj;
5455
	struct intel_framebuffer *intel_fb;
J
Jesse Barnes 已提交
5456 5457 5458 5459
	int ret;

	obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
	if (!obj)
5460
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
5461

5462 5463
	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb)
5464
		return ERR_PTR(-ENOMEM);
5465 5466 5467

	ret = intel_framebuffer_init(dev, intel_fb,
				     mode_cmd, obj);
J
Jesse Barnes 已提交
5468
	if (ret) {
5469
		drm_gem_object_unreference_unlocked(obj);
5470
		kfree(intel_fb);
5471
		return ERR_PTR(ret);
J
Jesse Barnes 已提交
5472 5473
	}

5474
	return &intel_fb->base;
J
Jesse Barnes 已提交
5475 5476 5477 5478
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
5479
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
5480 5481
};

5482
static struct drm_gem_object *
5483
intel_alloc_context_page(struct drm_device *dev)
5484
{
5485
	struct drm_gem_object *ctx;
5486 5487
	int ret;

5488 5489
	ctx = i915_gem_alloc_object(dev, 4096);
	if (!ctx) {
5490 5491 5492 5493 5494
		DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
		return NULL;
	}

	mutex_lock(&dev->struct_mutex);
5495
	ret = i915_gem_object_pin(ctx, 4096);
5496 5497 5498 5499 5500
	if (ret) {
		DRM_ERROR("failed to pin power context: %d\n", ret);
		goto err_unref;
	}

5501
	ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
5502 5503 5504 5505 5506 5507
	if (ret) {
		DRM_ERROR("failed to set-domain on power context: %d\n", ret);
		goto err_unpin;
	}
	mutex_unlock(&dev->struct_mutex);

5508
	return ctx;
5509 5510

err_unpin:
5511
	i915_gem_object_unpin(ctx);
5512
err_unref:
5513
	drm_gem_object_unreference(ctx);
5514 5515 5516 5517
	mutex_unlock(&dev->struct_mutex);
	return NULL;
}

5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539
bool ironlake_set_drps(struct drm_device *dev, u8 val)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 rgvswctl;

	rgvswctl = I915_READ16(MEMSWCTL);
	if (rgvswctl & MEMCTL_CMD_STS) {
		DRM_DEBUG("gpu busy, RCS change rejected\n");
		return false; /* still busy with another command */
	}

	rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
		(val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
	I915_WRITE16(MEMSWCTL, rgvswctl);
	POSTING_READ16(MEMSWCTL);

	rgvswctl |= MEMCTL_CMD_STS;
	I915_WRITE16(MEMSWCTL, rgvswctl);

	return true;
}

5540 5541 5542
void ironlake_enable_drps(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5543
	u32 rgvmodectl = I915_READ(MEMMODECTL);
5544 5545
	u8 fmax, fmin, fstart, vstart;

5546 5547 5548 5549
	/* Enable temp reporting */
	I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
	I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);

5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564
	/* 100ms RC evaluation intervals */
	I915_WRITE(RCUPEI, 100000);
	I915_WRITE(RCDNEI, 100000);

	/* Set max/min thresholds to 90ms and 80ms respectively */
	I915_WRITE(RCBMAXAVG, 90000);
	I915_WRITE(RCBMINAVG, 80000);

	I915_WRITE(MEMIHYST, 1);

	/* Set up min, max, and cur for interrupt handling */
	fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
	fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
	fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
		MEMMODE_FSTART_SHIFT;
5565 5566
	fstart = fmax;

5567 5568 5569
	vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
		PXVFREQ_PX_SHIFT;

5570 5571 5572 5573
	dev_priv->fmax = fstart; /* IPS callback will increase this */
	dev_priv->fstart = fstart;

	dev_priv->max_delay = fmax;
5574 5575 5576
	dev_priv->min_delay = fmin;
	dev_priv->cur_delay = fstart;

5577 5578 5579
	DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
			 fstart);

5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591
	I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);

	/*
	 * Interrupts will be enabled in ironlake_irq_postinstall
	 */

	I915_WRITE(VIDSTART, vstart);
	POSTING_READ(VIDSTART);

	rgvmodectl |= MEMMODE_SWMODE_EN;
	I915_WRITE(MEMMODECTL, rgvmodectl);

5592
	if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
5593
		DRM_ERROR("stuck trying to change perf mode\n");
5594 5595
	msleep(1);

5596
	ironlake_set_drps(dev, fstart);
5597

5598 5599 5600 5601 5602
	dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
		I915_READ(0x112e0);
	dev_priv->last_time1 = jiffies_to_msecs(jiffies);
	dev_priv->last_count2 = I915_READ(0x112f4);
	getrawmonotonic(&dev_priv->last_time2);
5603 5604 5605 5606 5607
}

void ironlake_disable_drps(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5608
	u16 rgvswctl = I915_READ16(MEMSWCTL);
5609 5610 5611 5612 5613 5614 5615 5616 5617

	/* Ack interrupts, disable EFC interrupt */
	I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
	I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
	I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
	I915_WRITE(DEIIR, DE_PCU_EVENT);
	I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);

	/* Go back to the starting frequency */
5618
	ironlake_set_drps(dev, dev_priv->fstart);
5619 5620 5621 5622 5623 5624 5625
	msleep(1);
	rgvswctl |= MEMCTL_CMD_STS;
	I915_WRITE(MEMSWCTL, rgvswctl);
	msleep(1);

}

5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709 5710 5711
static unsigned long intel_pxfreq(u32 vidfreq)
{
	unsigned long freq;
	int div = (vidfreq & 0x3f0000) >> 16;
	int post = (vidfreq & 0x3000) >> 12;
	int pre = (vidfreq & 0x7);

	if (!pre)
		return 0;

	freq = ((div * 133333) / ((1<<post) * pre));

	return freq;
}

void intel_init_emon(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 lcfuse;
	u8 pxw[16];
	int i;

	/* Disable to program */
	I915_WRITE(ECR, 0);
	POSTING_READ(ECR);

	/* Program energy weights for various events */
	I915_WRITE(SDEW, 0x15040d00);
	I915_WRITE(CSIEW0, 0x007f0000);
	I915_WRITE(CSIEW1, 0x1e220004);
	I915_WRITE(CSIEW2, 0x04000004);

	for (i = 0; i < 5; i++)
		I915_WRITE(PEW + (i * 4), 0);
	for (i = 0; i < 3; i++)
		I915_WRITE(DEW + (i * 4), 0);

	/* Program P-state weights to account for frequency power adjustment */
	for (i = 0; i < 16; i++) {
		u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
		unsigned long freq = intel_pxfreq(pxvidfreq);
		unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
			PXVFREQ_PX_SHIFT;
		unsigned long val;

		val = vid * vid;
		val *= (freq / 1000);
		val *= 255;
		val /= (127*127*900);
		if (val > 0xff)
			DRM_ERROR("bad pxval: %ld\n", val);
		pxw[i] = val;
	}
	/* Render standby states get 0 weight */
	pxw[14] = 0;
	pxw[15] = 0;

	for (i = 0; i < 4; i++) {
		u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
			(pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
		I915_WRITE(PXW + (i * 4), val);
	}

	/* Adjust magic regs to magic values (more experimental results) */
	I915_WRITE(OGW0, 0);
	I915_WRITE(OGW1, 0);
	I915_WRITE(EG0, 0x00007f00);
	I915_WRITE(EG1, 0x0000000e);
	I915_WRITE(EG2, 0x000e0000);
	I915_WRITE(EG3, 0x68000300);
	I915_WRITE(EG4, 0x42000000);
	I915_WRITE(EG5, 0x00140031);
	I915_WRITE(EG6, 0);
	I915_WRITE(EG7, 0);

	for (i = 0; i < 8; i++)
		I915_WRITE(PXWL + (i * 4), 0);

	/* Enable PMON + select events */
	I915_WRITE(ECR, 0x80000019);

	lcfuse = I915_READ(LCFUSE02);

	dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
}

5712 5713 5714 5715 5716 5717 5718 5719
void intel_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/*
	 * Disable clock gating reported to work incorrectly according to the
	 * specs, but enable as much else as we can.
	 */
5720
	if (HAS_PCH_SPLIT(dev)) {
5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734
		uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;

		if (IS_IRONLAKE(dev)) {
			/* Required for FBC */
			dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
			/* Required for CxSR */
			dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;

			I915_WRITE(PCH_3DCGDIS0,
				   MARIUNIT_CLOCK_GATE_DISABLE |
				   SVSMUNIT_CLOCK_GATE_DISABLE);
		}

		I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752

		/*
		 * According to the spec the following bits should be set in
		 * order to enable memory self-refresh
		 * The bit 22/21 of 0x42004
		 * The bit 5 of 0x42020
		 * The bit 15 of 0x45000
		 */
		if (IS_IRONLAKE(dev)) {
			I915_WRITE(ILK_DISPLAY_CHICKEN2,
					(I915_READ(ILK_DISPLAY_CHICKEN2) |
					ILK_DPARB_GATE | ILK_VSDPFD_FULL));
			I915_WRITE(ILK_DSPCLK_GATE,
					(I915_READ(ILK_DSPCLK_GATE) |
						ILK_DPARB_CLK_GATE));
			I915_WRITE(DISP_ARB_CTL,
					(I915_READ(DISP_ARB_CTL) |
						DISP_FBC_WM_DIS));
5753 5754 5755
		I915_WRITE(WM3_LP_ILK, 0);
		I915_WRITE(WM2_LP_ILK, 0);
		I915_WRITE(WM1_LP_ILK, 0);
5756
		}
5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775 5776
		/*
		 * Based on the document from hardware guys the following bits
		 * should be set unconditionally in order to enable FBC.
		 * The bit 22 of 0x42000
		 * The bit 22 of 0x42004
		 * The bit 7,8,9 of 0x42020.
		 */
		if (IS_IRONLAKE_M(dev)) {
			I915_WRITE(ILK_DISPLAY_CHICKEN1,
				   I915_READ(ILK_DISPLAY_CHICKEN1) |
				   ILK_FBCQ_DIS);
			I915_WRITE(ILK_DISPLAY_CHICKEN2,
				   I915_READ(ILK_DISPLAY_CHICKEN2) |
				   ILK_DPARB_GATE);
			I915_WRITE(ILK_DSPCLK_GATE,
				   I915_READ(ILK_DSPCLK_GATE) |
				   ILK_DPFC_DIS1 |
				   ILK_DPFC_DIS2 |
				   ILK_CLK_FBC);
		}
5777
		return;
5778
	} else if (IS_G4X(dev)) {
5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790
		uint32_t dspclk_gate;
		I915_WRITE(RENCLK_GATE_D1, 0);
		I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
		       GS_UNIT_CLOCK_GATE_DISABLE |
		       CL_UNIT_CLOCK_GATE_DISABLE);
		I915_WRITE(RAMCLK_GATE_D, 0);
		dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
			OVRUNIT_CLOCK_GATE_DISABLE |
			OVCUNIT_CLOCK_GATE_DISABLE;
		if (IS_GM45(dev))
			dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
		I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5791
	} else if (IS_CRESTLINE(dev)) {
5792 5793 5794 5795 5796
		I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
		I915_WRITE(RENCLK_GATE_D2, 0);
		I915_WRITE(DSPCLK_GATE_D, 0);
		I915_WRITE(RAMCLK_GATE_D, 0);
		I915_WRITE16(DEUC, 0);
5797
	} else if (IS_BROADWATER(dev)) {
5798 5799 5800 5801 5802 5803
		I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
		       I965_RCC_CLOCK_GATE_DISABLE |
		       I965_RCPB_CLOCK_GATE_DISABLE |
		       I965_ISC_CLOCK_GATE_DISABLE |
		       I965_FBC_CLOCK_GATE_DISABLE);
		I915_WRITE(RENCLK_GATE_D2, 0);
5804
	} else if (IS_GEN3(dev)) {
5805 5806 5807 5808 5809
		u32 dstate = I915_READ(D_STATE);

		dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
			DSTATE_DOT_CLOCK_GATING;
		I915_WRITE(D_STATE, dstate);
5810
	} else if (IS_I85X(dev) || IS_I865G(dev)) {
5811 5812 5813 5814
		I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
	} else if (IS_I830(dev)) {
		I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
	}
5815 5816 5817 5818 5819

	/*
	 * GPU can automatically power down the render unit if given a page
	 * to save state.
	 */
5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837
	if (IS_IRONLAKE_M(dev)) {
		if (dev_priv->renderctx == NULL)
			dev_priv->renderctx = intel_alloc_context_page(dev);
		if (dev_priv->renderctx) {
			struct drm_i915_gem_object *obj_priv;
			obj_priv = to_intel_bo(dev_priv->renderctx);
			if (obj_priv) {
				BEGIN_LP_RING(4);
				OUT_RING(MI_SET_CONTEXT);
				OUT_RING(obj_priv->gtt_offset |
						MI_MM_SPACE_GTT |
						MI_SAVE_EXT_STATE_EN |
						MI_RESTORE_EXT_STATE_EN |
						MI_RESTORE_INHIBIT);
				OUT_RING(MI_NOOP);
				OUT_RING(MI_FLUSH);
				ADVANCE_LP_RING();
			}
5838
		} else
5839
			DRM_DEBUG_KMS("Failed to allocate render context."
5840
				       "Disable RC6\n");
5841 5842
	}

5843
	if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
5844
		struct drm_i915_gem_object *obj_priv = NULL;
5845

5846
		if (dev_priv->pwrctx) {
5847
			obj_priv = to_intel_bo(dev_priv->pwrctx);
5848
		} else {
5849
			struct drm_gem_object *pwrctx;
5850

5851
			pwrctx = intel_alloc_context_page(dev);
5852 5853
			if (pwrctx) {
				dev_priv->pwrctx = pwrctx;
5854
				obj_priv = to_intel_bo(pwrctx);
5855 5856
			}
		}
5857

5858 5859 5860 5861 5862
		if (obj_priv) {
			I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
			I915_WRITE(MCHBAR_RENDER_STANDBY,
				   I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
		}
5863
	}
5864 5865
}

5866 5867 5868 5869 5870 5871
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* We always want a DPMS function */
5872
	if (HAS_PCH_SPLIT(dev))
5873
		dev_priv->display.dpms = ironlake_crtc_dpms;
5874 5875 5876
	else
		dev_priv->display.dpms = i9xx_crtc_dpms;

5877
	if (I915_HAS_FBC(dev)) {
5878 5879 5880 5881 5882
		if (IS_IRONLAKE_M(dev)) {
			dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
			dev_priv->display.enable_fbc = ironlake_enable_fbc;
			dev_priv->display.disable_fbc = ironlake_disable_fbc;
		} else if (IS_GM45(dev)) {
5883 5884 5885
			dev_priv->display.fbc_enabled = g4x_fbc_enabled;
			dev_priv->display.enable_fbc = g4x_enable_fbc;
			dev_priv->display.disable_fbc = g4x_disable_fbc;
5886
		} else if (IS_CRESTLINE(dev)) {
5887 5888 5889 5890
			dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
			dev_priv->display.enable_fbc = i8xx_enable_fbc;
			dev_priv->display.disable_fbc = i8xx_disable_fbc;
		}
5891
		/* 855GM needs testing */
5892 5893 5894
	}

	/* Returns the core display clock speed */
5895
	if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
5896 5897 5898 5899 5900
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
5901
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
5902 5903 5904 5905 5906 5907 5908 5909
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
5910
	else if (IS_I85X(dev))
5911 5912 5913 5914 5915 5916 5917
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

	/* For FIFO watermark updates */
5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929
	if (HAS_PCH_SPLIT(dev)) {
		if (IS_IRONLAKE(dev)) {
			if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
				dev_priv->display.update_wm = ironlake_update_wm;
			else {
				DRM_DEBUG_KMS("Failed to get proper latency. "
					      "Disable CxSR\n");
				dev_priv->display.update_wm = NULL;
			}
		} else
			dev_priv->display.update_wm = NULL;
	} else if (IS_PINEVIEW(dev)) {
5930
		if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
5931
					    dev_priv->is_ddr3,
5932 5933 5934
					    dev_priv->fsb_freq,
					    dev_priv->mem_freq)) {
			DRM_INFO("failed to find known CxSR latency "
5935
				 "(found ddr%s fsb freq %d, mem freq %d), "
5936
				 "disabling CxSR\n",
5937
				 (dev_priv->is_ddr3 == 1) ? "3": "2",
5938 5939 5940 5941 5942 5943 5944
				 dev_priv->fsb_freq, dev_priv->mem_freq);
			/* Disable CxSR and never update its watermark again */
			pineview_disable_cxsr(dev);
			dev_priv->display.update_wm = NULL;
		} else
			dev_priv->display.update_wm = pineview_update_wm;
	} else if (IS_G4X(dev))
5945
		dev_priv->display.update_wm = g4x_update_wm;
5946
	else if (IS_GEN4(dev))
5947
		dev_priv->display.update_wm = i965_update_wm;
5948
	else if (IS_GEN3(dev)) {
5949 5950
		dev_priv->display.update_wm = i9xx_update_wm;
		dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
5951 5952 5953
	} else if (IS_I85X(dev)) {
		dev_priv->display.update_wm = i9xx_update_wm;
		dev_priv->display.get_fifo_size = i85x_get_fifo_size;
5954
	} else {
5955 5956
		dev_priv->display.update_wm = i830_update_wm;
		if (IS_845G(dev))
5957 5958 5959 5960 5961 5962
			dev_priv->display.get_fifo_size = i845_get_fifo_size;
		else
			dev_priv->display.get_fifo_size = i830_get_fifo_size;
	}
}

5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020 6021 6022
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
static void quirk_pipea_force (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
	DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
}

struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

struct intel_quirk intel_quirks[] = {
	/* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
	{ 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
	/* HP Mini needs pipe A force quirk (LP: #322104) */
	{ 0x27ae,0x103c, 0x361a, quirk_pipea_force },

	/* Thinkpad R31 needs pipe A force quirk */
	{ 0x3577, 0x1014, 0x0505, quirk_pipea_force },
	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
	{ 0x3577,  0x1014, 0x0513, quirk_pipea_force },
	/* ThinkPad X40 needs pipe A force quirk */

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

	/* 855 & before need to leave pipe A & dpll A up */
	{ 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
}

6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
	u32 vga_reg;

	if (HAS_PCH_SPLIT(dev))
		vga_reg = CPU_VGACNTRL;
	else
		vga_reg = VGACNTRL;

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
	outb(1, VGA_SR_INDEX);
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

J
Jesse Barnes 已提交
6046 6047
void intel_modeset_init(struct drm_device *dev)
{
6048
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
6049 6050 6051 6052 6053 6054 6055 6056 6057
	int i;

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

	dev->mode_config.funcs = (void *)&intel_mode_funcs;

6058 6059
	intel_init_quirks(dev);

6060 6061
	intel_init_display(dev);

6062 6063 6064 6065
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
6066 6067
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
6068
	} else {
6069 6070
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
6071 6072 6073
	}

	/* set memory base */
6074
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
6075
		dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
6076 6077
	else
		dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
J
Jesse Barnes 已提交
6078

6079
	if (IS_MOBILE(dev) || !IS_GEN2(dev))
6080
		dev_priv->num_pipe = 2;
J
Jesse Barnes 已提交
6081
	else
6082
		dev_priv->num_pipe = 1;
6083
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
6084
		      dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
J
Jesse Barnes 已提交
6085

6086
	for (i = 0; i < dev_priv->num_pipe; i++) {
J
Jesse Barnes 已提交
6087 6088 6089 6090
		intel_crtc_init(dev, i);
	}

	intel_setup_outputs(dev);
6091 6092 6093

	intel_init_clock_gating(dev);

6094 6095 6096
	/* Just disable it once at startup */
	i915_disable_vga(dev);

6097
	if (IS_IRONLAKE_M(dev)) {
6098
		ironlake_enable_drps(dev);
6099 6100
		intel_init_emon(dev);
	}
6101

6102 6103 6104
	INIT_WORK(&dev_priv->idle_work, intel_idle_update);
	setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
		    (unsigned long)dev);
6105 6106

	intel_setup_overlay(dev);
J
Jesse Barnes 已提交
6107 6108 6109 6110
}

void intel_modeset_cleanup(struct drm_device *dev)
{
6111 6112 6113 6114 6115 6116
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

	mutex_lock(&dev->struct_mutex);

6117
	drm_kms_helper_poll_fini(dev);
6118 6119
	intel_fbdev_fini(dev);

6120 6121 6122 6123 6124 6125
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
6126
		intel_increase_pllclock(crtc);
6127 6128
	}

6129 6130 6131
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);

6132 6133 6134 6135 6136 6137 6138 6139 6140 6141
	if (dev_priv->renderctx) {
		struct drm_i915_gem_object *obj_priv;

		obj_priv = to_intel_bo(dev_priv->renderctx);
		I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
		I915_READ(CCID);
		i915_gem_object_unpin(dev_priv->renderctx);
		drm_gem_object_unreference(dev_priv->renderctx);
	}

6142
	if (dev_priv->pwrctx) {
6143 6144
		struct drm_i915_gem_object *obj_priv;

6145
		obj_priv = to_intel_bo(dev_priv->pwrctx);
6146 6147
		I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
		I915_READ(PWRCTXA);
6148 6149 6150 6151
		i915_gem_object_unpin(dev_priv->pwrctx);
		drm_gem_object_unreference(dev_priv->pwrctx);
	}

6152 6153 6154
	if (IS_IRONLAKE_M(dev))
		ironlake_disable_drps(dev);

6155 6156
	mutex_unlock(&dev->struct_mutex);

6157 6158 6159 6160 6161
	/* Disable the irq before mode object teardown, for the irq might
	 * enqueue unpin/hotplug work. */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);

6162 6163 6164 6165 6166 6167 6168 6169
	/* Shut off idle work before the crtcs get freed. */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		intel_crtc = to_intel_crtc(crtc);
		del_timer_sync(&intel_crtc->idle_timer);
	}
	del_timer_sync(&dev_priv->idle_timer);
	cancel_work_sync(&dev_priv->idle_work);

J
Jesse Barnes 已提交
6170 6171 6172
	drm_mode_config_cleanup(dev);
}

6173 6174 6175
/*
 * Return which encoder is currently attached for connector.
 */
6176
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
6177
{
6178 6179
	return &intel_attached_encoder(connector)->base;
}
6180

6181 6182 6183 6184 6185 6186
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
6187
}
6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}