cache-l2x0.c 1.6 KB
Newer Older
1 2 3 4 5 6 7
/*
 * Copyright (C) ST-Ericsson SA 2011
 *
 * License terms: GNU General Public License (GPL) version 2
 */

#include <linux/io.h>
8
#include <linux/of.h>
9
#include <linux/of_address.h>
10

11
#include <asm/outercache.h>
12
#include <asm/hardware/cache-l2x0.h>
13

14
#include "db8500-regs.h"
15
#include "id.h"
16

17 18 19
static int __init ux500_l2x0_unlock(void)
{
	int i;
20 21 22 23 24 25 26 27
	struct device_node *np;
	void __iomem *l2x0_base;

	np = of_find_compatible_node(NULL, NULL, "arm,pl310-cache");
	l2x0_base = of_iomap(np, 0);
	of_node_put(np);
	if (!l2x0_base)
		return -ENODEV;
28 29 30 31 32 33 34 35 36 37 38 39 40 41

	/*
	 * Unlock Data and Instruction Lock if locked. Ux500 U-Boot versions
	 * apparently locks both caches before jumping to the kernel. The
	 * l2x0 core will not touch the unlock registers if the l2x0 is
	 * already enabled, so we do it right here instead. The PL310 has
	 * 8 sets of registers, one per possible CPU.
	 */
	for (i = 0; i < 8; i++) {
		writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_D_BASE +
			       i * L2X0_LOCKDOWN_STRIDE);
		writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_I_BASE +
			       i * L2X0_LOCKDOWN_STRIDE);
	}
42
	iounmap(l2x0_base);
43 44 45
	return 0;
}

46 47 48 49 50 51 52 53
static void ux500_l2c310_write_sec(unsigned long val, unsigned reg)
{
	/*
	 * We can't write to secure registers as we are in non-secure
	 * mode, until we have some SMI service available.
	 */
}

54
static int __init ux500_l2x0_init(void)
55
{
56 57
	/* Multiplatform guard */
	if (!((cpu_is_u8500_family() || cpu_is_ux540_family())))
58
		return -ENODEV;
59

60 61
	/* Unlock before init */
	ux500_l2x0_unlock();
62
	outer_cache.write_sec = ux500_l2c310_write_sec;
63
	l2x0_of_init(0, ~0);
64 65 66 67

	return 0;
}
early_initcall(ux500_l2x0_init);