intel_drv.h 46.9 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
36
#include <drm/drm_dp_mst_helper.h>
37
#include <drm/drm_rect.h>
38
#include <drm/drm_atomic.h>
39

40 41 42
#define DIV_ROUND_CLOSEST_ULL(ll, d)	\
({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })

D
Daniel Vetter 已提交
43 44 45 46 47 48 49 50
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
 */
51
#define _wait_for(COND, MS, W) ({ \
D
Daniel Vetter 已提交
52
	unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1;	\
53
	int ret__ = 0;							\
54
	while (!(COND)) {						\
55
		if (time_after(jiffies, timeout__)) {			\
D
Daniel Vetter 已提交
56 57
			if (!(COND))					\
				ret__ = -ETIMEDOUT;			\
58 59
			break;						\
		}							\
60 61
		if ((W) && drm_can_sleep()) {				\
			usleep_range((W)*1000, (W)*2000);		\
62 63 64
		} else {						\
			cpu_relax();					\
		}							\
65 66 67 68
	}								\
	ret__;								\
})

69 70
#define wait_for(COND, MS) _wait_for(COND, MS, 1)
#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
71 72
#define wait_for_atomic_us(COND, US) _wait_for((COND), \
					       DIV_ROUND_UP((US), 1000), 0)
73

74 75
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
76

J
Jesse Barnes 已提交
77 78 79 80 81 82 83 84 85 86
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

87 88 89
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
90 91
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
92

J
Jesse Barnes 已提交
93 94 95 96 97
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
98 99 100 101 102 103 104 105 106 107 108 109 110 111
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
	INTEL_OUTPUT_DISPLAYPORT = 7,
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
112 113 114 115 116 117

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

118 119
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
120

J
Jesse Barnes 已提交
121 122
struct intel_framebuffer {
	struct drm_framebuffer base;
123
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
124 125
};

126 127
struct intel_fbdev {
	struct drm_fb_helper helper;
128
	struct intel_framebuffer *fb;
129 130
	struct list_head fbdev_list;
	struct drm_display_mode *our_mode;
131
	int preferred_bpp;
132
};
J
Jesse Barnes 已提交
133

134
struct intel_encoder {
135
	struct drm_encoder base;
136 137 138 139 140 141
	/*
	 * The new crtc this encoder will be driven from. Only differs from
	 * base->crtc while a modeset is in progress.
	 */
	struct intel_crtc *new_crtc;

142
	enum intel_output_type type;
143
	unsigned int cloneable;
144
	bool connectors_active;
145
	void (*hot_plug)(struct intel_encoder *);
146
	bool (*compute_config)(struct intel_encoder *,
147
			       struct intel_crtc_state *);
148
	void (*pre_pll_enable)(struct intel_encoder *);
149
	void (*pre_enable)(struct intel_encoder *);
150
	void (*enable)(struct intel_encoder *);
151
	void (*mode_set)(struct intel_encoder *intel_encoder);
152
	void (*disable)(struct intel_encoder *);
153
	void (*post_disable)(struct intel_encoder *);
154 155 156 157
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
158
	/* Reconstructs the equivalent mode flags for the current hardware
159
	 * state. This must be called _after_ display->get_pipe_config has
160 161
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
162
	void (*get_config)(struct intel_encoder *,
163
			   struct intel_crtc_state *pipe_config);
164 165 166 167 168 169
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
170
	int crtc_mask;
171
	enum hpd_pin hpd_pin;
J
Jesse Barnes 已提交
172 173
};

174
struct intel_panel {
175
	struct drm_display_mode *fixed_mode;
176
	struct drm_display_mode *downclock_mode;
177
	int fitting_mode;
178 179 180

	/* backlight */
	struct {
181
		bool present;
182
		u32 level;
183
		u32 min;
184
		u32 max;
185
		bool enabled;
186 187
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
188 189
		struct backlight_device *device;
	} backlight;
190 191

	void (*backlight_power)(struct intel_connector *, bool enable);
192 193
};

194 195
struct intel_connector {
	struct drm_connector base;
196 197 198
	/*
	 * The fixed encoder this connector is connected to.
	 */
199
	struct intel_encoder *encoder;
200 201 202 203 204 205 206

	/*
	 * The new encoder this connector will be driven. Only differs from
	 * encoder while a modeset is in progress.
	 */
	struct intel_encoder *new_encoder;

207 208 209
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
210

211 212 213 214 215 216 217 218
	/*
	 * Removes all interfaces through which the connector is accessible
	 * - like sysfs, debugfs entries -, so that no new operations can be
	 * started on the connector. Also makes sure all currently pending
	 * operations finish before returing.
	 */
	void (*unregister)(struct intel_connector *);

219 220
	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
221 222 223

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
224
	struct edid *detect_edid;
225 226 227 228

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
229 230 231 232

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
233 234
};

235 236 237 238 239 240 241 242 243 244 245 246
typedef struct dpll {
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
} intel_clock_t;

247
struct intel_plane_state {
248
	struct drm_plane_state base;
249 250 251 252
	struct drm_rect src;
	struct drm_rect dst;
	struct drm_rect clip;
	bool visible;
253 254 255 256 257 258

	/*
	 * used only for sprite planes to determine when to implicitly
	 * enable/disable the primary plane
	 */
	bool hides_primary;
259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278

	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
	 *     update_scaler_users.
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
	 *     update_scaler_users.
	 */
	int scaler_id;
279 280
};

281
struct intel_initial_plane_config {
282
	struct intel_framebuffer *fb;
283
	unsigned int tiling;
284 285 286 287
	int size;
	u32 base;
};

288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
#define SKL_MAX_SRC_H 2304
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
#define SKL_MAX_DST_H 2304

struct intel_scaler {
	int id;
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

331
struct intel_crtc_state {
332 333
	struct drm_crtc_state base;

334 335 336 337 338 339 340 341
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
342 343
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
#define PIPE_CONFIG_QUIRK_INHERITED_MODE	(1<<1) /* mode inherited from firmware */
344 345
	unsigned long quirks;

346 347 348 349 350
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

351 352 353
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
354

355 356 357
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

358 359 360 361
	/* CPU Transcoder for the pipe. Currently this can only differ from the
	 * pipe on Haswell (where we have a special eDP transcoder). */
	enum transcoder cpu_transcoder;

362 363 364 365 366 367
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

368 369 370
	/* DP has a bunch of special case unfortunately, so mark the pipe
	 * accordingly. */
	bool has_dp_encoder;
371

372 373 374
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

375 376 377 378
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

379 380 381 382
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
383
	bool dither;
384 385 386 387

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

388 389 390 391
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

392 393 394 395 396 397 398
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

399 400
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
401
	struct dpll dpll;
402

403 404 405
	/* Selected dpll when shared or DPLL_ID_PRIVATE. */
	enum intel_dpll_id shared_dpll;

406 407 408 409
	/*
	 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
	 * - enum skl_dpll on SKL
	 */
410 411
	uint32_t ddi_pll_sel;

412 413 414
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

415
	int pipe_bpp;
416
	struct intel_link_m_n dp_m_n;
417

418 419
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
420
	bool has_drrs;
421

422 423
	/*
	 * Frequence the dpll for the port should run at. Differs from the
424 425
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
426
	 */
427 428
	int port_clock;

429 430
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
431 432

	/* Panel fitter controls for gen2-gen4 + VLV */
433 434 435
	struct {
		u32 control;
		u32 pgm_ratios;
436
		u32 lvds_border_bits;
437 438 439 440 441 442
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
443
		bool enabled;
444
		bool force_thru;
445
	} pch_pfit;
446

447
	/* FDI configuration, only valid if has_pch_encoder is set. */
448
	int fdi_lanes;
449
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
450 451

	bool ips_enabled;
452 453

	bool double_wide;
454 455 456

	bool dp_encoder_is_mst;
	int pbn;
457 458

	struct intel_crtc_scaler_state scaler_state;
459 460
};

461 462 463 464
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
465 466 467
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
468 469
};

470
struct intel_mmio_flip {
471
	struct drm_i915_gem_request *req;
472
	struct work_struct work;
473 474
};

475 476 477 478 479 480
struct skl_pipe_wm {
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
	uint32_t linetime;
};

481 482 483 484 485 486 487
/*
 * Tracking of operations that need to be performed at the beginning/end of an
 * atomic commit, outside the atomic section where interrupts are disabled.
 * These are generally operations that grab mutexes or might otherwise sleep
 * and thus can't be run with interrupts disabled.
 */
struct intel_crtc_atomic_commit {
488 489 490 491
	/* vblank evasion */
	bool evade;
	unsigned start_vbl_count;

492 493 494 495 496
	/* Sleepable operations to perform before commit */
	bool wait_for_flips;
	bool disable_fbc;
	bool pre_disable_primary;
	bool update_wm;
497
	unsigned disabled_planes;
498 499 500 501 502 503 504 505 506

	/* Sleepable operations to perform after commit */
	unsigned fb_bits;
	bool wait_vblank;
	bool update_fbc;
	bool post_enable_primary;
	unsigned update_sprite_watermarks;
};

J
Jesse Barnes 已提交
507 508
struct intel_crtc {
	struct drm_crtc base;
509 510
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
511
	u8 lut_r[256], lut_g[256], lut_b[256];
512 513 514 515 516 517
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
518
	unsigned long enabled_power_domains;
519
	bool primary_enabled; /* is the primary plane (partially) visible? */
520
	bool lowfreq_avail;
521
	struct intel_overlay *overlay;
522
	struct intel_unpin_work *unpin_work;
523

524 525
	atomic_t unpin_work_count;

526 527 528 529 530
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
	unsigned long dspaddr_offset;

531
	struct drm_i915_gem_object *cursor_bo;
532
	uint32_t cursor_addr;
533
	uint32_t cursor_cntl;
534
	uint32_t cursor_size;
535
	uint32_t cursor_base;
536

537
	struct intel_initial_plane_config plane_config;
538
	struct intel_crtc_state *config;
539
	bool new_enabled;
540

541 542
	/* reset counter value when the last flip was submitted */
	unsigned int reset_counter;
543 544 545 546

	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
547 548 549 550 551

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
		struct intel_pipe_wm active;
552 553
		/* SKL wm values currently in use */
		struct skl_pipe_wm skl_active;
554
	} wm;
555

556
	int scanline_offset;
557
	struct intel_mmio_flip mmio_flip;
558 559

	struct intel_crtc_atomic_commit atomic;
560 561 562

	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
563 564
};

565 566
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
567
	uint32_t vert_pixels;
568 569 570
	uint8_t bytes_per_pixel;
	bool enabled;
	bool scaled;
571
	u64 tiling;
572
	unsigned int rotation;
573 574
};

575 576
struct intel_plane {
	struct drm_plane base;
577
	int plane;
578
	enum pipe pipe;
579
	bool can_scale;
580
	int max_downscale;
581

582 583 584
	/* FIXME convert to properties */
	struct drm_intel_sprite_colorkey ckey;

585 586 587 588 589
	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
590
	struct intel_plane_wm_parameters wm;
591

592 593 594 595 596 597
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
	 * the intel_plane_state structure and accessed via drm_plane->state.
	 */

598
	void (*update_plane)(struct drm_plane *plane,
599
			     struct drm_crtc *crtc,
600 601 602 603 604
			     struct drm_framebuffer *fb,
			     int crtc_x, int crtc_y,
			     unsigned int crtc_w, unsigned int crtc_h,
			     uint32_t x, uint32_t y,
			     uint32_t src_w, uint32_t src_h);
605 606
	void (*disable_plane)(struct drm_plane *plane,
			      struct drm_crtc *crtc);
607 608 609 610
	int (*check_plane)(struct drm_plane *plane,
			   struct intel_plane_state *state);
	void (*commit_plane)(struct drm_plane *plane,
			     struct intel_plane_state *state);
611 612
};

613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

struct cxsr_latency {
	int is_desktop;
	int is_ddr3;
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

J
Jesse Barnes 已提交
632
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
633
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
634
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
635
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
636
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
637
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
638
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
639
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
640

641
struct intel_hdmi {
642
	u32 hdmi_reg;
643 644
	int ddc_bus;
	uint32_t color_range;
645
	bool color_range_auto;
646 647 648
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
649
	bool rgb_quant_range_selectable;
650
	enum hdmi_picture_aspect aspect_ratio;
651
	void (*write_infoframe)(struct drm_encoder *encoder,
652
				enum hdmi_infoframe_type type,
653
				const void *frame, ssize_t len);
654
	void (*set_infoframes)(struct drm_encoder *encoder,
655
			       bool enable,
656
			       struct drm_display_mode *adjusted_mode);
657
	bool (*infoframe_enabled)(struct drm_encoder *encoder);
658 659
};

660
struct intel_dp_mst_encoder;
661
#define DP_MAX_DOWNSTREAM_PORTS		0x10
662

663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

683 684
struct intel_dp {
	uint32_t output_reg;
685
	uint32_t aux_ch_ctl_reg;
686 687 688 689
	uint32_t DP;
	bool has_audio;
	enum hdmi_force_audio force_audio;
	uint32_t color_range;
690
	bool color_range_auto;
691
	uint8_t link_bw;
692
	uint8_t rate_select;
693 694
	uint8_t lane_count;
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
695
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
696
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
697 698 699
	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
	uint8_t num_sink_rates;
	int sink_rates[DP_MAX_SUPPORTED_RATES];
700
	struct drm_dp_aux aux;
701 702 703 704 705 706 707 708
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
709 710 711
	unsigned long last_power_cycle;
	unsigned long last_power_on;
	unsigned long last_backlight_off;
D
Dave Airlie 已提交
712

713 714
	struct notifier_block edp_notifier;

715 716 717 718 719
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
720
	struct edp_power_seq pps_delays;
721

722
	bool use_tps3;
723 724 725 726
	bool can_mst; /* this port supports mst */
	bool is_mst;
	int active_mst_links;
	/* connector directly attached - won't be use for modeset in mst world */
727
	struct intel_connector *attached_connector;
728

729 730 731 732
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

733
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
734 735 736 737 738 739 740 741
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
742 743
};

744 745
struct intel_digital_port {
	struct intel_encoder base;
746
	enum port port;
747
	u32 saved_port_bits;
748 749
	struct intel_dp dp;
	struct intel_hdmi hdmi;
750
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
751 752
};

753 754 755 756 757 758 759
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
	void *port; /* store this opaque as its illegal to dereference it */
};

760 761 762 763 764
static inline int
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
765
	case PORT_D:
766
		return DPIO_CH0;
767
	case PORT_C:
768
		return DPIO_CH1;
769 770 771 772 773
	default:
		BUG();
	}
}

774 775 776 777 778 779 780 781 782 783 784 785 786 787
static inline int
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

788 789 790 791 792 793 794
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

795 796 797 798 799 800 801
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->plane_to_crtc_mapping[plane];
}

802 803
struct intel_unpin_work {
	struct work_struct work;
804
	struct drm_crtc *crtc;
805
	struct drm_framebuffer *old_fb;
806
	struct drm_i915_gem_object *pending_flip_obj;
807
	struct drm_pending_vblank_event *event;
808 809 810 811
	atomic_t pending;
#define INTEL_FLIP_INACTIVE	0
#define INTEL_FLIP_PENDING	1
#define INTEL_FLIP_COMPLETE	2
812 813
	u32 flip_count;
	u32 gtt_offset;
814
	struct drm_i915_gem_request *flip_queued_req;
815 816
	int flip_queued_vblank;
	int flip_ready_vblank;
817 818 819
	bool enable_stall_check;
};

820
struct intel_set_config {
821 822
	struct drm_encoder **save_connector_encoders;
	struct drm_crtc **save_encoder_crtcs;
823
	bool *save_crtc_enabled;
824 825 826

	bool fb_changed;
	bool mode_changed;
827 828
};

P
Paulo Zanoni 已提交
829 830 831 832 833
struct intel_load_detect_pipe {
	struct drm_framebuffer *release_fb;
	bool load_detect_temp;
	int dpms_mode;
};
J
Jesse Barnes 已提交
834

P
Paulo Zanoni 已提交
835 836
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
837 838 839 840
{
	return to_intel_connector(connector)->encoder;
}

841 842 843 844
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
845 846
}

847 848 849 850 851 852
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

853 854 855
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
856 857 858 859 860 861 862 863 864 865 866 867
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
868 869
}

870 871 872 873 874 875 876 877
/*
 * Returns the number of planes for this pipe, ie the number of sprites + 1
 * (primary plane). This doesn't count the cursor plane then.
 */
static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
{
	return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
}
P
Paulo Zanoni 已提交
878

879
/* intel_fifo_underrun.c */
880
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
881
					   enum pipe pipe, bool enable);
882
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
883 884
					   enum transcoder pch_transcoder,
					   bool enable);
885 886 887 888
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
889
void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
890 891

/* i915_irq.c */
892 893 894 895
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
I
Imre Deak 已提交
896
void gen6_reset_rps_interrupts(struct drm_device *dev);
897 898
void gen6_enable_rps_interrupts(struct drm_device *dev);
void gen6_disable_rps_interrupts(struct drm_device *dev);
899
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
900 901
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
902 903 904 905 906 907
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
908
	return dev_priv->pm.irqs_enabled;
909 910
}

911
int intel_get_crtc_scanline(struct intel_crtc *crtc);
912 913
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
P
Paulo Zanoni 已提交
914 915

/* intel_crt.c */
916
void intel_crt_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
917 918 919


/* intel_ddi.c */
920 921 922 923 924 925 926 927 928 929 930
void intel_prepare_ddi(struct drm_device *dev);
void hsw_fdi_link_train(struct drm_crtc *crtc);
void intel_ddi_init(struct drm_device *dev, enum port port);
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
void intel_ddi_pll_init(struct drm_device *dev);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
931 932
bool intel_ddi_pll_select(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state);
933 934 935 936 937
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_fdi_disable(struct drm_crtc *crtc);
void intel_ddi_get_config(struct intel_encoder *encoder,
938
			  struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
939

940
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
941
void intel_ddi_clock_get(struct intel_encoder *encoder,
942
			 struct intel_crtc_state *pipe_config);
943
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
P
Paulo Zanoni 已提交
944

945
/* intel_frontbuffer.c */
946
void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
947 948
			     struct intel_engine_cs *ring,
			     enum fb_op_origin origin);
949 950 951 952 953 954 955
void intel_frontbuffer_flip_prepare(struct drm_device *dev,
				    unsigned frontbuffer_bits);
void intel_frontbuffer_flip_complete(struct drm_device *dev,
				     unsigned frontbuffer_bits);
void intel_frontbuffer_flush(struct drm_device *dev,
			     unsigned frontbuffer_bits);
/**
956
 * intel_frontbuffer_flip - synchronous frontbuffer flip
957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * This function gets called after scheduling a flip on @obj. This is for
 * synchronous plane updates which will happen on the next vblank and which will
 * not get delayed by pending gpu rendering.
 *
 * Can be called without any locks held.
 */
static inline
void intel_frontbuffer_flip(struct drm_device *dev,
			    unsigned frontbuffer_bits)
{
	intel_frontbuffer_flush(dev, frontbuffer_bits);
}

973 974 975 976
unsigned int intel_fb_align_height(struct drm_device *dev,
				   unsigned int height,
				   uint32_t pixel_format,
				   uint64_t fb_format_modifier);
977
void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
978

979 980
u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
			      uint32_t pixel_format);
981

982 983
/* intel_audio.c */
void intel_init_audio(struct drm_device *dev);
984 985
void intel_audio_codec_enable(struct intel_encoder *encoder);
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
986 987
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
988

989
/* intel_display.c */
990
extern const struct drm_plane_funcs intel_plane_funcs;
991 992 993
bool intel_has_pending_fb_unpin(struct drm_device *dev);
int intel_pch_rawclk(struct drm_device *dev);
void intel_mark_busy(struct drm_device *dev);
994 995
void intel_mark_idle(struct drm_device *dev);
void intel_crtc_restore_mode(struct drm_crtc *crtc);
996
void intel_crtc_control(struct drm_crtc *crtc, bool enable);
997 998
void intel_crtc_update_dpms(struct drm_crtc *crtc);
void intel_encoder_destroy(struct drm_encoder *encoder);
999 1000
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1001 1002 1003
void intel_connector_dpms(struct drm_connector *, int mode);
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_modeset_check_state(struct drm_device *dev);
1004 1005
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port);
1006 1007 1008 1009 1010
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1011
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1012 1013
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1014 1015
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1016
bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
1017 1018 1019 1020 1021
static inline void
intel_wait_for_vblank(struct drm_device *dev, int pipe)
{
	drm_wait_one_vblank(dev, pipe);
}
1022
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1023 1024
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
			 struct intel_digital_port *dport);
1025 1026
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1027 1028
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1029
void intel_release_load_detect_pipe(struct drm_connector *connector,
1030 1031
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
1032 1033
int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
			       struct drm_framebuffer *fb,
1034
			       const struct drm_plane_state *plane_state,
1035
			       struct intel_engine_cs *pipelined);
1036 1037
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
1038 1039 1040 1041 1042
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
void intel_prepare_page_flip(struct drm_device *dev, int plane);
void intel_finish_page_flip(struct drm_device *dev, int pipe);
void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
1043
void intel_check_page_flip(struct drm_device *dev, int pipe);
1044
int intel_prepare_plane_fb(struct drm_plane *plane,
1045 1046
			   struct drm_framebuffer *fb,
			   const struct drm_plane_state *new_state);
1047
void intel_cleanup_plane_fb(struct drm_plane *plane,
1048 1049
			    struct drm_framebuffer *fb,
			    const struct drm_plane_state *old_state);
1050 1051 1052 1053 1054 1055 1056 1057
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1058

1059 1060 1061 1062
unsigned int
intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
		  uint64_t fb_format_modifier);

1063 1064 1065 1066 1067 1068
static inline bool
intel_rotation_90_or_270(unsigned int rotation)
{
	return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
}

1069 1070 1071 1072 1073 1074
unsigned int
intel_tile_height(struct drm_device *dev, uint32_t bits_per_pixel,
		  uint64_t fb_modifier);
void intel_create_rotation_property(struct drm_device *dev,
					struct intel_plane *plane);

1075 1076 1077
bool intel_wm_need_update(struct drm_plane *plane,
			  struct drm_plane_state *state);

1078
/* shared dpll functions */
P
Paulo Zanoni 已提交
1079
struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1080 1081 1082 1083 1084
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state);
#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
1085 1086
struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
						struct intel_crtc_state *state);
1087 1088
void intel_put_shared_dpll(struct intel_crtc *crtc);

1089 1090 1091 1092
void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
		      const struct dpll *dpll);
void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);

1093
/* modesetting asserts */
1094 1095
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1096 1097 1098 1099 1100 1101 1102 1103
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1104
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1105 1106
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1107 1108 1109 1110
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int bpp,
					     unsigned int pitch);
1111 1112
void intel_prepare_reset(struct drm_device *dev);
void intel_finish_reset(struct drm_device *dev);
1113 1114
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1115 1116 1117
void broxton_init_cdclk(struct drm_device *dev);
void broxton_uninit_cdclk(struct drm_device *dev);
void broxton_set_cdclk(struct drm_device *dev, int frequency);
1118 1119
void broxton_ddi_phy_init(struct drm_device *dev);
void broxton_ddi_phy_uninit(struct drm_device *dev);
1120 1121
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1122
void intel_dp_get_m_n(struct intel_crtc *crtc,
1123
		      struct intel_crtc_state *pipe_config);
1124
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1125 1126
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
void
1127
ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
P
Paulo Zanoni 已提交
1128
				int dotclock);
1129
bool intel_crtc_active(struct drm_crtc *crtc);
1130 1131
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
1132 1133
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1134
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1135
				 struct intel_crtc_state *pipe_config);
1136
void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
1137
void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
1138 1139 1140 1141
void skl_detach_scalers(struct intel_crtc *intel_crtc);
int skl_update_scaler_users(struct intel_crtc *intel_crtc,
	struct intel_crtc_state *crtc_state, struct intel_plane *intel_plane,
	struct intel_plane_state *plane_state, int force_detach);
1142

1143 1144 1145
unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
				     struct drm_i915_gem_object *obj);

P
Paulo Zanoni 已提交
1146
/* intel_dp.c */
1147 1148 1149 1150 1151 1152 1153 1154
void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_complete_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1155
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1156
bool intel_dp_compute_config(struct intel_encoder *encoder,
1157
			     struct intel_crtc_state *pipe_config);
1158
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1159 1160
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1161 1162
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1163
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1164 1165
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1166 1167 1168
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1169
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1170
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1171
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1172
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1173
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1174
void intel_plane_destroy(struct drm_plane *plane);
V
Vandana Kannan 已提交
1175 1176
void intel_edp_drrs_enable(struct intel_dp *intel_dp);
void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1177 1178 1179
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1180

1181 1182 1183
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1184
/* intel_dsi.c */
1185
void intel_dsi_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1186 1187 1188


/* intel_dvo.c */
1189
void intel_dvo_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1190 1191


1192
/* legacy fbdev emulation in intel_fbdev.c */
1193 1194
#ifdef CONFIG_DRM_I915_FBDEV
extern int intel_fbdev_init(struct drm_device *dev);
1195
extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
1196
extern void intel_fbdev_fini(struct drm_device *dev);
1197
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1198 1199
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1200 1201 1202 1203 1204
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1205

1206
static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
1207 1208 1209 1210 1211 1212 1213
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1214
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1215 1216 1217
{
}

1218
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1219 1220 1221
{
}
#endif
P
Paulo Zanoni 已提交
1222

1223 1224 1225 1226 1227
/* intel_fbc.c */
bool intel_fbc_enabled(struct drm_device *dev);
void intel_fbc_update(struct drm_device *dev);
void intel_fbc_init(struct drm_i915_private *dev_priv);
void intel_fbc_disable(struct drm_device *dev);
1228 1229 1230 1231 1232
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
		     unsigned int frontbuffer_bits);
1233

P
Paulo Zanoni 已提交
1234
/* intel_hdmi.c */
1235 1236 1237 1238 1239
void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1240
			       struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1241 1242 1243


/* intel_lvds.c */
1244 1245
void intel_lvds_init(struct drm_device *dev);
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1246 1247 1248 1249


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1250
				 struct edid *edid);
P
Paulo Zanoni 已提交
1251
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1252 1253
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1254 1255 1256


/* intel_overlay.c */
1257 1258 1259 1260 1261 1262 1263
void intel_setup_overlay(struct drm_device *dev);
void intel_cleanup_overlay(struct drm_device *dev);
int intel_overlay_switch_off(struct intel_overlay *overlay);
int intel_overlay_put_image(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int intel_overlay_attrs(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1264
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1265 1266 1267


/* intel_panel.c */
1268
int intel_panel_init(struct intel_panel *panel,
1269 1270
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1271 1272 1273 1274
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1275
			     struct intel_crtc_state *pipe_config,
1276 1277
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1278
			      struct intel_crtc_state *pipe_config,
1279
			      int fitting_mode);
1280 1281
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1282
int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1283 1284
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1285
void intel_panel_destroy_backlight(struct drm_connector *connector);
1286
void intel_panel_init_backlight_funcs(struct drm_device *dev);
1287
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1288 1289 1290 1291
extern struct drm_display_mode *intel_find_panel_downclock(
				struct drm_device *dev,
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1292 1293 1294
void intel_backlight_register(struct drm_device *dev);
void intel_backlight_unregister(struct drm_device *dev);

P
Paulo Zanoni 已提交
1295

R
Rodrigo Vivi 已提交
1296 1297 1298 1299 1300 1301 1302 1303
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
void intel_psr_invalidate(struct drm_device *dev,
			      unsigned frontbuffer_bits);
void intel_psr_flush(struct drm_device *dev,
			 unsigned frontbuffer_bits);
void intel_psr_init(struct drm_device *dev);
1304
void intel_psr_single_frame_update(struct drm_device *dev);
R
Rodrigo Vivi 已提交
1305

1306 1307
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1308
void intel_power_domains_fini(struct drm_i915_private *);
1309
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
1310
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1311

1312 1313 1314 1315
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1326 1327
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

P
Paulo Zanoni 已提交
1328
/* intel_pm.c */
1329 1330
void intel_init_clock_gating(struct drm_device *dev);
void intel_suspend_hw(struct drm_device *dev);
1331
int ilk_wm_max_level(const struct drm_device *dev);
1332 1333 1334
void intel_update_watermarks(struct drm_crtc *crtc);
void intel_update_sprite_watermarks(struct drm_plane *plane,
				    struct drm_crtc *crtc,
1335 1336 1337
				    uint32_t sprite_width,
				    uint32_t sprite_height,
				    int pixel_size,
1338 1339
				    bool enabled, bool scaled);
void intel_init_pm(struct drm_device *dev);
D
Daniel Vetter 已提交
1340
void intel_pm_setup(struct drm_device *dev);
1341 1342
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1343 1344
void intel_init_gt_powersave(struct drm_device *dev);
void intel_cleanup_gt_powersave(struct drm_device *dev);
1345 1346
void intel_enable_gt_powersave(struct drm_device *dev);
void intel_disable_gt_powersave(struct drm_device *dev);
1347
void intel_suspend_gt_powersave(struct drm_device *dev);
1348
void intel_reset_gt_powersave(struct drm_device *dev);
1349
void gen6_update_ring_freq(struct drm_device *dev);
1350 1351
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1352
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1353 1354
void gen6_rps_boost(struct drm_i915_private *dev_priv,
		    struct drm_i915_file_private *file_priv);
1355 1356
void intel_queue_rps_boost_for_request(struct drm_device *dev,
				       struct drm_i915_gem_request *rq);
1357
void ilk_wm_get_hw_state(struct drm_device *dev);
1358
void skl_wm_get_hw_state(struct drm_device *dev);
1359 1360
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1361

1362

P
Paulo Zanoni 已提交
1363
/* intel_sdvo.c */
1364
bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
1365

R
Rodrigo Vivi 已提交
1366

P
Paulo Zanoni 已提交
1367
/* intel_sprite.c */
1368
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1369
void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1370
			       enum plane plane);
1371
int intel_plane_restore(struct drm_plane *plane);
1372 1373
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1374 1375 1376
bool intel_pipe_update_start(struct intel_crtc *crtc,
			     uint32_t *start_vbl_count);
void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
1377 1378
void intel_post_enable_primary(struct drm_crtc *crtc);
void intel_pre_disable_primary(struct drm_crtc *crtc);
P
Paulo Zanoni 已提交
1379 1380

/* intel_tv.c */
1381
void intel_tv_init(struct drm_device *dev);
1382

1383
/* intel_atomic.c */
1384 1385 1386 1387 1388
int intel_atomic_check(struct drm_device *dev,
		       struct drm_atomic_state *state);
int intel_atomic_commit(struct drm_device *dev,
			struct drm_atomic_state *state,
			bool async);
1389 1390 1391 1392
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1393 1394 1395
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
		return ERR_PTR(PTR_ERR(crtc_state));

	return to_intel_crtc_state(crtc_state);
}
1407 1408 1409
int intel_atomic_setup_scalers(struct drm_device *dev,
	struct intel_crtc *intel_crtc,
	struct intel_crtc_state *crtc_state);
1410 1411

/* intel_atomic_plane.c */
1412
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1413 1414 1415 1416 1417
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;

J
Jesse Barnes 已提交
1418
#endif /* __INTEL_DRV_H__ */