amdgpu_vm.c 38.1 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

53 54 55
/* Special value that no flush is necessary */
#define AMDGPU_VM_NO_FLUSH (~0ll)

A
Alex Deucher 已提交
56 57 58 59 60
/**
 * amdgpu_vm_num_pde - return the number of page directory entries
 *
 * @adev: amdgpu_device pointer
 *
61
 * Calculate the number of page directory entries.
A
Alex Deucher 已提交
62 63 64 65 66 67 68 69 70 71 72
 */
static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
{
	return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
}

/**
 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
 *
 * @adev: amdgpu_device pointer
 *
73
 * Calculate the size of the page directory in bytes.
A
Alex Deucher 已提交
74 75 76 77 78 79 80
 */
static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
{
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
}

/**
81
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
82 83
 *
 * @vm: vm providing the BOs
84
 * @validated: head of validation list
85
 * @entry: entry to add
A
Alex Deucher 已提交
86 87
 *
 * Add the page directory to the list of BOs to
88
 * validate for command submission.
A
Alex Deucher 已提交
89
 */
90 91 92
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
93
{
94 95 96 97
	entry->robj = vm->page_directory;
	entry->priority = 0;
	entry->tv.bo = &vm->page_directory->tbo;
	entry->tv.shared = true;
98
	entry->user_pages = NULL;
99 100
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
101

102
/**
103
 * amdgpu_vm_get_bos - add the vm BOs to a duplicates list
104 105
 *
 * @vm: vm providing the BOs
106
 * @duplicates: head of duplicates list
A
Alex Deucher 已提交
107
 *
108 109
 * Add the page directory to the BO duplicates list
 * for command submission.
A
Alex Deucher 已提交
110
 */
111
void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates)
A
Alex Deucher 已提交
112
{
113
	unsigned i;
A
Alex Deucher 已提交
114 115

	/* add the vm page table to the list */
116 117 118 119
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
A
Alex Deucher 已提交
120 121
			continue;

122
		list_add(&entry->tv.head, duplicates);
A
Alex Deucher 已提交
123
	}
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150

}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	unsigned i;

	spin_lock(&glob->lru_lock);
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
			continue;

		ttm_bo_move_to_lru_tail(&entry->robj->tbo);
	}
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
151 152 153 154 155 156
}

/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
157 158
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
159
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
160
 *
161
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
162
 */
163
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
164 165
		      struct amdgpu_sync *sync, struct fence *fence,
		      unsigned *vm_id, uint64_t *vm_pd_addr)
A
Alex Deucher 已提交
166
{
167
	uint64_t pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
A
Alex Deucher 已提交
168
	struct amdgpu_device *adev = ring->adev;
169
	struct fence *updates = sync->last_vm_update;
170 171
	struct amdgpu_vm_id *id;
	unsigned i = ring->idx;
172
	int r;
A
Alex Deucher 已提交
173

174 175
	mutex_lock(&adev->vm_manager.lock);

176 177 178
	/* Check if we can use a VMID already assigned to this VM */
	do {
		struct fence *flushed;
179

180 181 182
		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
183

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;

		if (atomic_long_read(&id->owner) != (long)vm)
			continue;

		if (pd_addr != id->pd_gpu_addr)
			continue;

		if (id != vm->ids[ring->idx] &&
		    (!id->last_flush || !fence_is_signaled(id->last_flush)))
			continue;

		flushed  = id->flushed_updates;
		if (updates && (!flushed || fence_is_later(updates, flushed)))
			continue;
201

202 203 204 205
		/* Good we can use this VMID */
		if (id == vm->ids[ring->idx]) {
			r = amdgpu_sync_fence(ring->adev, sync,
					      id->first);
206 207
			if (r)
				goto error;
208 209 210 211 212 213
		}

		/* And remember this submission as user of the VMID */
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
214

215 216
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
217

218 219 220
		*vm_id = id - adev->vm_manager.ids;
		*vm_pd_addr = AMDGPU_VM_NO_FLUSH;
		trace_amdgpu_vm_grab_id(vm, ring->idx, *vm_id, *vm_pd_addr);
A
Alex Deucher 已提交
221

222 223 224 225
		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	} while (i != ring->idx);
A
Alex Deucher 已提交
226

227 228 229
	id = list_first_entry(&adev->vm_manager.ids_lru,
			      struct amdgpu_vm_id,
			      list);
230

231
	if (!amdgpu_sync_is_idle(&id->active)) {
232
		struct list_head *head = &adev->vm_manager.ids_lru;
233
		struct amdgpu_vm_id *tmp;
234 235 236

		list_for_each_entry_safe(id, tmp, &adev->vm_manager.ids_lru,
					 list) {
237
			if (amdgpu_sync_is_idle(&id->active)) {
238 239
				list_move(&id->list, head);
				head = &id->list;
240 241
			}
		}
242 243 244
		id = list_first_entry(&adev->vm_manager.ids_lru,
				      struct amdgpu_vm_id,
				      list);
245 246
	}

247 248 249
	r = amdgpu_sync_cycle_fences(sync, &id->active, fence);
	if (r)
		goto error;
250

251 252
	fence_put(id->first);
	id->first = fence_get(fence);
253

254 255 256
	fence_put(id->last_flush);
	id->last_flush = NULL;

257 258
	fence_put(id->flushed_updates);
	id->flushed_updates = fence_get(updates);
259

260
	id->pd_gpu_addr = pd_addr;
261

262
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
263
	atomic_long_set(&id->owner, (long)vm);
264
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
265

266 267 268 269 270
	*vm_id = id - adev->vm_manager.ids;
	*vm_pd_addr = pd_addr;
	trace_amdgpu_vm_grab_id(vm, ring->idx, *vm_id, *vm_pd_addr);

error:
271
	mutex_unlock(&adev->vm_manager.lock);
272
	return r;
A
Alex Deucher 已提交
273 274 275 276 277 278
}

/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
279
 * @vm_id: vmid number to use
280
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
281
 *
282
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
283
 */
284 285 286 287 288
int amdgpu_vm_flush(struct amdgpu_ring *ring,
		    unsigned vm_id, uint64_t pd_addr,
		    uint32_t gds_base, uint32_t gds_size,
		    uint32_t gws_base, uint32_t gws_size,
		    uint32_t oa_base, uint32_t oa_size)
A
Alex Deucher 已提交
289
{
290
	struct amdgpu_device *adev = ring->adev;
291
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];
292
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
293 294 295 296 297 298
		id->gds_base != gds_base ||
		id->gds_size != gds_size ||
		id->gws_base != gws_base ||
		id->gws_size != gws_size ||
		id->oa_base != oa_base ||
		id->oa_size != oa_size);
299
	int r;
300 301 302 303

	if (ring->funcs->emit_pipeline_sync && (
	    pd_addr != AMDGPU_VM_NO_FLUSH || gds_switch_needed))
		amdgpu_ring_emit_pipeline_sync(ring);
304

305
	if (pd_addr != AMDGPU_VM_NO_FLUSH) {
306 307
		struct fence *fence;

308 309
		trace_amdgpu_vm_flush(pd_addr, ring->idx, vm_id);
		amdgpu_ring_emit_vm_flush(ring, vm_id, pd_addr);
310 311 312 313 314 315 316 317
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;

		mutex_lock(&adev->vm_manager.lock);
		fence_put(id->last_flush);
		id->last_flush = fence;
		mutex_unlock(&adev->vm_manager.lock);
A
Alex Deucher 已提交
318
	}
319

320
	if (gds_switch_needed) {
321 322 323 324 325 326
		id->gds_base = gds_base;
		id->gds_size = gds_size;
		id->gws_base = gws_base;
		id->gws_size = gws_size;
		id->oa_base = oa_base;
		id->oa_size = oa_size;
327 328 329 330
		amdgpu_ring_emit_gds_switch(ring, vm_id,
					    gds_base, gds_size,
					    gws_base, gws_size,
					    oa_base, oa_size);
331
	}
332 333

	return 0;
334 335 336 337 338 339 340 341 342 343 344 345
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
346 347 348 349 350 351 352 353
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
354 355 356 357 358 359 360 361
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
362
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
 * amdgpu_vm_update_pages - helper to call the right asic function
 *
 * @adev: amdgpu_device pointer
385 386
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
387 388 389 390 391 392 393 394 395 396 397
 * @ib: indirect buffer to fill with commands
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
static void amdgpu_vm_update_pages(struct amdgpu_device *adev,
398 399
				   uint64_t src,
				   dma_addr_t *pages_addr,
A
Alex Deucher 已提交
400 401 402
				   struct amdgpu_ib *ib,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
403
				   uint32_t flags)
A
Alex Deucher 已提交
404 405 406
{
	trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);

407 408
	if (src) {
		src += (addr >> 12) * 8;
A
Alex Deucher 已提交
409 410
		amdgpu_vm_copy_pte(adev, ib, pe, src, count);

411
	} else if (pages_addr) {
412 413 414 415 416 417
		amdgpu_vm_write_pte(adev, ib, pages_addr, pe, addr,
				    count, incr, flags);

	} else if (count < 3) {
		amdgpu_vm_write_pte(adev, ib, NULL, pe, addr,
				    count, incr, flags);
A
Alex Deucher 已提交
418 419 420 421 422 423 424 425 426 427 428 429

	} else {
		amdgpu_vm_set_pte_pde(adev, ib, pe, addr,
				      count, incr, flags);
	}
}

/**
 * amdgpu_vm_clear_bo - initially clear the page dir/table
 *
 * @adev: amdgpu_device pointer
 * @bo: bo to clear
430 431
 *
 * need to reserve bo first before calling it.
A
Alex Deucher 已提交
432 433
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
434
			      struct amdgpu_vm *vm,
A
Alex Deucher 已提交
435 436
			      struct amdgpu_bo *bo)
{
437
	struct amdgpu_ring *ring;
438
	struct fence *fence = NULL;
439
	struct amdgpu_job *job;
A
Alex Deucher 已提交
440 441 442 443
	unsigned entries;
	uint64_t addr;
	int r;

444 445
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

M
monk.liu 已提交
446 447 448 449
	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

A
Alex Deucher 已提交
450 451
	r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
	if (r)
452
		goto error;
A
Alex Deucher 已提交
453 454 455 456

	addr = amdgpu_bo_gpu_offset(bo);
	entries = amdgpu_bo_size(bo) / 8;

457 458
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
459
		goto error;
A
Alex Deucher 已提交
460

461
	amdgpu_vm_update_pages(adev, 0, NULL, &job->ibs[0], addr, 0, entries,
462 463 464 465
			       0, 0);
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
466 467
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &fence);
A
Alex Deucher 已提交
468 469 470
	if (r)
		goto error_free;

471
	amdgpu_bo_fence(bo, fence, true);
472
	fence_put(fence);
473
	return 0;
474

A
Alex Deucher 已提交
475
error_free:
476
	amdgpu_job_free(job);
A
Alex Deucher 已提交
477

478
error:
A
Alex Deucher 已提交
479 480 481 482
	return r;
}

/**
483
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
484
 *
485
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
486 487 488
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
489
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
490
 */
491
uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
492 493 494
{
	uint64_t result;

495 496 497 498 499 500 501 502 503 504 505
	if (pages_addr) {
		/* page table offset */
		result = pages_addr[addr >> PAGE_SHIFT];

		/* in case cpu page size != gpu page size*/
		result |= addr & (~PAGE_MASK);

	} else {
		/* No mapping required */
		result = addr;
	}
A
Alex Deucher 已提交
506

507
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
508 509 510 511 512 513 514 515 516 517 518 519 520

	return result;
}

/**
 * amdgpu_vm_update_pdes - make sure that page directory is valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 *
 * Allocates new page tables if necessary
521
 * and updates the page directory.
A
Alex Deucher 已提交
522 523 524 525 526
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
				    struct amdgpu_vm *vm)
{
527
	struct amdgpu_ring *ring;
A
Alex Deucher 已提交
528 529 530 531 532
	struct amdgpu_bo *pd = vm->page_directory;
	uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
	uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
	uint64_t last_pde = ~0, last_pt = ~0;
	unsigned count = 0, pt_idx, ndw;
533
	struct amdgpu_job *job;
C
Chunming Zhou 已提交
534
	struct amdgpu_ib *ib;
535
	struct fence *fence = NULL;
C
Chunming Zhou 已提交
536

A
Alex Deucher 已提交
537 538
	int r;

539 540
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

A
Alex Deucher 已提交
541 542 543 544 545 546
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
	ndw += vm->max_pde_used * 6;

547 548
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
549
		return r;
550 551

	ib = &job->ibs[0];
A
Alex Deucher 已提交
552 553 554

	/* walk over the address space and update the page directory */
	for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
555
		struct amdgpu_bo *bo = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

		pt = amdgpu_bo_gpu_offset(bo);
		if (vm->page_tables[pt_idx].addr == pt)
			continue;
		vm->page_tables[pt_idx].addr = pt;

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
		    ((last_pt + incr * count) != pt)) {

			if (count) {
571
				amdgpu_vm_update_pages(adev, 0, NULL, ib,
572 573 574
						       last_pde, last_pt,
						       count, incr,
						       AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
575 576 577 578 579 580 581 582 583 584 585
			}

			count = 1;
			last_pde = pde;
			last_pt = pt;
		} else {
			++count;
		}
	}

	if (count)
586
		amdgpu_vm_update_pages(adev, 0, NULL, ib, last_pde, last_pt,
587
				       count, incr, AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
588

C
Chunming Zhou 已提交
589
	if (ib->length_dw != 0) {
590
		amdgpu_ring_pad_ib(ring, ib);
591 592
		amdgpu_sync_resv(adev, &job->sync, pd->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM);
C
Chunming Zhou 已提交
593
		WARN_ON(ib->length_dw > ndw);
594 595
		r = amdgpu_job_submit(job, ring, &vm->entity,
				      AMDGPU_FENCE_OWNER_VM, &fence);
596 597
		if (r)
			goto error_free;
598

599
		amdgpu_bo_fence(pd, fence, true);
600 601
		fence_put(vm->page_directory_fence);
		vm->page_directory_fence = fence_get(fence);
602
		fence_put(fence);
C
Chunming Zhou 已提交
603

604 605
	} else {
		amdgpu_job_free(job);
C
Chunming Zhou 已提交
606
	}
A
Alex Deucher 已提交
607 608

	return 0;
C
Chunming Zhou 已提交
609 610

error_free:
611
	amdgpu_job_free(job);
612
	return r;
A
Alex Deucher 已提交
613 614 615 616 617 618
}

/**
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @adev: amdgpu_device pointer
619 620
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
621 622 623 624 625 626 627
 * @ib: IB for the update
 * @pe_start: first PTE to handle
 * @pe_end: last PTE to handle
 * @addr: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_device *adev,
628 629
				uint64_t src,
				dma_addr_t *pages_addr,
A
Alex Deucher 已提交
630 631
				struct amdgpu_ib *ib,
				uint64_t pe_start, uint64_t pe_end,
632
				uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG_64KB;
	uint64_t frag_align = 0x80;

	uint64_t frag_start = ALIGN(pe_start, frag_align);
	uint64_t frag_end = pe_end & ~(frag_align - 1);

	unsigned count;

662 663 664 665
	/* Abort early if there isn't anything to do */
	if (pe_start == pe_end)
		return;

A
Alex Deucher 已提交
666
	/* system pages are non continuously */
667 668
	if (src || pages_addr || !(flags & AMDGPU_PTE_VALID) ||
	    (frag_start >= frag_end)) {
A
Alex Deucher 已提交
669 670

		count = (pe_end - pe_start) / 8;
671
		amdgpu_vm_update_pages(adev, src, pages_addr, ib, pe_start,
672 673
				       addr, count, AMDGPU_GPU_PAGE_SIZE,
				       flags);
A
Alex Deucher 已提交
674 675 676 677 678 679
		return;
	}

	/* handle the 4K area at the beginning */
	if (pe_start != frag_start) {
		count = (frag_start - pe_start) / 8;
680
		amdgpu_vm_update_pages(adev, 0, NULL, ib, pe_start, addr,
681
				       count, AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
682 683 684 685 686
		addr += AMDGPU_GPU_PAGE_SIZE * count;
	}

	/* handle the area in the middle */
	count = (frag_end - frag_start) / 8;
687
	amdgpu_vm_update_pages(adev, 0, NULL, ib, frag_start, addr, count,
688
			       AMDGPU_GPU_PAGE_SIZE, flags | frag_flags);
A
Alex Deucher 已提交
689 690 691 692 693

	/* handle the 4K area at the end */
	if (frag_end != pe_end) {
		addr += AMDGPU_GPU_PAGE_SIZE * count;
		count = (pe_end - frag_end) / 8;
694
		amdgpu_vm_update_pages(adev, 0, NULL, ib, frag_end, addr,
695
				       count, AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
696 697 698 699 700 701 702
	}
}

/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
 * @adev: amdgpu_device pointer
703 704
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
705 706 707 708 709 710
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 * @dst: destination address to map to
 * @flags: mapping flags
 *
711
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
712
 */
713
static void amdgpu_vm_update_ptes(struct amdgpu_device *adev,
714 715
				  uint64_t src,
				  dma_addr_t *pages_addr,
716 717 718 719
				  struct amdgpu_vm *vm,
				  struct amdgpu_ib *ib,
				  uint64_t start, uint64_t end,
				  uint64_t dst, uint32_t flags)
A
Alex Deucher 已提交
720
{
721 722 723
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

	uint64_t last_pe_start = ~0, last_pe_end = ~0, last_dst = ~0;
A
Alex Deucher 已提交
724 725 726 727 728
	uint64_t addr;

	/* walk over the address space and update the page tables */
	for (addr = start; addr < end; ) {
		uint64_t pt_idx = addr >> amdgpu_vm_block_size;
729
		struct amdgpu_bo *pt = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
730
		unsigned nptes;
731
		uint64_t pe_start;
A
Alex Deucher 已提交
732 733 734 735 736 737

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

738 739
		pe_start = amdgpu_bo_gpu_offset(pt);
		pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
740

741
		if (last_pe_end != pe_start) {
A
Alex Deucher 已提交
742

743
			amdgpu_vm_frag_ptes(adev, src, pages_addr, ib,
744 745
					    last_pe_start, last_pe_end,
					    last_dst, flags);
A
Alex Deucher 已提交
746

747 748
			last_pe_start = pe_start;
			last_pe_end = pe_start + 8 * nptes;
A
Alex Deucher 已提交
749 750
			last_dst = dst;
		} else {
751
			last_pe_end += 8 * nptes;
A
Alex Deucher 已提交
752 753 754 755 756 757
		}

		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

758 759
	amdgpu_vm_frag_ptes(adev, src, pages_addr, ib, last_pe_start,
			    last_pe_end, last_dst, flags);
A
Alex Deucher 已提交
760 761 762 763 764 765
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
766 767
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
768
 * @vm: requested vm
769 770 771
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
772 773 774
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
775
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
776 777 778
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
779 780
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
781
				       struct amdgpu_vm *vm,
782 783 784
				       uint64_t start, uint64_t last,
				       uint32_t flags, uint64_t addr,
				       struct fence **fence)
A
Alex Deucher 已提交
785
{
786
	struct amdgpu_ring *ring;
787
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
788
	unsigned nptes, ncmds, ndw;
789
	struct amdgpu_job *job;
C
Chunming Zhou 已提交
790
	struct amdgpu_ib *ib;
791
	struct fence *f = NULL;
A
Alex Deucher 已提交
792 793
	int r;

794 795
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

796 797 798 799
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

800
	nptes = last - start + 1;
A
Alex Deucher 已提交
801 802 803 804 805 806 807 808 809 810

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

811
	if (src) {
A
Alex Deucher 已提交
812 813 814
		/* only copy commands needed */
		ndw += ncmds * 7;

815
	} else if (pages_addr) {
A
Alex Deucher 已提交
816 817 818 819 820 821 822 823 824 825 826 827 828 829
		/* header for write data commands */
		ndw += ncmds * 4;

		/* body of write data command */
		ndw += nptes * 2;

	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
	}

830 831
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
832
		return r;
833 834

	ib = &job->ibs[0];
C
Chunming Zhou 已提交
835

836
	r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
837 838 839
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
840

841 842 843 844
	r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
	if (r)
		goto error_free;

845 846
	amdgpu_vm_update_ptes(adev, src, pages_addr, vm, ib, start,
			      last + 1, addr, flags);
A
Alex Deucher 已提交
847

848
	amdgpu_ring_pad_ib(ring, ib);
C
Chunming Zhou 已提交
849
	WARN_ON(ib->length_dw > ndw);
850 851
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
852 853
	if (r)
		goto error_free;
A
Alex Deucher 已提交
854

855
	amdgpu_bo_fence(vm->page_directory, f, true);
856 857 858 859
	if (fence) {
		fence_put(*fence);
		*fence = fence_get(f);
	}
860
	fence_put(f);
A
Alex Deucher 已提交
861
	return 0;
C
Chunming Zhou 已提交
862 863

error_free:
864
	amdgpu_job_free(job);
865
	return r;
A
Alex Deucher 已提交
866 867
}

868 869 870 871
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
872 873
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
874 875 876
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
 * @addr: addr to set the area to
877
 * @flags: HW flags for the mapping
878 879 880 881 882 883 884 885
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
				      uint32_t gtt_flags,
886
				      dma_addr_t *pages_addr,
887 888
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
889 890
				      uint32_t flags, uint64_t addr,
				      struct fence **fence)
891 892 893
{
	const uint64_t max_size = 64ULL * 1024ULL * 1024ULL / AMDGPU_GPU_PAGE_SIZE;

894
	uint64_t src = 0, start = mapping->it.start;
895 896 897 898 899 900 901 902 903 904 905 906
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

	trace_amdgpu_vm_bo_update(mapping);

907
	if (pages_addr) {
908 909 910 911
		if (flags == gtt_flags)
			src = adev->gart.table_addr + (addr >> 12) * 8;
		addr = 0;
	}
912 913
	addr += mapping->offset;

914
	if (!pages_addr || src)
915
		return amdgpu_vm_bo_update_mapping(adev, src, pages_addr, vm,
916 917 918 919 920 921
						   start, mapping->it.last,
						   flags, addr, fence);

	while (start != mapping->it.last + 1) {
		uint64_t last;

922
		last = min((uint64_t)mapping->it.last, start + max_size - 1);
923
		r = amdgpu_vm_bo_update_mapping(adev, src, pages_addr, vm,
924 925 926 927 928 929
						start, last, flags, addr,
						fence);
		if (r)
			return r;

		start = last + 1;
930
		addr += max_size * AMDGPU_GPU_PAGE_SIZE;
931 932 933 934 935
	}

	return 0;
}

A
Alex Deucher 已提交
936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
 * @mem: ttm mem
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 *
 * Object have to be reserved and mutex must be locked!
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
			struct ttm_mem_reg *mem)
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
954
	dma_addr_t *pages_addr = NULL;
955
	uint32_t gtt_flags, flags;
A
Alex Deucher 已提交
956 957 958 959
	uint64_t addr;
	int r;

	if (mem) {
960 961
		struct ttm_dma_tt *ttm;

962
		addr = (u64)mem->start << PAGE_SHIFT;
963 964
		switch (mem->mem_type) {
		case TTM_PL_TT:
965 966 967
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
968 969 970
			break;

		case TTM_PL_VRAM:
A
Alex Deucher 已提交
971
			addr += adev->vm_manager.vram_base_offset;
972 973 974 975 976
			break;

		default:
			break;
		}
A
Alex Deucher 已提交
977 978 979 980 981
	} else {
		addr = 0;
	}

	flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
982
	gtt_flags = (adev == bo_va->bo->adev) ? flags : 0;
A
Alex Deucher 已提交
983

984 985 986 987 988 989
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
990 991 992
		r = amdgpu_vm_bo_split_mapping(adev, gtt_flags, pages_addr, vm,
					       mapping, flags, addr,
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
993 994 995 996
		if (r)
			return r;
	}

997 998 999 1000 1001 1002 1003 1004
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1005
	spin_lock(&vm->status_lock);
1006
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1007
	list_del_init(&bo_va->vm_status);
1008 1009
	if (!mem)
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	spin_unlock(&vm->status_lock);

	return 0;
}

/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
			  struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping;
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1036

1037
		r = amdgpu_vm_bo_split_mapping(adev, 0, NULL, vm, mapping,
1038
					       0, 0, NULL);
A
Alex Deucher 已提交
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
		kfree(mapping);
		if (r)
			return r;

	}
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1060
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1061
{
1062
	struct amdgpu_bo_va *bo_va = NULL;
1063
	int r = 0;
A
Alex Deucher 已提交
1064 1065 1066 1067 1068 1069

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1070

A
Alex Deucher 已提交
1071 1072 1073 1074 1075 1076 1077 1078
		r = amdgpu_vm_bo_update(adev, bo_va, NULL);
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1079
	if (bo_va)
1080
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1081 1082

	return r;
A
Alex Deucher 已提交
1083 1084 1085 1086 1087 1088 1089 1090 1091
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1092
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1112 1113
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1114
	INIT_LIST_HEAD(&bo_va->vm_status);
1115

A
Alex Deucher 已提交
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
	list_add_tail(&bo_va->bo_list, &bo->va);

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1133
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
		     uint64_t size, uint32_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	unsigned last_pfn, pt_idx;
	uint64_t eaddr;
	int r;

1147 1148
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1149
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1150 1151
		return -EINVAL;

A
Alex Deucher 已提交
1152
	/* make sure object fit at this offset */
1153
	eaddr = saddr + size - 1;
1154
	if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1155 1156 1157
		return -EINVAL;

	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
1158 1159
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
A
Alex Deucher 已提交
1160 1161 1162 1163 1164 1165 1166
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1167
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
A
Alex Deucher 已提交
1168 1169 1170 1171 1172 1173 1174 1175
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
		r = -EINVAL;
1176
		goto error;
A
Alex Deucher 已提交
1177 1178 1179 1180 1181
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping) {
		r = -ENOMEM;
1182
		goto error;
A
Alex Deucher 已提交
1183 1184 1185 1186
	}

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1187
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1188 1189 1190
	mapping->offset = offset;
	mapping->flags = flags;

1191
	list_add(&mapping->list, &bo_va->invalids);
A
Alex Deucher 已提交
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
	interval_tree_insert(&mapping->it, &vm->va);

	/* Make sure the page tables are allocated */
	saddr >>= amdgpu_vm_block_size;
	eaddr >>= amdgpu_vm_block_size;

	BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));

	if (eaddr > vm->max_pde_used)
		vm->max_pde_used = eaddr;

	/* walk over the address space and allocate the page tables */
	for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
1205
		struct reservation_object *resv = vm->page_directory->tbo.resv;
1206
		struct amdgpu_bo_list_entry *entry;
A
Alex Deucher 已提交
1207 1208
		struct amdgpu_bo *pt;

1209 1210
		entry = &vm->page_tables[pt_idx].entry;
		if (entry->robj)
A
Alex Deucher 已提交
1211 1212 1213 1214
			continue;

		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
				     AMDGPU_GPU_PAGE_SIZE, true,
1215 1216
				     AMDGPU_GEM_DOMAIN_VRAM,
				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
1217
				     NULL, resv, &pt);
1218
		if (r)
A
Alex Deucher 已提交
1219
			goto error_free;
1220

1221 1222 1223 1224 1225
		/* Keep a reference to the page table to avoid freeing
		 * them up in the wrong order.
		 */
		pt->parent = amdgpu_bo_ref(vm->page_directory);

1226
		r = amdgpu_vm_clear_bo(adev, vm, pt);
A
Alex Deucher 已提交
1227 1228 1229 1230 1231
		if (r) {
			amdgpu_bo_unref(&pt);
			goto error_free;
		}

1232 1233 1234 1235
		entry->robj = pt;
		entry->priority = 0;
		entry->tv.bo = &entry->robj->tbo;
		entry->tv.shared = true;
1236
		entry->user_pages = NULL;
A
Alex Deucher 已提交
1237 1238 1239 1240 1241 1242 1243 1244
		vm->page_tables[pt_idx].addr = 0;
	}

	return 0;

error_free:
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1245
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1246 1247
	kfree(mapping);

1248
error:
A
Alex Deucher 已提交
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
	return r;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1262
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1263 1264 1265 1266 1267 1268 1269
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1270
	bool valid = true;
A
Alex Deucher 已提交
1271

1272
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1273

1274
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1275 1276 1277 1278
		if (mapping->it.start == saddr)
			break;
	}

1279 1280 1281 1282 1283 1284 1285 1286
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1287
		if (&mapping->list == &bo_va->invalids)
1288
			return -ENOENT;
A
Alex Deucher 已提交
1289
	}
1290

A
Alex Deucher 已提交
1291 1292
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1293
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1294

1295
	if (valid)
A
Alex Deucher 已提交
1296
		list_add(&mapping->list, &vm->freed);
1297
	else
A
Alex Deucher 已提交
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
		kfree(mapping);

	return 0;
}

/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
1309
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

1325
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
1326 1327
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1328
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1329 1330 1331 1332 1333 1334
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
A
Alex Deucher 已提交
1335
	}
1336

1337
	fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1348
 * Mark @bo as invalid.
A
Alex Deucher 已提交
1349 1350 1351 1352 1353 1354 1355
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1356 1357
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
1358
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1359
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
1360 1361 1362 1363 1364 1365 1366 1367 1368
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1369
 * Init @vm fields.
A
Alex Deucher 已提交
1370 1371 1372 1373 1374
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
1375
	unsigned pd_size, pd_entries;
1376 1377
	unsigned ring_instance;
	struct amdgpu_ring *ring;
1378
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
1379 1380
	int i, r;

1381 1382
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
1383 1384 1385
	vm->va = RB_ROOT;
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
1386
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
1387
	INIT_LIST_HEAD(&vm->freed);
1388

A
Alex Deucher 已提交
1389 1390 1391 1392
	pd_size = amdgpu_vm_directory_size(adev);
	pd_entries = amdgpu_vm_num_pdes(adev);

	/* allocate page table array */
1393
	vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
A
Alex Deucher 已提交
1394 1395 1396 1397 1398
	if (vm->page_tables == NULL) {
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

1399
	/* create scheduler entity for page table updates */
1400 1401 1402 1403

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
1404 1405 1406 1407 1408 1409
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
		return r;

1410 1411
	vm->page_directory_fence = NULL;

A
Alex Deucher 已提交
1412
	r = amdgpu_bo_create(adev, pd_size, align, true,
1413 1414
			     AMDGPU_GEM_DOMAIN_VRAM,
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
1415
			     NULL, NULL, &vm->page_directory);
A
Alex Deucher 已提交
1416
	if (r)
1417 1418
		goto error_free_sched_entity;

1419
	r = amdgpu_bo_reserve(vm->page_directory, false);
1420 1421 1422 1423
	if (r)
		goto error_free_page_directory;

	r = amdgpu_vm_clear_bo(adev, vm, vm->page_directory);
1424
	amdgpu_bo_unreserve(vm->page_directory);
1425 1426
	if (r)
		goto error_free_page_directory;
A
Alex Deucher 已提交
1427 1428

	return 0;
1429 1430 1431 1432 1433 1434 1435 1436 1437

error_free_page_directory:
	amdgpu_bo_unref(&vm->page_directory);
	vm->page_directory = NULL;

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
1438 1439 1440 1441 1442 1443 1444 1445
}

/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1446
 * Tear down @vm.
A
Alex Deucher 已提交
1447 1448 1449 1450 1451 1452 1453
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
	int i;

1454
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
1455

A
Alex Deucher 已提交
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
		list_del(&mapping->list);
		kfree(mapping);
	}

	for (i = 0; i < amdgpu_vm_num_pdes(adev); i++)
1470
		amdgpu_bo_unref(&vm->page_tables[i].entry.robj);
1471
	drm_free_large(vm->page_tables);
A
Alex Deucher 已提交
1472 1473

	amdgpu_bo_unref(&vm->page_directory);
1474
	fence_put(vm->page_directory_fence);
1475

A
Alex Deucher 已提交
1476
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
1477
		struct amdgpu_vm_id *id = vm->ids[i];
1478

1479 1480 1481
		if (!id)
			continue;

1482
		atomic_long_cmpxchg(&id->owner, (long)vm, 0);
A
Alex Deucher 已提交
1483 1484
	}
}
1485

1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
1500 1501
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
1502
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
1503 1504
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
1505
	}
1506 1507

	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
1508 1509
}

1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

1521 1522 1523
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

1524 1525
		fence_put(adev->vm_manager.ids[i].first);
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
1526 1527
		fence_put(id->flushed_updates);
	}
1528
}