gf100.c 54.7 KB
Newer Older
1
/*
2
 * Copyright 2012 Red Hat Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */
24 25 26 27 28 29
#include "gf100.h"
#include "ctxgf100.h"
#include "fuc/os.h"

#include <core/client.h>
#include <core/option.h>
30
#include <core/firmware.h>
31
#include <subdev/secboot.h>
32 33
#include <subdev/fb.h>
#include <subdev/mc.h>
34
#include <subdev/pmu.h>
35
#include <subdev/timer.h>
36
#include <engine/fifo.h>
37 38

#include <nvif/class.h>
39
#include <nvif/cl9097.h>
40
#include <nvif/if900d.h>
41
#include <nvif/unpack.h>
42

43 44 45 46 47
/*******************************************************************************
 * Zero Bandwidth Clear
 ******************************************************************************/

static void
B
Ben Skeggs 已提交
48
gf100_gr_zbc_clear_color(struct gf100_gr *gr, int zbc)
49
{
50
	struct nvkm_device *device = gr->base.engine.subdev.device;
B
Ben Skeggs 已提交
51
	if (gr->zbc_color[zbc].format) {
52 53 54 55 56 57 58 59
		nvkm_wr32(device, 0x405804, gr->zbc_color[zbc].ds[0]);
		nvkm_wr32(device, 0x405808, gr->zbc_color[zbc].ds[1]);
		nvkm_wr32(device, 0x40580c, gr->zbc_color[zbc].ds[2]);
		nvkm_wr32(device, 0x405810, gr->zbc_color[zbc].ds[3]);
	}
	nvkm_wr32(device, 0x405814, gr->zbc_color[zbc].format);
	nvkm_wr32(device, 0x405820, zbc);
	nvkm_wr32(device, 0x405824, 0x00000004); /* TRIGGER | WRITE | COLOR */
60 61 62
}

static int
B
Ben Skeggs 已提交
63
gf100_gr_zbc_color_get(struct gf100_gr *gr, int format,
64
		       const u32 ds[4], const u32 l2[4])
65
{
66
	struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
67 68 69
	int zbc = -ENOSPC, i;

	for (i = ltc->zbc_min; i <= ltc->zbc_max; i++) {
B
Ben Skeggs 已提交
70 71
		if (gr->zbc_color[i].format) {
			if (gr->zbc_color[i].format != format)
72
				continue;
B
Ben Skeggs 已提交
73 74
			if (memcmp(gr->zbc_color[i].ds, ds, sizeof(
				   gr->zbc_color[i].ds)))
75
				continue;
B
Ben Skeggs 已提交
76 77
			if (memcmp(gr->zbc_color[i].l2, l2, sizeof(
				   gr->zbc_color[i].l2))) {
78 79 80 81 82 83 84 85 86
				WARN_ON(1);
				return -EINVAL;
			}
			return i;
		} else {
			zbc = (zbc < 0) ? i : zbc;
		}
	}

87 88 89
	if (zbc < 0)
		return zbc;

B
Ben Skeggs 已提交
90 91 92
	memcpy(gr->zbc_color[zbc].ds, ds, sizeof(gr->zbc_color[zbc].ds));
	memcpy(gr->zbc_color[zbc].l2, l2, sizeof(gr->zbc_color[zbc].l2));
	gr->zbc_color[zbc].format = format;
93
	nvkm_ltc_zbc_color_get(ltc, zbc, l2);
B
Ben Skeggs 已提交
94
	gf100_gr_zbc_clear_color(gr, zbc);
95 96 97 98
	return zbc;
}

static void
B
Ben Skeggs 已提交
99
gf100_gr_zbc_clear_depth(struct gf100_gr *gr, int zbc)
100
{
101
	struct nvkm_device *device = gr->base.engine.subdev.device;
B
Ben Skeggs 已提交
102
	if (gr->zbc_depth[zbc].format)
103 104 105 106
		nvkm_wr32(device, 0x405818, gr->zbc_depth[zbc].ds);
	nvkm_wr32(device, 0x40581c, gr->zbc_depth[zbc].format);
	nvkm_wr32(device, 0x405820, zbc);
	nvkm_wr32(device, 0x405824, 0x00000005); /* TRIGGER | WRITE | DEPTH */
107 108 109
}

static int
B
Ben Skeggs 已提交
110
gf100_gr_zbc_depth_get(struct gf100_gr *gr, int format,
111
		       const u32 ds, const u32 l2)
112
{
113
	struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
114 115 116
	int zbc = -ENOSPC, i;

	for (i = ltc->zbc_min; i <= ltc->zbc_max; i++) {
B
Ben Skeggs 已提交
117 118
		if (gr->zbc_depth[i].format) {
			if (gr->zbc_depth[i].format != format)
119
				continue;
B
Ben Skeggs 已提交
120
			if (gr->zbc_depth[i].ds != ds)
121
				continue;
B
Ben Skeggs 已提交
122
			if (gr->zbc_depth[i].l2 != l2) {
123 124 125 126 127 128 129 130 131
				WARN_ON(1);
				return -EINVAL;
			}
			return i;
		} else {
			zbc = (zbc < 0) ? i : zbc;
		}
	}

132 133 134
	if (zbc < 0)
		return zbc;

B
Ben Skeggs 已提交
135 136 137
	gr->zbc_depth[zbc].format = format;
	gr->zbc_depth[zbc].ds = ds;
	gr->zbc_depth[zbc].l2 = l2;
138
	nvkm_ltc_zbc_depth_get(ltc, zbc, l2);
B
Ben Skeggs 已提交
139
	gf100_gr_zbc_clear_depth(gr, zbc);
140 141 142
	return zbc;
}

143 144 145
/*******************************************************************************
 * Graphics object classes
 ******************************************************************************/
146 147 148 149 150 151
#define gf100_gr_object(p) container_of((p), struct gf100_gr_object, object)

struct gf100_gr_object {
	struct nvkm_object object;
	struct gf100_gr_chan *chan;
};
152

153
static int
154
gf100_fermi_mthd_zbc_color(struct nvkm_object *object, void *data, u32 size)
155
{
156
	struct gf100_gr *gr = gf100_gr(nvkm_gr(object->engine));
157 158 159
	union {
		struct fermi_a_zbc_color_v0 v0;
	} *args = data;
160
	int ret = -ENOSYS;
161

162
	if (!(ret = nvif_unpack(ret, &data, &size, args->v0, 0, 0, false))) {
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
		switch (args->v0.format) {
		case FERMI_A_ZBC_COLOR_V0_FMT_ZERO:
		case FERMI_A_ZBC_COLOR_V0_FMT_UNORM_ONE:
		case FERMI_A_ZBC_COLOR_V0_FMT_RF32_GF32_BF32_AF32:
		case FERMI_A_ZBC_COLOR_V0_FMT_R16_G16_B16_A16:
		case FERMI_A_ZBC_COLOR_V0_FMT_RN16_GN16_BN16_AN16:
		case FERMI_A_ZBC_COLOR_V0_FMT_RS16_GS16_BS16_AS16:
		case FERMI_A_ZBC_COLOR_V0_FMT_RU16_GU16_BU16_AU16:
		case FERMI_A_ZBC_COLOR_V0_FMT_RF16_GF16_BF16_AF16:
		case FERMI_A_ZBC_COLOR_V0_FMT_A8R8G8B8:
		case FERMI_A_ZBC_COLOR_V0_FMT_A8RL8GL8BL8:
		case FERMI_A_ZBC_COLOR_V0_FMT_A2B10G10R10:
		case FERMI_A_ZBC_COLOR_V0_FMT_AU2BU10GU10RU10:
		case FERMI_A_ZBC_COLOR_V0_FMT_A8B8G8R8:
		case FERMI_A_ZBC_COLOR_V0_FMT_A8BL8GL8RL8:
		case FERMI_A_ZBC_COLOR_V0_FMT_AN8BN8GN8RN8:
		case FERMI_A_ZBC_COLOR_V0_FMT_AS8BS8GS8RS8:
		case FERMI_A_ZBC_COLOR_V0_FMT_AU8BU8GU8RU8:
		case FERMI_A_ZBC_COLOR_V0_FMT_A2R10G10B10:
		case FERMI_A_ZBC_COLOR_V0_FMT_BF10GF11RF11:
B
Ben Skeggs 已提交
183
			ret = gf100_gr_zbc_color_get(gr, args->v0.format,
184 185
							   args->v0.ds,
							   args->v0.l2);
186 187 188 189 190 191 192 193 194 195 196 197 198 199
			if (ret >= 0) {
				args->v0.index = ret;
				return 0;
			}
			break;
		default:
			return -EINVAL;
		}
	}

	return ret;
}

static int
200
gf100_fermi_mthd_zbc_depth(struct nvkm_object *object, void *data, u32 size)
201
{
202
	struct gf100_gr *gr = gf100_gr(nvkm_gr(object->engine));
203 204 205
	union {
		struct fermi_a_zbc_depth_v0 v0;
	} *args = data;
206
	int ret = -ENOSYS;
207

208
	if (!(ret = nvif_unpack(ret, &data, &size, args->v0, 0, 0, false))) {
209 210
		switch (args->v0.format) {
		case FERMI_A_ZBC_DEPTH_V0_FMT_FP32:
B
Ben Skeggs 已提交
211
			ret = gf100_gr_zbc_depth_get(gr, args->v0.format,
212 213
							   args->v0.ds,
							   args->v0.l2);
214 215 216 217 218 219 220 221 222 223
			return (ret >= 0) ? 0 : -ENOSPC;
		default:
			return -EINVAL;
		}
	}

	return ret;
}

static int
224
gf100_fermi_mthd(struct nvkm_object *object, u32 mthd, void *data, u32 size)
225
{
226
	nvif_ioctl(object, "fermi mthd %08x\n", mthd);
227 228
	switch (mthd) {
	case FERMI_A_ZBC_COLOR:
229
		return gf100_fermi_mthd_zbc_color(object, data, size);
230
	case FERMI_A_ZBC_DEPTH:
231
		return gf100_fermi_mthd_zbc_depth(object, data, size);
232 233 234 235 236 237
	default:
		break;
	}
	return -EINVAL;
}

238 239
const struct nvkm_object_func
gf100_fermi = {
240
	.mthd = gf100_fermi_mthd,
241 242
};

243 244
static void
gf100_gr_mthd_set_shader_exceptions(struct nvkm_device *device, u32 data)
245
{
246 247
	nvkm_wr32(device, 0x419e44, data ? 0xffffffff : 0x00000000);
	nvkm_wr32(device, 0x419e4c, data ? 0xffffffff : 0x00000000);
248 249
}

250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
static bool
gf100_gr_mthd_sw(struct nvkm_device *device, u16 class, u32 mthd, u32 data)
{
	switch (class & 0x00ff) {
	case 0x97:
	case 0xc0:
		switch (mthd) {
		case 0x1528:
			gf100_gr_mthd_set_shader_exceptions(device, data);
			return true;
		default:
			break;
		}
		break;
	default:
		break;
	}
	return false;
}
269

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
static const struct nvkm_object_func
gf100_gr_object_func = {
};

static int
gf100_gr_object_new(const struct nvkm_oclass *oclass, void *data, u32 size,
		    struct nvkm_object **pobject)
{
	struct gf100_gr_chan *chan = gf100_gr_chan(oclass->parent);
	struct gf100_gr_object *object;

	if (!(object = kzalloc(sizeof(*object), GFP_KERNEL)))
		return -ENOMEM;
	*pobject = &object->object;

	nvkm_object_ctor(oclass->base.func ? oclass->base.func :
			 &gf100_gr_object_func, oclass, &object->object);
	object->chan = chan;
	return 0;
}

291 292 293 294 295 296 297 298 299
static int
gf100_gr_object_get(struct nvkm_gr *base, int index, struct nvkm_sclass *sclass)
{
	struct gf100_gr *gr = gf100_gr(base);
	int c = 0;

	while (gr->func->sclass[c].oclass) {
		if (c++ == index) {
			*sclass = gr->func->sclass[index];
300
			sclass->ctor = gf100_gr_object_new;
301 302 303 304 305 306
			return index;
		}
	}

	return c;
}
307 308 309 310

/*******************************************************************************
 * PGRAPH context
 ******************************************************************************/
311

312 313 314
static int
gf100_gr_chan_bind(struct nvkm_object *object, struct nvkm_gpuobj *parent,
		   int align, struct nvkm_gpuobj **pgpuobj)
315
{
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
	struct gf100_gr_chan *chan = gf100_gr_chan(object);
	struct gf100_gr *gr = chan->gr;
	int ret, i;

	ret = nvkm_gpuobj_new(gr->base.engine.subdev.device, gr->size,
			      align, false, parent, pgpuobj);
	if (ret)
		return ret;

	nvkm_kmap(*pgpuobj);
	for (i = 0; i < gr->size; i += 4)
		nvkm_wo32(*pgpuobj, i, gr->data[i / 4]);

	if (!gr->firmware) {
		nvkm_wo32(*pgpuobj, 0x00, chan->mmio_nr / 2);
331
		nvkm_wo32(*pgpuobj, 0x04, chan->mmio_vma->addr >> 8);
332 333 334 335
	} else {
		nvkm_wo32(*pgpuobj, 0xf4, 0);
		nvkm_wo32(*pgpuobj, 0xf8, 0);
		nvkm_wo32(*pgpuobj, 0x10, chan->mmio_nr / 2);
336 337
		nvkm_wo32(*pgpuobj, 0x14, lower_32_bits(chan->mmio_vma->addr));
		nvkm_wo32(*pgpuobj, 0x18, upper_32_bits(chan->mmio_vma->addr));
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
		nvkm_wo32(*pgpuobj, 0x1c, 1);
		nvkm_wo32(*pgpuobj, 0x20, 0);
		nvkm_wo32(*pgpuobj, 0x28, 0);
		nvkm_wo32(*pgpuobj, 0x2c, 0);
	}
	nvkm_done(*pgpuobj);
	return 0;
}

static void *
gf100_gr_chan_dtor(struct nvkm_object *object)
{
	struct gf100_gr_chan *chan = gf100_gr_chan(object);
	int i;

	for (i = 0; i < ARRAY_SIZE(chan->data); i++) {
354
		nvkm_vmm_put(chan->vmm, &chan->data[i].vma);
355
		nvkm_memory_unref(&chan->data[i].mem);
356 357
	}

358
	nvkm_vmm_put(chan->vmm, &chan->mmio_vma);
359
	nvkm_memory_unref(&chan->mmio);
360
	nvkm_vmm_unref(&chan->vmm);
361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
	return chan;
}

static const struct nvkm_object_func
gf100_gr_chan = {
	.dtor = gf100_gr_chan_dtor,
	.bind = gf100_gr_chan_bind,
};

static int
gf100_gr_chan_new(struct nvkm_gr *base, struct nvkm_fifo_chan *fifoch,
		  const struct nvkm_oclass *oclass,
		  struct nvkm_object **pobject)
{
	struct gf100_gr *gr = gf100_gr(base);
B
Ben Skeggs 已提交
376 377
	struct gf100_gr_data *data = gr->mmio_data;
	struct gf100_gr_mmio *mmio = gr->mmio_list;
378
	struct gf100_gr_chan *chan;
379
	struct gf100_vmm_map_v0 args = { .priv = 1 };
380
	struct nvkm_device *device = gr->base.engine.subdev.device;
381 382
	int ret, i;

383 384 385 386
	if (!(chan = kzalloc(sizeof(*chan), GFP_KERNEL)))
		return -ENOMEM;
	nvkm_object_ctor(&gf100_gr_chan, oclass, &chan->object);
	chan->gr = gr;
387
	chan->vmm = nvkm_vmm_ref(fifoch->vmm);
388
	*pobject = &chan->object;
389

390 391 392 393
	/* allocate memory for a "mmio list" buffer that's used by the HUB
	 * fuc to modify some per-context register settings on first load
	 * of the context.
	 */
394 395
	ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 0x1000, 0x100,
			      false, &chan->mmio);
396 397 398
	if (ret)
		return ret;

399
	ret = nvkm_vmm_get(fifoch->vmm, 12, 0x1000, &chan->mmio_vma);
400 401 402
	if (ret)
		return ret;

403
	ret = nvkm_memory_map(chan->mmio, 0, fifoch->vmm,
404
			      chan->mmio_vma, &args, sizeof(args));
405 406
	if (ret)
		return ret;
407

408
	/* allocate buffers referenced by mmio list */
B
Ben Skeggs 已提交
409
	for (i = 0; data->size && i < ARRAY_SIZE(gr->mmio_data); i++) {
410 411 412
		ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST,
				      data->size, data->align, false,
				      &chan->data[i].mem);
413 414
		if (ret)
			return ret;
415

416 417 418
		ret = nvkm_vmm_get(fifoch->vmm, 12,
				   nvkm_memory_size(chan->data[i].mem),
				   &chan->data[i].vma);
419 420
		if (ret)
			return ret;
421

422 423 424 425
		args.priv = data->priv;

		ret = nvkm_memory_map(chan->data[i].mem, 0, chan->vmm,
				      chan->data[i].vma, &args, sizeof(args));
426 427 428
		if (ret)
			return ret;

429
		data++;
430 431
	}

432
	/* finally, fill in the mmio list and point the context at it */
433
	nvkm_kmap(chan->mmio);
B
Ben Skeggs 已提交
434
	for (i = 0; mmio->addr && i < ARRAY_SIZE(gr->mmio_list); i++) {
435 436
		u32 addr = mmio->addr;
		u32 data = mmio->data;
437

438
		if (mmio->buffer >= 0) {
439
			u64 info = chan->data[mmio->buffer].vma->addr;
440 441
			data |= info >> mmio->shift;
		}
442

443 444
		nvkm_wo32(chan->mmio, chan->mmio_nr++ * 4, addr);
		nvkm_wo32(chan->mmio, chan->mmio_nr++ * 4, data);
445 446
		mmio++;
	}
447
	nvkm_done(chan->mmio);
448
	return 0;
449 450
}

451
/*******************************************************************************
452
 * PGRAPH register lists
453 454
 ******************************************************************************/

455 456
const struct gf100_gr_init
gf100_gr_init_main_0[] = {
457 458 459 460 461 462 463 464 465 466 467 468 469 470
	{ 0x400080,   1, 0x04, 0x003083c2 },
	{ 0x400088,   1, 0x04, 0x00006fe7 },
	{ 0x40008c,   1, 0x04, 0x00000000 },
	{ 0x400090,   1, 0x04, 0x00000030 },
	{ 0x40013c,   1, 0x04, 0x013901f7 },
	{ 0x400140,   1, 0x04, 0x00000100 },
	{ 0x400144,   1, 0x04, 0x00000000 },
	{ 0x400148,   1, 0x04, 0x00000110 },
	{ 0x400138,   1, 0x04, 0x00000000 },
	{ 0x400130,   2, 0x04, 0x00000000 },
	{ 0x400124,   1, 0x04, 0x00000002 },
	{}
};

471 472
const struct gf100_gr_init
gf100_gr_init_fe_0[] = {
473 474 475 476 477
	{ 0x40415c,   1, 0x04, 0x00000000 },
	{ 0x404170,   1, 0x04, 0x00000000 },
	{}
};

478 479
const struct gf100_gr_init
gf100_gr_init_pri_0[] = {
480 481 482 483
	{ 0x404488,   2, 0x04, 0x00000000 },
	{}
};

484 485
const struct gf100_gr_init
gf100_gr_init_rstr2d_0[] = {
486 487 488 489
	{ 0x407808,   1, 0x04, 0x00000000 },
	{}
};

490 491
const struct gf100_gr_init
gf100_gr_init_pd_0[] = {
492 493 494 495
	{ 0x406024,   1, 0x04, 0x00000000 },
	{}
};

496 497
const struct gf100_gr_init
gf100_gr_init_ds_0[] = {
498 499 500 501 502 503
	{ 0x405844,   1, 0x04, 0x00ffffff },
	{ 0x405850,   1, 0x04, 0x00000000 },
	{ 0x405908,   1, 0x04, 0x00000000 },
	{}
};

504 505
const struct gf100_gr_init
gf100_gr_init_scc_0[] = {
506 507 508 509
	{ 0x40803c,   1, 0x04, 0x00000000 },
	{}
};

510 511
const struct gf100_gr_init
gf100_gr_init_prop_0[] = {
512
	{ 0x4184a0,   1, 0x04, 0x00000000 },
513 514 515
	{}
};

516 517
const struct gf100_gr_init
gf100_gr_init_gpc_unk_0[] = {
518 519 520 521
	{ 0x418604,   1, 0x04, 0x00000000 },
	{ 0x418680,   1, 0x04, 0x00000000 },
	{ 0x418714,   1, 0x04, 0x80000000 },
	{ 0x418384,   1, 0x04, 0x00000000 },
522 523 524
	{}
};

525 526
const struct gf100_gr_init
gf100_gr_init_setup_0[] = {
527
	{ 0x418814,   3, 0x04, 0x00000000 },
528 529 530
	{}
};

531 532
const struct gf100_gr_init
gf100_gr_init_crstr_0[] = {
533
	{ 0x418b04,   1, 0x04, 0x00000000 },
534 535 536
	{}
};

537 538
const struct gf100_gr_init
gf100_gr_init_setup_1[] = {
539 540 541 542
	{ 0x4188c8,   1, 0x04, 0x80000000 },
	{ 0x4188cc,   1, 0x04, 0x00000000 },
	{ 0x4188d0,   1, 0x04, 0x00010000 },
	{ 0x4188d4,   1, 0x04, 0x00000001 },
543 544 545
	{}
};

546 547
const struct gf100_gr_init
gf100_gr_init_zcull_0[] = {
548 549 550 551 552
	{ 0x418910,   1, 0x04, 0x00010001 },
	{ 0x418914,   1, 0x04, 0x00000301 },
	{ 0x418918,   1, 0x04, 0x00800000 },
	{ 0x418980,   1, 0x04, 0x77777770 },
	{ 0x418984,   3, 0x04, 0x77777777 },
553 554 555
	{}
};

556 557
const struct gf100_gr_init
gf100_gr_init_gpm_0[] = {
558 559
	{ 0x418c04,   1, 0x04, 0x00000000 },
	{ 0x418c88,   1, 0x04, 0x00000000 },
560 561 562
	{}
};

563 564
const struct gf100_gr_init
gf100_gr_init_gpc_unk_1[] = {
565 566 567 568
	{ 0x418d00,   1, 0x04, 0x00000000 },
	{ 0x418f08,   1, 0x04, 0x00000000 },
	{ 0x418e00,   1, 0x04, 0x00000050 },
	{ 0x418e08,   1, 0x04, 0x00000000 },
569 570 571
	{}
};

572 573
const struct gf100_gr_init
gf100_gr_init_gcc_0[] = {
574 575 576 577 578
	{ 0x41900c,   1, 0x04, 0x00000000 },
	{ 0x419018,   1, 0x04, 0x00000000 },
	{}
};

579 580
const struct gf100_gr_init
gf100_gr_init_tpccs_0[] = {
581 582
	{ 0x419d08,   2, 0x04, 0x00000000 },
	{ 0x419d10,   1, 0x04, 0x00000014 },
583 584 585
	{}
};

586 587
const struct gf100_gr_init
gf100_gr_init_tex_0[] = {
588 589 590
	{ 0x419ab0,   1, 0x04, 0x00000000 },
	{ 0x419ab8,   1, 0x04, 0x000000e7 },
	{ 0x419abc,   2, 0x04, 0x00000000 },
591 592 593
	{}
};

594 595
const struct gf100_gr_init
gf100_gr_init_pe_0[] = {
596 597 598 599
	{ 0x41980c,   3, 0x04, 0x00000000 },
	{ 0x419844,   1, 0x04, 0x00000000 },
	{ 0x41984c,   1, 0x04, 0x00005bc5 },
	{ 0x419850,   4, 0x04, 0x00000000 },
600 601 602
	{}
};

603 604
const struct gf100_gr_init
gf100_gr_init_l1c_0[] = {
605 606 607 608 609 610
	{ 0x419c98,   1, 0x04, 0x00000000 },
	{ 0x419ca8,   1, 0x04, 0x80000000 },
	{ 0x419cb4,   1, 0x04, 0x00000000 },
	{ 0x419cb8,   1, 0x04, 0x00008bf4 },
	{ 0x419cbc,   1, 0x04, 0x28137606 },
	{ 0x419cc0,   2, 0x04, 0x00000000 },
611 612 613
	{}
};

614 615
const struct gf100_gr_init
gf100_gr_init_wwdx_0[] = {
616 617
	{ 0x419bd4,   1, 0x04, 0x00800000 },
	{ 0x419bdc,   1, 0x04, 0x00000000 },
618 619 620
	{}
};

621 622
const struct gf100_gr_init
gf100_gr_init_tpccs_1[] = {
623
	{ 0x419d2c,   1, 0x04, 0x00000000 },
624 625 626
	{}
};

627 628
const struct gf100_gr_init
gf100_gr_init_mpc_0[] = {
629
	{ 0x419c0c,   1, 0x04, 0x00000000 },
630 631 632
	{}
};

633 634
static const struct gf100_gr_init
gf100_gr_init_sm_0[] = {
635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
	{ 0x419e00,   1, 0x04, 0x00000000 },
	{ 0x419ea0,   1, 0x04, 0x00000000 },
	{ 0x419ea4,   1, 0x04, 0x00000100 },
	{ 0x419ea8,   1, 0x04, 0x00001100 },
	{ 0x419eac,   1, 0x04, 0x11100702 },
	{ 0x419eb0,   1, 0x04, 0x00000003 },
	{ 0x419eb4,   4, 0x04, 0x00000000 },
	{ 0x419ec8,   1, 0x04, 0x06060618 },
	{ 0x419ed0,   1, 0x04, 0x0eff0e38 },
	{ 0x419ed4,   1, 0x04, 0x011104f1 },
	{ 0x419edc,   1, 0x04, 0x00000000 },
	{ 0x419f00,   1, 0x04, 0x00000000 },
	{ 0x419f2c,   1, 0x04, 0x00000000 },
	{}
};

651 652
const struct gf100_gr_init
gf100_gr_init_be_0[] = {
653 654 655 656 657 658 659 660 661 662
	{ 0x40880c,   1, 0x04, 0x00000000 },
	{ 0x408910,   9, 0x04, 0x00000000 },
	{ 0x408950,   1, 0x04, 0x00000000 },
	{ 0x408954,   1, 0x04, 0x0000ffff },
	{ 0x408984,   1, 0x04, 0x00000000 },
	{ 0x408988,   1, 0x04, 0x08040201 },
	{ 0x40898c,   1, 0x04, 0x80402010 },
	{}
};

663 664
const struct gf100_gr_init
gf100_gr_init_fe_1[] = {
665 666 667 668
	{ 0x4040f0,   1, 0x04, 0x00000000 },
	{}
};

669 670
const struct gf100_gr_init
gf100_gr_init_pe_1[] = {
671 672 673 674
	{ 0x419880,   1, 0x04, 0x00000002 },
	{}
};

675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
static const struct gf100_gr_pack
gf100_gr_pack_mmio[] = {
	{ gf100_gr_init_main_0 },
	{ gf100_gr_init_fe_0 },
	{ gf100_gr_init_pri_0 },
	{ gf100_gr_init_rstr2d_0 },
	{ gf100_gr_init_pd_0 },
	{ gf100_gr_init_ds_0 },
	{ gf100_gr_init_scc_0 },
	{ gf100_gr_init_prop_0 },
	{ gf100_gr_init_gpc_unk_0 },
	{ gf100_gr_init_setup_0 },
	{ gf100_gr_init_crstr_0 },
	{ gf100_gr_init_setup_1 },
	{ gf100_gr_init_zcull_0 },
	{ gf100_gr_init_gpm_0 },
	{ gf100_gr_init_gpc_unk_1 },
	{ gf100_gr_init_gcc_0 },
	{ gf100_gr_init_tpccs_0 },
	{ gf100_gr_init_tex_0 },
	{ gf100_gr_init_pe_0 },
	{ gf100_gr_init_l1c_0 },
	{ gf100_gr_init_wwdx_0 },
	{ gf100_gr_init_tpccs_1 },
	{ gf100_gr_init_mpc_0 },
	{ gf100_gr_init_sm_0 },
	{ gf100_gr_init_be_0 },
	{ gf100_gr_init_fe_1 },
	{ gf100_gr_init_pe_1 },
M
Maarten Lankhorst 已提交
704 705 706
	{}
};

707 708 709 710
/*******************************************************************************
 * PGRAPH engine/subdev functions
 ******************************************************************************/

711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
static bool
gf100_gr_chsw_load(struct nvkm_gr *base)
{
	struct gf100_gr *gr = gf100_gr(base);
	if (!gr->firmware) {
		u32 trace = nvkm_rd32(gr->base.engine.subdev.device, 0x40981c);
		if (trace & 0x00000040)
			return true;
	} else {
		u32 mthd = nvkm_rd32(gr->base.engine.subdev.device, 0x409808);
		if (mthd & 0x00080000)
			return true;
	}
	return false;
}

727 728 729 730 731 732 733
int
gf100_gr_rops(struct gf100_gr *gr)
{
	struct nvkm_device *device = gr->base.engine.subdev.device;
	return (nvkm_rd32(device, 0x409604) & 0x001f0000) >> 16;
}

734
void
B
Ben Skeggs 已提交
735
gf100_gr_zbc_init(struct gf100_gr *gr)
736 737 738 739 740 741 742 743 744
{
	const u32  zero[] = { 0x00000000, 0x00000000, 0x00000000, 0x00000000,
			      0x00000000, 0x00000000, 0x00000000, 0x00000000 };
	const u32   one[] = { 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000,
			      0xffffffff, 0xffffffff, 0xffffffff, 0xffffffff };
	const u32 f32_0[] = { 0x00000000, 0x00000000, 0x00000000, 0x00000000,
			      0x00000000, 0x00000000, 0x00000000, 0x00000000 };
	const u32 f32_1[] = { 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000,
			      0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000 };
745
	struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
746 747
	int index;

B
Ben Skeggs 已提交
748 749 750 751 752 753 754
	if (!gr->zbc_color[0].format) {
		gf100_gr_zbc_color_get(gr, 1,  & zero[0],   &zero[4]);
		gf100_gr_zbc_color_get(gr, 2,  &  one[0],    &one[4]);
		gf100_gr_zbc_color_get(gr, 4,  &f32_0[0],  &f32_0[4]);
		gf100_gr_zbc_color_get(gr, 4,  &f32_1[0],  &f32_1[4]);
		gf100_gr_zbc_depth_get(gr, 1, 0x00000000, 0x00000000);
		gf100_gr_zbc_depth_get(gr, 1, 0x3f800000, 0x3f800000);
755 756 757
	}

	for (index = ltc->zbc_min; index <= ltc->zbc_max; index++)
B
Ben Skeggs 已提交
758
		gf100_gr_zbc_clear_color(gr, index);
759
	for (index = ltc->zbc_min; index <= ltc->zbc_max; index++)
B
Ben Skeggs 已提交
760
		gf100_gr_zbc_clear_depth(gr, index);
761 762
}

763 764 765 766 767 768
/**
 * Wait until GR goes idle. GR is considered idle if it is disabled by the
 * MC (0x200) register, or GR is not busy and a context switch is not in
 * progress.
 */
int
B
Ben Skeggs 已提交
769
gf100_gr_wait_idle(struct gf100_gr *gr)
770
{
771 772
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
773 774 775 776 777 778 779 780
	unsigned long end_jiffies = jiffies + msecs_to_jiffies(2000);
	bool gr_enabled, ctxsw_active, gr_busy;

	do {
		/*
		 * required to make sure FIFO_ENGINE_STATUS (0x2640) is
		 * up-to-date
		 */
781
		nvkm_rd32(device, 0x400700);
782

783 784 785
		gr_enabled = nvkm_rd32(device, 0x200) & 0x1000;
		ctxsw_active = nvkm_rd32(device, 0x2640) & 0x8000;
		gr_busy = nvkm_rd32(device, 0x40060c) & 0x1;
786 787 788 789 790

		if (!gr_enabled || (!gr_busy && !ctxsw_active))
			return 0;
	} while (time_before(jiffies, end_jiffies));

791 792 793
	nvkm_error(subdev,
		   "wait for idle timeout (en: %d, ctxsw: %d, busy: %d)\n",
		   gr_enabled, ctxsw_active, gr_busy);
794 795 796
	return -EAGAIN;
}

797
void
B
Ben Skeggs 已提交
798
gf100_gr_mmio(struct gf100_gr *gr, const struct gf100_gr_pack *p)
799
{
800
	struct nvkm_device *device = gr->base.engine.subdev.device;
801 802
	const struct gf100_gr_pack *pack;
	const struct gf100_gr_init *init;
803 804 805 806 807

	pack_for_each_init(init, pack, p) {
		u32 next = init->addr + init->count * init->pitch;
		u32 addr = init->addr;
		while (addr < next) {
808
			nvkm_wr32(device, addr, init->data);
809 810 811
			addr += init->pitch;
		}
	}
812 813 814
}

void
B
Ben Skeggs 已提交
815
gf100_gr_icmd(struct gf100_gr *gr, const struct gf100_gr_pack *p)
816
{
817
	struct nvkm_device *device = gr->base.engine.subdev.device;
818 819
	const struct gf100_gr_pack *pack;
	const struct gf100_gr_init *init;
820
	u32 data = 0;
821

822
	nvkm_wr32(device, 0x400208, 0x80000000);
823 824 825 826 827 828

	pack_for_each_init(init, pack, p) {
		u32 next = init->addr + init->count * init->pitch;
		u32 addr = init->addr;

		if ((pack == p && init == p->init) || data != init->data) {
829
			nvkm_wr32(device, 0x400204, init->data);
830 831
			data = init->data;
		}
832

833
		while (addr < next) {
834
			nvkm_wr32(device, 0x400200, addr);
835 836 837 838 839
			/**
			 * Wait for GR to go idle after submitting a
			 * GO_IDLE bundle
			 */
			if ((addr & 0xffff) == 0xe100)
B
Ben Skeggs 已提交
840
				gf100_gr_wait_idle(gr);
841 842 843 844
			nvkm_msec(device, 2000,
				if (!(nvkm_rd32(device, 0x400700) & 0x00000004))
					break;
			);
845 846 847
			addr += init->pitch;
		}
	}
848

849
	nvkm_wr32(device, 0x400208, 0x00000000);
850 851 852
}

void
B
Ben Skeggs 已提交
853
gf100_gr_mthd(struct gf100_gr *gr, const struct gf100_gr_pack *p)
854
{
855
	struct nvkm_device *device = gr->base.engine.subdev.device;
856 857
	const struct gf100_gr_pack *pack;
	const struct gf100_gr_init *init;
858
	u32 data = 0;
859

860 861 862 863 864 865
	pack_for_each_init(init, pack, p) {
		u32 ctrl = 0x80000000 | pack->type;
		u32 next = init->addr + init->count * init->pitch;
		u32 addr = init->addr;

		if ((pack == p && init == p->init) || data != init->data) {
866
			nvkm_wr32(device, 0x40448c, init->data);
867 868 869 870
			data = init->data;
		}

		while (addr < next) {
871
			nvkm_wr32(device, 0x404488, ctrl | (addr << 14));
872
			addr += init->pitch;
873 874 875 876 877
		}
	}
}

u64
878
gf100_gr_units(struct nvkm_gr *base)
879
{
880
	struct gf100_gr *gr = gf100_gr(base);
881 882
	u64 cfg;

B
Ben Skeggs 已提交
883 884 885
	cfg  = (u32)gr->gpc_nr;
	cfg |= (u32)gr->tpc_total << 8;
	cfg |= (u64)gr->rop_nr << 32;
886 887

	return cfg;
888 889
}

890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
static const struct nvkm_bitfield gf100_dispatch_error[] = {
	{ 0x00000001, "INJECTED_BUNDLE_ERROR" },
	{ 0x00000002, "CLASS_SUBCH_MISMATCH" },
	{ 0x00000004, "SUBCHSW_DURING_NOTIFY" },
	{}
};

static const struct nvkm_bitfield gf100_m2mf_error[] = {
	{ 0x00000001, "PUSH_TOO_MUCH_DATA" },
	{ 0x00000002, "PUSH_NOT_ENOUGH_DATA" },
	{}
};

static const struct nvkm_bitfield gf100_unk6_error[] = {
	{ 0x00000001, "TEMP_TOO_SMALL" },
	{}
};

static const struct nvkm_bitfield gf100_ccache_error[] = {
	{ 0x00000001, "INTR" },
	{ 0x00000002, "LDCONST_OOB" },
	{}
};

static const struct nvkm_bitfield gf100_macro_error[] = {
	{ 0x00000001, "TOO_FEW_PARAMS" },
	{ 0x00000002, "TOO_MANY_PARAMS" },
	{ 0x00000004, "ILLEGAL_OPCODE" },
	{ 0x00000008, "DOUBLE_BRANCH" },
	{ 0x00000010, "WATCHDOG" },
	{}
};

923
static const struct nvkm_bitfield gk104_sked_error[] = {
924
	{ 0x00000040, "CTA_RESUME" },
925 926 927 928 929 930 931 932 933
	{ 0x00000080, "CONSTANT_BUFFER_SIZE" },
	{ 0x00000200, "LOCAL_MEMORY_SIZE_POS" },
	{ 0x00000400, "LOCAL_MEMORY_SIZE_NEG" },
	{ 0x00000800, "WARP_CSTACK_SIZE" },
	{ 0x00001000, "TOTAL_TEMP_SIZE" },
	{ 0x00002000, "REGISTER_COUNT" },
	{ 0x00040000, "TOTAL_THREADS" },
	{ 0x00100000, "PROGRAM_OFFSET" },
	{ 0x00200000, "SHARED_MEMORY_SIZE" },
934 935
	{ 0x00800000, "CTA_THREAD_DIMENSION_ZERO" },
	{ 0x01000000, "MEMORY_WINDOW_OVERLAP" },
936 937
	{ 0x02000000, "SHARED_CONFIG_TOO_SMALL" },
	{ 0x04000000, "TOTAL_REGISTER_COUNT" },
938 939 940
	{}
};

941 942 943 944 945 946 947
static const struct nvkm_bitfield gf100_gpc_rop_error[] = {
	{ 0x00000002, "RT_PITCH_OVERRUN" },
	{ 0x00000010, "RT_WIDTH_OVERRUN" },
	{ 0x00000020, "RT_HEIGHT_OVERRUN" },
	{ 0x00000080, "ZETA_STORAGE_TYPE_MISMATCH" },
	{ 0x00000100, "RT_STORAGE_TYPE_MISMATCH" },
	{ 0x00000400, "RT_LINEAR_MISMATCH" },
948 949 950
	{}
};

951
static void
B
Ben Skeggs 已提交
952
gf100_gr_trap_gpc_rop(struct gf100_gr *gr, int gpc)
953
{
954 955 956
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
	char error[128];
957
	u32 trap[4];
958

959
	trap[0] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0420)) & 0x3fffffff;
960 961 962
	trap[1] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0434));
	trap[2] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0438));
	trap[3] = nvkm_rd32(device, GPC_UNIT(gpc, 0x043c));
963

964
	nvkm_snprintbf(error, sizeof(error), gf100_gpc_rop_error, trap[0]);
965

966 967 968 969
	nvkm_error(subdev, "GPC%d/PROP trap: %08x [%s] x = %u, y = %u, "
			   "format = %x, storage type = %x\n",
		   gpc, trap[0], error, trap[1] & 0xffff, trap[1] >> 16,
		   (trap[2] >> 8) & 0x3f, trap[3] & 0xff);
970
	nvkm_wr32(device, GPC_UNIT(gpc, 0x0420), 0xc0000000);
971 972
}

973
static const struct nvkm_enum gf100_mp_warp_error[] = {
974 975 976 977
	{ 0x01, "STACK_ERROR" },
	{ 0x02, "API_STACK_ERROR" },
	{ 0x03, "RET_EMPTY_STACK_ERROR" },
	{ 0x04, "PC_WRAP" },
978
	{ 0x05, "MISALIGNED_PC" },
979 980 981 982 983 984 985 986 987 988
	{ 0x06, "PC_OVERFLOW" },
	{ 0x07, "MISALIGNED_IMMC_ADDR" },
	{ 0x08, "MISALIGNED_REG" },
	{ 0x09, "ILLEGAL_INSTR_ENCODING" },
	{ 0x0a, "ILLEGAL_SPH_INSTR_COMBO" },
	{ 0x0b, "ILLEGAL_INSTR_PARAM" },
	{ 0x0c, "INVALID_CONST_ADDR" },
	{ 0x0d, "OOR_REG" },
	{ 0x0e, "OOR_ADDR" },
	{ 0x0f, "MISALIGNED_ADDR" },
989
	{ 0x10, "INVALID_ADDR_SPACE" },
990 991 992 993 994
	{ 0x11, "ILLEGAL_INSTR_PARAM2" },
	{ 0x12, "INVALID_CONST_ADDR_LDC" },
	{ 0x13, "GEOMETRY_SM_ERROR" },
	{ 0x14, "DIVERGENT" },
	{ 0x15, "WARP_EXIT" },
995 996 997
	{}
};

998
static const struct nvkm_bitfield gf100_mp_global_error[] = {
999 1000
	{ 0x00000001, "SM_TO_SM_FAULT" },
	{ 0x00000002, "L1_ERROR" },
1001
	{ 0x00000004, "MULTIPLE_WARP_ERRORS" },
1002 1003 1004 1005 1006 1007 1008
	{ 0x00000008, "PHYSICAL_STACK_OVERFLOW" },
	{ 0x00000010, "BPT_INT" },
	{ 0x00000020, "BPT_PAUSE" },
	{ 0x00000040, "SINGLE_STEP_COMPLETE" },
	{ 0x20000000, "ECC_SEC_ERROR" },
	{ 0x40000000, "ECC_DED_ERROR" },
	{ 0x80000000, "TIMEOUT" },
1009 1010 1011 1012
	{}
};

static void
B
Ben Skeggs 已提交
1013
gf100_gr_trap_mp(struct gf100_gr *gr, int gpc, int tpc)
1014
{
1015 1016
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
1017 1018
	u32 werr = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x648));
	u32 gerr = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x650));
1019 1020
	const struct nvkm_enum *warp;
	char glob[128];
1021

1022 1023 1024 1025 1026 1027
	nvkm_snprintbf(glob, sizeof(glob), gf100_mp_global_error, gerr);
	warp = nvkm_enum_find(gf100_mp_warp_error, werr & 0xffff);

	nvkm_error(subdev, "GPC%i/TPC%i/MP trap: "
			   "global %08x [%s] warp %04x [%s]\n",
		   gpc, tpc, gerr, glob, werr, warp ? warp->name : "");
1028

1029 1030
	nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x648), 0x00000000);
	nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x650), gerr);
1031 1032
}

1033
static void
B
Ben Skeggs 已提交
1034
gf100_gr_trap_tpc(struct gf100_gr *gr, int gpc, int tpc)
1035
{
1036 1037
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
1038
	u32 stat = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0508));
1039 1040

	if (stat & 0x00000001) {
1041
		u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0224));
1042
		nvkm_error(subdev, "GPC%d/TPC%d/TEX: %08x\n", gpc, tpc, trap);
1043
		nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x0224), 0xc0000000);
1044 1045 1046 1047
		stat &= ~0x00000001;
	}

	if (stat & 0x00000002) {
B
Ben Skeggs 已提交
1048
		gf100_gr_trap_mp(gr, gpc, tpc);
1049 1050 1051 1052
		stat &= ~0x00000002;
	}

	if (stat & 0x00000004) {
1053
		u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0084));
1054
		nvkm_error(subdev, "GPC%d/TPC%d/POLY: %08x\n", gpc, tpc, trap);
1055
		nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x0084), 0xc0000000);
1056 1057 1058 1059
		stat &= ~0x00000004;
	}

	if (stat & 0x00000008) {
1060
		u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x048c));
1061
		nvkm_error(subdev, "GPC%d/TPC%d/L1C: %08x\n", gpc, tpc, trap);
1062
		nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x048c), 0xc0000000);
1063 1064 1065
		stat &= ~0x00000008;
	}

1066 1067 1068 1069 1070 1071 1072
	if (stat & 0x00000010) {
		u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0430));
		nvkm_error(subdev, "GPC%d/TPC%d/MPC: %08x\n", gpc, tpc, trap);
		nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x0430), 0xc0000000);
		stat &= ~0x00000010;
	}

1073
	if (stat) {
1074
		nvkm_error(subdev, "GPC%d/TPC%d/%08x: unknown\n", gpc, tpc, stat);
1075 1076 1077 1078
	}
}

static void
B
Ben Skeggs 已提交
1079
gf100_gr_trap_gpc(struct gf100_gr *gr, int gpc)
1080
{
1081 1082
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
1083
	u32 stat = nvkm_rd32(device, GPC_UNIT(gpc, 0x2c90));
1084 1085 1086
	int tpc;

	if (stat & 0x00000001) {
B
Ben Skeggs 已提交
1087
		gf100_gr_trap_gpc_rop(gr, gpc);
1088 1089 1090 1091
		stat &= ~0x00000001;
	}

	if (stat & 0x00000002) {
1092
		u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x0900));
1093
		nvkm_error(subdev, "GPC%d/ZCULL: %08x\n", gpc, trap);
1094
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0900), 0xc0000000);
1095 1096 1097 1098
		stat &= ~0x00000002;
	}

	if (stat & 0x00000004) {
1099
		u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x1028));
1100
		nvkm_error(subdev, "GPC%d/CCACHE: %08x\n", gpc, trap);
1101
		nvkm_wr32(device, GPC_UNIT(gpc, 0x1028), 0xc0000000);
1102 1103 1104 1105
		stat &= ~0x00000004;
	}

	if (stat & 0x00000008) {
1106
		u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x0824));
1107
		nvkm_error(subdev, "GPC%d/ESETUP: %08x\n", gpc, trap);
1108
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0824), 0xc0000000);
1109 1110 1111
		stat &= ~0x00000009;
	}

B
Ben Skeggs 已提交
1112
	for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++) {
1113 1114
		u32 mask = 0x00010000 << tpc;
		if (stat & mask) {
B
Ben Skeggs 已提交
1115
			gf100_gr_trap_tpc(gr, gpc, tpc);
1116
			nvkm_wr32(device, GPC_UNIT(gpc, 0x2c90), mask);
1117 1118 1119 1120 1121
			stat &= ~mask;
		}
	}

	if (stat) {
1122
		nvkm_error(subdev, "GPC%d/%08x: unknown\n", gpc, stat);
1123 1124 1125 1126
	}
}

static void
B
Ben Skeggs 已提交
1127
gf100_gr_trap_intr(struct gf100_gr *gr)
1128
{
1129 1130
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
1131
	char error[128];
1132
	u32 trap = nvkm_rd32(device, 0x400108);
1133
	int rop, gpc;
1134 1135

	if (trap & 0x00000001) {
1136
		u32 stat = nvkm_rd32(device, 0x404000);
1137 1138 1139 1140

		nvkm_snprintbf(error, sizeof(error), gf100_dispatch_error,
			       stat & 0x3fffffff);
		nvkm_error(subdev, "DISPATCH %08x [%s]\n", stat, error);
1141 1142
		nvkm_wr32(device, 0x404000, 0xc0000000);
		nvkm_wr32(device, 0x400108, 0x00000001);
1143 1144 1145 1146
		trap &= ~0x00000001;
	}

	if (trap & 0x00000002) {
1147
		u32 stat = nvkm_rd32(device, 0x404600);
1148 1149 1150 1151 1152

		nvkm_snprintbf(error, sizeof(error), gf100_m2mf_error,
			       stat & 0x3fffffff);
		nvkm_error(subdev, "M2MF %08x [%s]\n", stat, error);

1153 1154
		nvkm_wr32(device, 0x404600, 0xc0000000);
		nvkm_wr32(device, 0x400108, 0x00000002);
1155 1156 1157 1158
		trap &= ~0x00000002;
	}

	if (trap & 0x00000008) {
1159
		u32 stat = nvkm_rd32(device, 0x408030);
1160

1161
		nvkm_snprintbf(error, sizeof(error), gf100_ccache_error,
1162 1163
			       stat & 0x3fffffff);
		nvkm_error(subdev, "CCACHE %08x [%s]\n", stat, error);
1164 1165
		nvkm_wr32(device, 0x408030, 0xc0000000);
		nvkm_wr32(device, 0x400108, 0x00000008);
1166 1167 1168 1169
		trap &= ~0x00000008;
	}

	if (trap & 0x00000010) {
1170
		u32 stat = nvkm_rd32(device, 0x405840);
1171 1172
		nvkm_error(subdev, "SHADER %08x, sph: 0x%06x, stage: 0x%02x\n",
			   stat, stat & 0xffffff, (stat >> 24) & 0x3f);
1173 1174
		nvkm_wr32(device, 0x405840, 0xc0000000);
		nvkm_wr32(device, 0x400108, 0x00000010);
1175 1176 1177 1178
		trap &= ~0x00000010;
	}

	if (trap & 0x00000040) {
1179
		u32 stat = nvkm_rd32(device, 0x40601c);
1180 1181 1182 1183 1184

		nvkm_snprintbf(error, sizeof(error), gf100_unk6_error,
			       stat & 0x3fffffff);
		nvkm_error(subdev, "UNK6 %08x [%s]\n", stat, error);

1185 1186
		nvkm_wr32(device, 0x40601c, 0xc0000000);
		nvkm_wr32(device, 0x400108, 0x00000040);
1187 1188 1189 1190
		trap &= ~0x00000040;
	}

	if (trap & 0x00000080) {
1191
		u32 stat = nvkm_rd32(device, 0x404490);
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
		u32 pc = nvkm_rd32(device, 0x404494);
		u32 op = nvkm_rd32(device, 0x40449c);

		nvkm_snprintbf(error, sizeof(error), gf100_macro_error,
			       stat & 0x1fffffff);
		nvkm_error(subdev, "MACRO %08x [%s], pc: 0x%03x%s, op: 0x%08x\n",
			   stat, error, pc & 0x7ff,
			   (pc & 0x10000000) ? "" : " (invalid)",
			   op);

1202 1203
		nvkm_wr32(device, 0x404490, 0xc0000000);
		nvkm_wr32(device, 0x400108, 0x00000080);
1204 1205 1206
		trap &= ~0x00000080;
	}

1207
	if (trap & 0x00000100) {
1208
		u32 stat = nvkm_rd32(device, 0x407020) & 0x3fffffff;
1209

1210 1211
		nvkm_snprintbf(error, sizeof(error), gk104_sked_error, stat);
		nvkm_error(subdev, "SKED: %08x [%s]\n", stat, error);
1212

1213
		if (stat)
1214 1215
			nvkm_wr32(device, 0x407020, 0x40000000);
		nvkm_wr32(device, 0x400108, 0x00000100);
1216 1217 1218
		trap &= ~0x00000100;
	}

1219
	if (trap & 0x01000000) {
1220
		u32 stat = nvkm_rd32(device, 0x400118);
B
Ben Skeggs 已提交
1221
		for (gpc = 0; stat && gpc < gr->gpc_nr; gpc++) {
1222 1223
			u32 mask = 0x00000001 << gpc;
			if (stat & mask) {
B
Ben Skeggs 已提交
1224
				gf100_gr_trap_gpc(gr, gpc);
1225
				nvkm_wr32(device, 0x400118, mask);
1226 1227 1228
				stat &= ~mask;
			}
		}
1229
		nvkm_wr32(device, 0x400108, 0x01000000);
1230 1231 1232 1233
		trap &= ~0x01000000;
	}

	if (trap & 0x02000000) {
B
Ben Skeggs 已提交
1234
		for (rop = 0; rop < gr->rop_nr; rop++) {
1235 1236
			u32 statz = nvkm_rd32(device, ROP_UNIT(rop, 0x070));
			u32 statc = nvkm_rd32(device, ROP_UNIT(rop, 0x144));
1237
			nvkm_error(subdev, "ROP%d %08x %08x\n",
1238
				 rop, statz, statc);
1239 1240
			nvkm_wr32(device, ROP_UNIT(rop, 0x070), 0xc0000000);
			nvkm_wr32(device, ROP_UNIT(rop, 0x144), 0xc0000000);
1241
		}
1242
		nvkm_wr32(device, 0x400108, 0x02000000);
1243 1244 1245 1246
		trap &= ~0x02000000;
	}

	if (trap) {
1247
		nvkm_error(subdev, "TRAP UNHANDLED %08x\n", trap);
1248
		nvkm_wr32(device, 0x400108, trap);
1249 1250 1251
	}
}

1252
static void
B
Ben Skeggs 已提交
1253
gf100_gr_ctxctl_debug_unit(struct gf100_gr *gr, u32 base)
1254
{
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
	nvkm_error(subdev, "%06x - done %08x\n", base,
		   nvkm_rd32(device, base + 0x400));
	nvkm_error(subdev, "%06x - stat %08x %08x %08x %08x\n", base,
		   nvkm_rd32(device, base + 0x800),
		   nvkm_rd32(device, base + 0x804),
		   nvkm_rd32(device, base + 0x808),
		   nvkm_rd32(device, base + 0x80c));
	nvkm_error(subdev, "%06x - stat %08x %08x %08x %08x\n", base,
		   nvkm_rd32(device, base + 0x810),
		   nvkm_rd32(device, base + 0x814),
		   nvkm_rd32(device, base + 0x818),
		   nvkm_rd32(device, base + 0x81c));
1269 1270 1271
}

void
B
Ben Skeggs 已提交
1272
gf100_gr_ctxctl_debug(struct gf100_gr *gr)
1273
{
1274 1275
	struct nvkm_device *device = gr->base.engine.subdev.device;
	u32 gpcnr = nvkm_rd32(device, 0x409604) & 0xffff;
1276 1277
	u32 gpc;

B
Ben Skeggs 已提交
1278
	gf100_gr_ctxctl_debug_unit(gr, 0x409000);
1279
	for (gpc = 0; gpc < gpcnr; gpc++)
B
Ben Skeggs 已提交
1280
		gf100_gr_ctxctl_debug_unit(gr, 0x502000 + (gpc * 0x8000));
1281 1282 1283
}

static void
B
Ben Skeggs 已提交
1284
gf100_gr_ctxctl_isr(struct gf100_gr *gr)
1285
{
1286 1287
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
1288
	u32 stat = nvkm_rd32(device, 0x409c18);
1289

1290
	if (!gr->firmware && (stat & 0x00000001)) {
1291
		u32 code = nvkm_rd32(device, 0x409814);
1292
		if (code == E_BAD_FWMTHD) {
1293 1294
			u32 class = nvkm_rd32(device, 0x409808);
			u32  addr = nvkm_rd32(device, 0x40980c);
1295 1296
			u32  subc = (addr & 0x00070000) >> 16;
			u32  mthd = (addr & 0x00003ffc);
1297
			u32  data = nvkm_rd32(device, 0x409810);
1298

1299 1300 1301
			nvkm_error(subdev, "FECS MTHD subc %d class %04x "
					   "mthd %04x data %08x\n",
				   subc, class, mthd, data);
1302
		} else {
1303
			nvkm_error(subdev, "FECS ucode error %d\n", code);
1304
		}
1305 1306
		nvkm_wr32(device, 0x409c20, 0x00000001);
		stat &= ~0x00000001;
1307
	}
1308

1309
	if (!gr->firmware && (stat & 0x00080000)) {
1310
		nvkm_error(subdev, "FECS watchdog timeout\n");
B
Ben Skeggs 已提交
1311
		gf100_gr_ctxctl_debug(gr);
1312
		nvkm_wr32(device, 0x409c20, 0x00080000);
1313 1314 1315 1316
		stat &= ~0x00080000;
	}

	if (stat) {
1317
		nvkm_error(subdev, "FECS %08x\n", stat);
B
Ben Skeggs 已提交
1318
		gf100_gr_ctxctl_debug(gr);
1319
		nvkm_wr32(device, 0x409c20, stat);
1320
	}
1321 1322
}

1323
static void
1324
gf100_gr_intr(struct nvkm_gr *base)
1325
{
1326 1327 1328
	struct gf100_gr *gr = gf100_gr(base);
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
1329 1330
	struct nvkm_fifo_chan *chan;
	unsigned long flags;
1331 1332 1333
	u64 inst = nvkm_rd32(device, 0x409b00) & 0x0fffffff;
	u32 stat = nvkm_rd32(device, 0x400100);
	u32 addr = nvkm_rd32(device, 0x400704);
1334 1335
	u32 mthd = (addr & 0x00003ffc);
	u32 subc = (addr & 0x00070000) >> 16;
1336 1337
	u32 data = nvkm_rd32(device, 0x400708);
	u32 code = nvkm_rd32(device, 0x400110);
1338
	u32 class;
1339 1340
	const char *name = "unknown";
	int chid = -1;
1341

1342
	chan = nvkm_fifo_chan_inst(device->fifo, (u64)inst << 12, &flags);
1343 1344 1345 1346
	if (chan) {
		name = chan->object.client->name;
		chid = chan->chid;
	}
1347

1348
	if (device->card_type < NV_E0 || subc < 4)
1349
		class = nvkm_rd32(device, 0x404200 + (subc * 4));
1350 1351 1352
	else
		class = 0x0000;

1353 1354 1355 1356 1357
	if (stat & 0x00000001) {
		/*
		 * notifier interrupt, only needed for cyclestats
		 * can be safely ignored
		 */
1358
		nvkm_wr32(device, 0x400100, 0x00000001);
1359 1360 1361
		stat &= ~0x00000001;
	}

1362
	if (stat & 0x00000010) {
1363
		if (!gf100_gr_mthd_sw(device, class, mthd, data)) {
1364 1365
			nvkm_error(subdev, "ILLEGAL_MTHD ch %d [%010llx %s] "
				   "subc %d class %04x mthd %04x data %08x\n",
1366 1367
				   chid, inst << 12, name, subc,
				   class, mthd, data);
1368
		}
1369
		nvkm_wr32(device, 0x400100, 0x00000010);
1370 1371 1372 1373
		stat &= ~0x00000010;
	}

	if (stat & 0x00000020) {
1374 1375
		nvkm_error(subdev, "ILLEGAL_CLASS ch %d [%010llx %s] "
			   "subc %d class %04x mthd %04x data %08x\n",
1376
			   chid, inst << 12, name, subc, class, mthd, data);
1377
		nvkm_wr32(device, 0x400100, 0x00000020);
1378 1379 1380 1381
		stat &= ~0x00000020;
	}

	if (stat & 0x00100000) {
1382 1383 1384 1385 1386
		const struct nvkm_enum *en =
			nvkm_enum_find(nv50_data_error_names, code);
		nvkm_error(subdev, "DATA_ERROR %08x [%s] ch %d [%010llx %s] "
				   "subc %d class %04x mthd %04x data %08x\n",
			   code, en ? en->name : "", chid, inst << 12,
1387
			   name, subc, class, mthd, data);
1388
		nvkm_wr32(device, 0x400100, 0x00100000);
1389 1390 1391 1392
		stat &= ~0x00100000;
	}

	if (stat & 0x00200000) {
1393
		nvkm_error(subdev, "TRAP ch %d [%010llx %s]\n",
1394
			   chid, inst << 12, name);
B
Ben Skeggs 已提交
1395
		gf100_gr_trap_intr(gr);
1396
		nvkm_wr32(device, 0x400100, 0x00200000);
1397 1398 1399 1400
		stat &= ~0x00200000;
	}

	if (stat & 0x00080000) {
B
Ben Skeggs 已提交
1401
		gf100_gr_ctxctl_isr(gr);
1402
		nvkm_wr32(device, 0x400100, 0x00080000);
1403 1404 1405 1406
		stat &= ~0x00080000;
	}

	if (stat) {
1407
		nvkm_error(subdev, "intr %08x\n", stat);
1408
		nvkm_wr32(device, 0x400100, stat);
1409 1410
	}

1411
	nvkm_wr32(device, 0x400500, 0x00010001);
1412
	nvkm_fifo_chan_put(device->fifo, flags, &chan);
1413 1414
}

1415
static void
1416
gf100_gr_init_fw(struct nvkm_falcon *falcon,
1417
		 struct gf100_gr_fuc *code, struct gf100_gr_fuc *data)
1418
{
1419 1420
	nvkm_falcon_load_dmem(falcon, data->data, 0x0, data->size, 0);
	nvkm_falcon_load_imem(falcon, code->data, 0x0, code->size, 0, 0, false);
1421 1422
}

1423
static void
B
Ben Skeggs 已提交
1424
gf100_gr_init_csdata(struct gf100_gr *gr,
1425 1426
		     const struct gf100_gr_pack *pack,
		     u32 falcon, u32 starstar, u32 base)
1427
{
1428
	struct nvkm_device *device = gr->base.engine.subdev.device;
1429 1430
	const struct gf100_gr_pack *iter;
	const struct gf100_gr_init *init;
1431
	u32 addr = ~0, prev = ~0, xfer = 0;
1432 1433
	u32 star, temp;

1434 1435 1436
	nvkm_wr32(device, falcon + 0x01c0, 0x02000000 + starstar);
	star = nvkm_rd32(device, falcon + 0x01c4);
	temp = nvkm_rd32(device, falcon + 0x01c4);
1437 1438
	if (temp > star)
		star = temp;
1439
	nvkm_wr32(device, falcon + 0x01c0, 0x01000000 + star);
1440

1441 1442 1443 1444 1445 1446 1447
	pack_for_each_init(init, iter, pack) {
		u32 head = init->addr - base;
		u32 tail = head + init->count * init->pitch;
		while (head < tail) {
			if (head != prev + 4 || xfer >= 32) {
				if (xfer) {
					u32 data = ((--xfer << 26) | addr);
1448
					nvkm_wr32(device, falcon + 0x01c4, data);
1449 1450 1451 1452
					star += 4;
				}
				addr = head;
				xfer = 0;
1453
			}
1454 1455 1456
			prev = head;
			xfer = xfer + 1;
			head = head + init->pitch;
1457
		}
1458
	}
1459

1460 1461 1462
	nvkm_wr32(device, falcon + 0x01c4, (--xfer << 26) | addr);
	nvkm_wr32(device, falcon + 0x01c0, 0x01000004 + starstar);
	nvkm_wr32(device, falcon + 0x01c4, star + 4);
1463 1464
}

1465 1466 1467
/* Initialize context from an external (secure or not) firmware */
static int
gf100_gr_init_ctxctl_ext(struct gf100_gr *gr)
1468
{
1469 1470
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
1471
	struct nvkm_secboot *sb = device->secboot;
1472
	u32 secboot_mask = 0;
1473

1474 1475
	/* load fuc microcode */
	nvkm_mc_unk260(device, 0);
1476

1477 1478
	/* securely-managed falcons must be reset using secure boot */
	if (nvkm_secboot_is_managed(sb, NVKM_SECBOOT_FALCON_FECS))
1479
		secboot_mask |= BIT(NVKM_SECBOOT_FALCON_FECS);
1480
	else
1481
		gf100_gr_init_fw(gr->fecs, &gr->fuc409c, &gr->fuc409d);
1482

1483
	if (nvkm_secboot_is_managed(sb, NVKM_SECBOOT_FALCON_GPCCS))
1484
		secboot_mask |= BIT(NVKM_SECBOOT_FALCON_GPCCS);
1485
	else
1486
		gf100_gr_init_fw(gr->gpccs, &gr->fuc41ac, &gr->fuc41ad);
1487 1488 1489 1490 1491 1492

	if (secboot_mask != 0) {
		int ret = nvkm_secboot_reset(sb, secboot_mask);
		if (ret)
			return ret;
	}
1493

1494 1495 1496 1497 1498 1499 1500
	nvkm_mc_unk260(device, 1);

	/* start both of them running */
	nvkm_wr32(device, 0x409840, 0xffffffff);
	nvkm_wr32(device, 0x41a10c, 0x00000000);
	nvkm_wr32(device, 0x40910c, 0x00000000);

1501 1502 1503
	nvkm_falcon_start(gr->gpccs);
	nvkm_falcon_start(gr->fecs);

1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
	if (nvkm_msec(device, 2000,
		if (nvkm_rd32(device, 0x409800) & 0x00000001)
			break;
	) < 0)
		return -EBUSY;

	nvkm_wr32(device, 0x409840, 0xffffffff);
	nvkm_wr32(device, 0x409500, 0x7fffffff);
	nvkm_wr32(device, 0x409504, 0x00000021);

	nvkm_wr32(device, 0x409840, 0xffffffff);
	nvkm_wr32(device, 0x409500, 0x00000000);
	nvkm_wr32(device, 0x409504, 0x00000010);
	if (nvkm_msec(device, 2000,
		if ((gr->size = nvkm_rd32(device, 0x409800)))
			break;
	) < 0)
		return -EBUSY;

	nvkm_wr32(device, 0x409840, 0xffffffff);
	nvkm_wr32(device, 0x409500, 0x00000000);
	nvkm_wr32(device, 0x409504, 0x00000016);
	if (nvkm_msec(device, 2000,
		if (nvkm_rd32(device, 0x409800))
			break;
	) < 0)
		return -EBUSY;
B
Ben Skeggs 已提交
1531

1532 1533 1534 1535 1536 1537 1538 1539
	nvkm_wr32(device, 0x409840, 0xffffffff);
	nvkm_wr32(device, 0x409500, 0x00000000);
	nvkm_wr32(device, 0x409504, 0x00000025);
	if (nvkm_msec(device, 2000,
		if (nvkm_rd32(device, 0x409800))
			break;
	) < 0)
		return -EBUSY;
B
Ben Skeggs 已提交
1540

1541 1542 1543 1544
	if (device->chipset >= 0xe0) {
		nvkm_wr32(device, 0x409800, 0x00000000);
		nvkm_wr32(device, 0x409500, 0x00000001);
		nvkm_wr32(device, 0x409504, 0x00000030);
1545
		if (nvkm_msec(device, 2000,
1546
			if (nvkm_rd32(device, 0x409800))
1547 1548
				break;
		) < 0)
1549
			return -EBUSY;
1550

1551 1552 1553 1554
		nvkm_wr32(device, 0x409810, 0xb00095c8);
		nvkm_wr32(device, 0x409800, 0x00000000);
		nvkm_wr32(device, 0x409500, 0x00000001);
		nvkm_wr32(device, 0x409504, 0x00000031);
1555 1556 1557 1558
		if (nvkm_msec(device, 2000,
			if (nvkm_rd32(device, 0x409800))
				break;
		) < 0)
1559 1560
			return -EBUSY;

1561 1562 1563 1564
		nvkm_wr32(device, 0x409810, 0x00080420);
		nvkm_wr32(device, 0x409800, 0x00000000);
		nvkm_wr32(device, 0x409500, 0x00000001);
		nvkm_wr32(device, 0x409504, 0x00000032);
1565 1566 1567 1568
		if (nvkm_msec(device, 2000,
			if (nvkm_rd32(device, 0x409800))
				break;
		) < 0)
1569 1570
			return -EBUSY;

1571 1572 1573 1574
		nvkm_wr32(device, 0x409614, 0x00000070);
		nvkm_wr32(device, 0x409614, 0x00000770);
		nvkm_wr32(device, 0x40802c, 0x00000001);
	}
1575

1576 1577 1578 1579 1580
	if (gr->data == NULL) {
		int ret = gf100_grctx_generate(gr);
		if (ret) {
			nvkm_error(subdev, "failed to construct context\n");
			return ret;
1581
		}
1582
	}
1583

1584 1585 1586 1587 1588 1589 1590 1591 1592
	return 0;
}

static int
gf100_gr_init_ctxctl_int(struct gf100_gr *gr)
{
	const struct gf100_grctx_func *grctx = gr->func->grctx;
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
1593

1594
	if (!gr->func->fecs.ucode) {
1595
		return -ENOSYS;
1596
	}
1597

1598
	/* load HUB microcode */
1599
	nvkm_mc_unk260(device, 0);
1600 1601 1602 1603
	nvkm_falcon_load_dmem(gr->fecs, gr->func->fecs.ucode->data.data, 0x0,
			      gr->func->fecs.ucode->data.size, 0);
	nvkm_falcon_load_imem(gr->fecs, gr->func->fecs.ucode->code.data, 0x0,
			      gr->func->fecs.ucode->code.size, 0, 0, false);
1604 1605

	/* load GPC microcode */
1606 1607 1608 1609
	nvkm_falcon_load_dmem(gr->gpccs, gr->func->gpccs.ucode->data.data, 0x0,
			      gr->func->gpccs.ucode->data.size, 0);
	nvkm_falcon_load_imem(gr->gpccs, gr->func->gpccs.ucode->code.data, 0x0,
			      gr->func->gpccs.ucode->code.size, 0, 0, false);
1610
	nvkm_mc_unk260(device, 1);
1611

1612
	/* load register lists */
1613 1614 1615 1616
	gf100_gr_init_csdata(gr, grctx->hub, 0x409000, 0x000, 0x000000);
	gf100_gr_init_csdata(gr, grctx->gpc, 0x41a000, 0x000, 0x418000);
	gf100_gr_init_csdata(gr, grctx->tpc, 0x41a000, 0x004, 0x419800);
	gf100_gr_init_csdata(gr, grctx->ppc, 0x41a000, 0x008, 0x41be00);
1617

1618
	/* start HUB ucode running, it'll init the GPCs */
1619 1620
	nvkm_wr32(device, 0x40910c, 0x00000000);
	nvkm_wr32(device, 0x409100, 0x00000002);
1621 1622 1623 1624
	if (nvkm_msec(device, 2000,
		if (nvkm_rd32(device, 0x409800) & 0x80000000)
			break;
	) < 0) {
B
Ben Skeggs 已提交
1625
		gf100_gr_ctxctl_debug(gr);
1626 1627 1628
		return -EBUSY;
	}

1629
	gr->size = nvkm_rd32(device, 0x409804);
B
Ben Skeggs 已提交
1630 1631
	if (gr->data == NULL) {
		int ret = gf100_grctx_generate(gr);
1632
		if (ret) {
1633
			nvkm_error(subdev, "failed to construct context\n");
1634 1635
			return ret;
		}
1636 1637 1638
	}

	return 0;
1639 1640
}

1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
int
gf100_gr_init_ctxctl(struct gf100_gr *gr)
{
	int ret;

	if (gr->firmware)
		ret = gf100_gr_init_ctxctl_ext(gr);
	else
		ret = gf100_gr_init_ctxctl_int(gr);

	return ret;
}

1654 1655 1656 1657
static int
gf100_gr_oneinit(struct nvkm_gr *base)
{
	struct gf100_gr *gr = gf100_gr(base);
1658 1659
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
1660
	int i, j;
1661 1662 1663 1664 1665 1666 1667 1668 1669
	int ret;

	ret = nvkm_falcon_v1_new(subdev, "FECS", 0x409000, &gr->fecs);
	if (ret)
		return ret;

	ret = nvkm_falcon_v1_new(subdev, "GPCCS", 0x41a000, &gr->gpccs);
	if (ret)
		return ret;
1670 1671 1672

	nvkm_pmu_pgob(device->pmu, false);

1673 1674
	gr->rop_nr = gr->func->rops(gr);
	gr->gpc_nr = nvkm_rd32(device, 0x409604) & 0x0000001f;
1675 1676 1677 1678 1679 1680
	for (i = 0; i < gr->gpc_nr; i++) {
		gr->tpc_nr[i]  = nvkm_rd32(device, GPC_UNIT(i, 0x2608));
		gr->tpc_total += gr->tpc_nr[i];
		gr->ppc_nr[i]  = gr->func->ppc_nr;
		for (j = 0; j < gr->ppc_nr[i]; j++) {
			u8 mask = nvkm_rd32(device, GPC_UNIT(i, 0x0c30 + (j * 4)));
1681 1682
			if (mask)
				gr->ppc_mask[i] |= (1 << j);
1683 1684 1685 1686 1687 1688 1689 1690
			gr->ppc_tpc_nr[i][j] = hweight8(mask);
		}
	}

	/*XXX: these need figuring out... though it might not even matter */
	switch (device->chipset) {
	case 0xc0:
		if (gr->tpc_total == 11) { /* 465, 3/4/4/0, 4 */
1691
			gr->screen_tile_row_offset = 0x07;
1692 1693
		} else
		if (gr->tpc_total == 14) { /* 470, 3/3/4/4, 5 */
1694
			gr->screen_tile_row_offset = 0x05;
1695 1696
		} else
		if (gr->tpc_total == 15) { /* 480, 3/4/4/4, 6 */
1697
			gr->screen_tile_row_offset = 0x06;
1698 1699 1700
		}
		break;
	case 0xc3: /* 450, 4/0/0/0, 2 */
1701
		gr->screen_tile_row_offset = 0x03;
1702 1703
		break;
	case 0xc4: /* 460, 3/4/0/0, 4 */
1704
		gr->screen_tile_row_offset = 0x01;
1705 1706
		break;
	case 0xc1: /* 2/0/0/0, 1 */
1707
		gr->screen_tile_row_offset = 0x01;
1708 1709
		break;
	case 0xc8: /* 4/4/3/4, 5 */
1710
		gr->screen_tile_row_offset = 0x06;
1711 1712
		break;
	case 0xce: /* 4/4/0/0, 4 */
1713
		gr->screen_tile_row_offset = 0x03;
1714 1715
		break;
	case 0xcf: /* 4/0/0/0, 3 */
1716
		gr->screen_tile_row_offset = 0x03;
1717 1718 1719 1720 1721
		break;
	case 0xd7:
	case 0xd9: /* 1/0/0/0, 1 */
	case 0xea: /* gk20a */
	case 0x12b: /* gm20b */
1722
		gr->screen_tile_row_offset = 0x01;
1723 1724 1725 1726 1727 1728
		break;
	}

	return 0;
}

1729
static int
1730 1731 1732
gf100_gr_init_(struct nvkm_gr *base)
{
	struct gf100_gr *gr = gf100_gr(base);
1733 1734 1735
	struct nvkm_subdev *subdev = &base->engine.subdev;
	u32 ret;

1736
	nvkm_pmu_pgob(gr->base.engine.subdev.device->pmu, false);
1737 1738 1739 1740 1741 1742 1743 1744 1745

	ret = nvkm_falcon_get(gr->fecs, subdev);
	if (ret)
		return ret;

	ret = nvkm_falcon_get(gr->gpccs, subdev);
	if (ret)
		return ret;

1746 1747 1748
	return gr->func->init(gr);
}

1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
static int
gf100_gr_fini_(struct nvkm_gr *base, bool suspend)
{
	struct gf100_gr *gr = gf100_gr(base);
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	nvkm_falcon_put(gr->gpccs, subdev);
	nvkm_falcon_put(gr->fecs, subdev);
	return 0;
}

1759 1760 1761 1762 1763 1764 1765
void
gf100_gr_dtor_fw(struct gf100_gr_fuc *fuc)
{
	kfree(fuc->data);
	fuc->data = NULL;
}

1766 1767 1768 1769 1770 1771
static void
gf100_gr_dtor_init(struct gf100_gr_pack *pack)
{
	vfree(pack);
}

1772 1773 1774 1775 1776 1777 1778 1779 1780
void *
gf100_gr_dtor(struct nvkm_gr *base)
{
	struct gf100_gr *gr = gf100_gr(base);

	if (gr->func->dtor)
		gr->func->dtor(gr);
	kfree(gr->data);

1781 1782 1783
	nvkm_falcon_del(&gr->gpccs);
	nvkm_falcon_del(&gr->fecs);

1784 1785 1786 1787 1788
	gf100_gr_dtor_fw(&gr->fuc409c);
	gf100_gr_dtor_fw(&gr->fuc409d);
	gf100_gr_dtor_fw(&gr->fuc41ac);
	gf100_gr_dtor_fw(&gr->fuc41ad);

1789 1790 1791 1792 1793
	gf100_gr_dtor_init(gr->fuc_bundle);
	gf100_gr_dtor_init(gr->fuc_method);
	gf100_gr_dtor_init(gr->fuc_sw_ctx);
	gf100_gr_dtor_init(gr->fuc_sw_nonctx);

1794 1795 1796 1797 1798 1799 1800 1801
	return gr;
}

static const struct nvkm_gr_func
gf100_gr_ = {
	.dtor = gf100_gr_dtor,
	.oneinit = gf100_gr_oneinit,
	.init = gf100_gr_init_,
1802
	.fini = gf100_gr_fini_,
1803 1804 1805 1806
	.intr = gf100_gr_intr,
	.units = gf100_gr_units,
	.chan_new = gf100_gr_chan_new,
	.object_get = gf100_gr_object_get,
1807
	.chsw_load = gf100_gr_chsw_load,
1808 1809
};

1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
int
gf100_gr_ctor_fw_legacy(struct gf100_gr *gr, const char *fwname,
			struct gf100_gr_fuc *fuc, int ret)
{
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
	const struct firmware *fw;
	char f[32];

	/* see if this firmware has a legacy path */
	if (!strcmp(fwname, "fecs_inst"))
		fwname = "fuc409c";
	else if (!strcmp(fwname, "fecs_data"))
		fwname = "fuc409d";
	else if (!strcmp(fwname, "gpccs_inst"))
		fwname = "fuc41ac";
	else if (!strcmp(fwname, "gpccs_data"))
		fwname = "fuc41ad";
	else {
		/* nope, let's just return the error we got */
		nvkm_error(subdev, "failed to load %s\n", fwname);
		return ret;
	}

	/* yes, try to load from the legacy path */
	nvkm_debug(subdev, "%s: falling back to legacy path\n", fwname);

	snprintf(f, sizeof(f), "nouveau/nv%02x_%s", device->chipset, fwname);
	ret = request_firmware(&fw, f, device->dev);
	if (ret) {
		snprintf(f, sizeof(f), "nouveau/%s", fwname);
		ret = request_firmware(&fw, f, device->dev);
		if (ret) {
			nvkm_error(subdev, "failed to load %s\n", fwname);
			return ret;
		}
	}

	fuc->size = fw->size;
	fuc->data = kmemdup(fw->data, fuc->size, GFP_KERNEL);
	release_firmware(fw);
	return (fuc->data != NULL) ? 0 : -ENOMEM;
}

1854 1855 1856 1857 1858 1859 1860 1861 1862
int
gf100_gr_ctor_fw(struct gf100_gr *gr, const char *fwname,
		 struct gf100_gr_fuc *fuc)
{
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
	const struct firmware *fw;
	int ret;

1863
	ret = nvkm_firmware_get(device, fwname, &fw);
1864 1865
	if (ret)
		return gf100_gr_ctor_fw_legacy(gr, fwname, fuc, ret);
1866 1867 1868

	fuc->size = fw->size;
	fuc->data = kmemdup(fw->data, fuc->size, GFP_KERNEL);
1869
	nvkm_firmware_put(fw);
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
	return (fuc->data != NULL) ? 0 : -ENOMEM;
}

int
gf100_gr_ctor(const struct gf100_gr_func *func, struct nvkm_device *device,
	      int index, struct gf100_gr *gr)
{
	gr->func = func;
	gr->firmware = nvkm_boolopt(device->cfgopt, "NvGrUseFW",
				    func->fecs.ucode == NULL);

1881 1882 1883
	return nvkm_gr_ctor(&gf100_gr_, device, index,
			    gr->firmware || func->fecs.ucode != NULL,
			    &gr->base);
1884 1885
}

1886
int
1887 1888 1889 1890
gf100_gr_new_(const struct gf100_gr_func *func, struct nvkm_device *device,
	      int index, struct nvkm_gr **pgr)
{
	struct gf100_gr *gr;
1891 1892
	int ret;

1893 1894 1895
	if (!(gr = kzalloc(sizeof(*gr), GFP_KERNEL)))
		return -ENOMEM;
	*pgr = &gr->base;
1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909

	ret = gf100_gr_ctor(func, device, index, gr);
	if (ret)
		return ret;

	if (gr->firmware) {
		if (gf100_gr_ctor_fw(gr, "fecs_inst", &gr->fuc409c) ||
		    gf100_gr_ctor_fw(gr, "fecs_data", &gr->fuc409d) ||
		    gf100_gr_ctor_fw(gr, "gpccs_inst", &gr->fuc41ac) ||
		    gf100_gr_ctor_fw(gr, "gpccs_data", &gr->fuc41ad))
			return -ENODEV;
	}

	return 0;
1910 1911
}

1912 1913 1914 1915 1916 1917
void
gf100_gr_init_gpc_mmu(struct gf100_gr *gr)
{
	struct nvkm_device *device = gr->base.engine.subdev.device;
	struct nvkm_fb *fb = device->fb;

1918
	nvkm_wr32(device, 0x418880, nvkm_rd32(device, 0x100c80) & 0x00000001);
1919 1920 1921 1922 1923 1924 1925 1926 1927
	nvkm_wr32(device, 0x4188a4, 0x00000000);
	nvkm_wr32(device, 0x418888, 0x00000000);
	nvkm_wr32(device, 0x41888c, 0x00000000);
	nvkm_wr32(device, 0x418890, 0x00000000);
	nvkm_wr32(device, 0x418894, 0x00000000);
	nvkm_wr32(device, 0x4188b4, nvkm_memory_addr(fb->mmu_wr) >> 8);
	nvkm_wr32(device, 0x4188b8, nvkm_memory_addr(fb->mmu_rd) >> 8);
}

1928 1929
int
gf100_gr_init(struct gf100_gr *gr)
1930
{
1931
	struct nvkm_device *device = gr->base.engine.subdev.device;
B
Ben Skeggs 已提交
1932
	const u32 magicgpc918 = DIV_ROUND_UP(0x00800000, gr->tpc_total);
1933 1934 1935
	u32 data[TPC_MAX / 8] = {};
	u8  tpcnr[GPC_MAX];
	int gpc, tpc, rop;
1936
	int i;
1937

1938
	gr->func->init_gpc_mmu(gr);
1939

1940
	gf100_gr_mmio(gr, gr->func->mmio);
1941

1942 1943
	nvkm_mask(device, TPC_UNIT(0, 0, 0x05c), 0x00000001, 0x00000001);

B
Ben Skeggs 已提交
1944 1945
	memcpy(tpcnr, gr->tpc_nr, sizeof(gr->tpc_nr));
	for (i = 0, gpc = -1; i < gr->tpc_total; i++) {
1946
		do {
B
Ben Skeggs 已提交
1947
			gpc = (gpc + 1) % gr->gpc_nr;
1948
		} while (!tpcnr[gpc]);
B
Ben Skeggs 已提交
1949
		tpc = gr->tpc_nr[gpc] - tpcnr[gpc]--;
1950 1951 1952 1953

		data[i / 8] |= tpc << ((i % 8) * 4);
	}

1954 1955 1956 1957
	nvkm_wr32(device, GPC_BCAST(0x0980), data[0]);
	nvkm_wr32(device, GPC_BCAST(0x0984), data[1]);
	nvkm_wr32(device, GPC_BCAST(0x0988), data[2]);
	nvkm_wr32(device, GPC_BCAST(0x098c), data[3]);
1958

B
Ben Skeggs 已提交
1959
	for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
1960
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0914),
1961
			  gr->screen_tile_row_offset << 8 | gr->tpc_nr[gpc]);
1962
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0910), 0x00040000 |
1963
							 gr->tpc_total);
1964
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0918), magicgpc918);
1965 1966
	}

1967
	if (device->chipset != 0xd7)
1968
		nvkm_wr32(device, GPC_BCAST(0x1bd4), magicgpc918);
M
Maarten Lankhorst 已提交
1969
	else
1970
		nvkm_wr32(device, GPC_BCAST(0x3fd4), magicgpc918);
B
Ben Skeggs 已提交
1971

1972
	nvkm_wr32(device, GPC_BCAST(0x08ac), nvkm_rd32(device, 0x100800));
B
Ben Skeggs 已提交
1973

1974
	nvkm_wr32(device, 0x400500, 0x00010001);
B
Ben Skeggs 已提交
1975

1976 1977
	nvkm_wr32(device, 0x400100, 0xffffffff);
	nvkm_wr32(device, 0x40013c, 0xffffffff);
B
Ben Skeggs 已提交
1978

1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
	nvkm_wr32(device, 0x409c24, 0x000f0000);
	nvkm_wr32(device, 0x404000, 0xc0000000);
	nvkm_wr32(device, 0x404600, 0xc0000000);
	nvkm_wr32(device, 0x408030, 0xc0000000);
	nvkm_wr32(device, 0x40601c, 0xc0000000);
	nvkm_wr32(device, 0x404490, 0xc0000000);
	nvkm_wr32(device, 0x406018, 0xc0000000);
	nvkm_wr32(device, 0x405840, 0xc0000000);
	nvkm_wr32(device, 0x405844, 0x00ffffff);
	nvkm_mask(device, 0x419cc0, 0x00000008, 0x00000008);
	nvkm_mask(device, 0x419eb4, 0x00001000, 0x00001000);
B
Ben Skeggs 已提交
1990 1991

	for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
1992 1993 1994 1995
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0420), 0xc0000000);
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0900), 0xc0000000);
		nvkm_wr32(device, GPC_UNIT(gpc, 0x1028), 0xc0000000);
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0824), 0xc0000000);
B
Ben Skeggs 已提交
1996
		for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++) {
1997 1998 1999 2000 2001 2002 2003
			nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x508), 0xffffffff);
			nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x50c), 0xffffffff);
			nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x224), 0xc0000000);
			nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x48c), 0xc0000000);
			nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x084), 0xc0000000);
			nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x644), 0x001ffffe);
			nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x64c), 0x0000000f);
2004
		}
2005 2006
		nvkm_wr32(device, GPC_UNIT(gpc, 0x2c90), 0xffffffff);
		nvkm_wr32(device, GPC_UNIT(gpc, 0x2c94), 0xffffffff);
2007 2008
	}

B
Ben Skeggs 已提交
2009
	for (rop = 0; rop < gr->rop_nr; rop++) {
2010 2011 2012 2013
		nvkm_wr32(device, ROP_UNIT(rop, 0x144), 0xc0000000);
		nvkm_wr32(device, ROP_UNIT(rop, 0x070), 0xc0000000);
		nvkm_wr32(device, ROP_UNIT(rop, 0x204), 0xffffffff);
		nvkm_wr32(device, ROP_UNIT(rop, 0x208), 0xffffffff);
2014
	}
2015

2016 2017 2018 2019 2020 2021
	nvkm_wr32(device, 0x400108, 0xffffffff);
	nvkm_wr32(device, 0x400138, 0xffffffff);
	nvkm_wr32(device, 0x400118, 0xffffffff);
	nvkm_wr32(device, 0x400130, 0xffffffff);
	nvkm_wr32(device, 0x40011c, 0xffffffff);
	nvkm_wr32(device, 0x400134, 0xffffffff);
2022

2023
	nvkm_wr32(device, 0x400054, 0x34ce3464);
2024

B
Ben Skeggs 已提交
2025
	gf100_gr_zbc_init(gr);
2026

B
Ben Skeggs 已提交
2027
	return gf100_gr_init_ctxctl(gr);
2028 2029
}

2030
#include "fuc/hubgf100.fuc3.h"
2031

2032 2033 2034 2035 2036 2037
struct gf100_gr_ucode
gf100_gr_fecs_ucode = {
	.code.data = gf100_grhub_code,
	.code.size = sizeof(gf100_grhub_code),
	.data.data = gf100_grhub_data,
	.data.size = sizeof(gf100_grhub_data),
2038 2039
};

2040
#include "fuc/gpcgf100.fuc3.h"
2041

2042 2043 2044 2045 2046 2047
struct gf100_gr_ucode
gf100_gr_gpccs_ucode = {
	.code.data = gf100_grgpc_code,
	.code.size = sizeof(gf100_grgpc_code),
	.data.data = gf100_grgpc_data,
	.data.size = sizeof(gf100_grgpc_data),
2048 2049
};

2050 2051
static const struct gf100_gr_func
gf100_gr = {
2052
	.init = gf100_gr_init,
2053
	.init_gpc_mmu = gf100_gr_init_gpc_mmu,
2054 2055 2056
	.mmio = gf100_gr_pack_mmio,
	.fecs.ucode = &gf100_gr_fecs_ucode,
	.gpccs.ucode = &gf100_gr_gpccs_ucode,
2057
	.rops = gf100_gr_rops,
2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
	.grctx = &gf100_grctx,
	.sclass = {
		{ -1, -1, FERMI_TWOD_A },
		{ -1, -1, FERMI_MEMORY_TO_MEMORY_FORMAT_A },
		{ -1, -1, FERMI_A, &gf100_fermi },
		{ -1, -1, FERMI_COMPUTE_A },
		{}
	}
};

2068 2069 2070 2071 2072
int
gf100_gr_new(struct nvkm_device *device, int index, struct nvkm_gr **pgr)
{
	return gf100_gr_new_(&gf100_gr, device, index, pgr);
}