gf100.c 50.0 KB
Newer Older
1
/*
2
 * Copyright 2012 Red Hat Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */
24 25 26 27 28 29 30 31
#include "gf100.h"
#include "ctxgf100.h"
#include "fuc/os.h"

#include <core/client.h>
#include <core/option.h>
#include <subdev/fb.h>
#include <subdev/mc.h>
32
#include <subdev/pmu.h>
33
#include <subdev/timer.h>
34
#include <engine/fifo.h>
35 36

#include <nvif/class.h>
37
#include <nvif/cl9097.h>
38
#include <nvif/unpack.h>
39

40 41 42 43 44
/*******************************************************************************
 * Zero Bandwidth Clear
 ******************************************************************************/

static void
B
Ben Skeggs 已提交
45
gf100_gr_zbc_clear_color(struct gf100_gr *gr, int zbc)
46
{
47
	struct nvkm_device *device = gr->base.engine.subdev.device;
B
Ben Skeggs 已提交
48
	if (gr->zbc_color[zbc].format) {
49 50 51 52 53 54 55 56
		nvkm_wr32(device, 0x405804, gr->zbc_color[zbc].ds[0]);
		nvkm_wr32(device, 0x405808, gr->zbc_color[zbc].ds[1]);
		nvkm_wr32(device, 0x40580c, gr->zbc_color[zbc].ds[2]);
		nvkm_wr32(device, 0x405810, gr->zbc_color[zbc].ds[3]);
	}
	nvkm_wr32(device, 0x405814, gr->zbc_color[zbc].format);
	nvkm_wr32(device, 0x405820, zbc);
	nvkm_wr32(device, 0x405824, 0x00000004); /* TRIGGER | WRITE | COLOR */
57 58 59
}

static int
B
Ben Skeggs 已提交
60
gf100_gr_zbc_color_get(struct gf100_gr *gr, int format,
61
		       const u32 ds[4], const u32 l2[4])
62
{
63
	struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
64 65 66
	int zbc = -ENOSPC, i;

	for (i = ltc->zbc_min; i <= ltc->zbc_max; i++) {
B
Ben Skeggs 已提交
67 68
		if (gr->zbc_color[i].format) {
			if (gr->zbc_color[i].format != format)
69
				continue;
B
Ben Skeggs 已提交
70 71
			if (memcmp(gr->zbc_color[i].ds, ds, sizeof(
				   gr->zbc_color[i].ds)))
72
				continue;
B
Ben Skeggs 已提交
73 74
			if (memcmp(gr->zbc_color[i].l2, l2, sizeof(
				   gr->zbc_color[i].l2))) {
75 76 77 78 79 80 81 82 83
				WARN_ON(1);
				return -EINVAL;
			}
			return i;
		} else {
			zbc = (zbc < 0) ? i : zbc;
		}
	}

84 85 86
	if (zbc < 0)
		return zbc;

B
Ben Skeggs 已提交
87 88 89
	memcpy(gr->zbc_color[zbc].ds, ds, sizeof(gr->zbc_color[zbc].ds));
	memcpy(gr->zbc_color[zbc].l2, l2, sizeof(gr->zbc_color[zbc].l2));
	gr->zbc_color[zbc].format = format;
90
	nvkm_ltc_zbc_color_get(ltc, zbc, l2);
B
Ben Skeggs 已提交
91
	gf100_gr_zbc_clear_color(gr, zbc);
92 93 94 95
	return zbc;
}

static void
B
Ben Skeggs 已提交
96
gf100_gr_zbc_clear_depth(struct gf100_gr *gr, int zbc)
97
{
98
	struct nvkm_device *device = gr->base.engine.subdev.device;
B
Ben Skeggs 已提交
99
	if (gr->zbc_depth[zbc].format)
100 101 102 103
		nvkm_wr32(device, 0x405818, gr->zbc_depth[zbc].ds);
	nvkm_wr32(device, 0x40581c, gr->zbc_depth[zbc].format);
	nvkm_wr32(device, 0x405820, zbc);
	nvkm_wr32(device, 0x405824, 0x00000005); /* TRIGGER | WRITE | DEPTH */
104 105 106
}

static int
B
Ben Skeggs 已提交
107
gf100_gr_zbc_depth_get(struct gf100_gr *gr, int format,
108
		       const u32 ds, const u32 l2)
109
{
110
	struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
111 112 113
	int zbc = -ENOSPC, i;

	for (i = ltc->zbc_min; i <= ltc->zbc_max; i++) {
B
Ben Skeggs 已提交
114 115
		if (gr->zbc_depth[i].format) {
			if (gr->zbc_depth[i].format != format)
116
				continue;
B
Ben Skeggs 已提交
117
			if (gr->zbc_depth[i].ds != ds)
118
				continue;
B
Ben Skeggs 已提交
119
			if (gr->zbc_depth[i].l2 != l2) {
120 121 122 123 124 125 126 127 128
				WARN_ON(1);
				return -EINVAL;
			}
			return i;
		} else {
			zbc = (zbc < 0) ? i : zbc;
		}
	}

129 130 131
	if (zbc < 0)
		return zbc;

B
Ben Skeggs 已提交
132 133 134
	gr->zbc_depth[zbc].format = format;
	gr->zbc_depth[zbc].ds = ds;
	gr->zbc_depth[zbc].l2 = l2;
135
	nvkm_ltc_zbc_depth_get(ltc, zbc, l2);
B
Ben Skeggs 已提交
136
	gf100_gr_zbc_clear_depth(gr, zbc);
137 138 139
	return zbc;
}

140 141 142
/*******************************************************************************
 * Graphics object classes
 ******************************************************************************/
143 144 145 146 147 148
#define gf100_gr_object(p) container_of((p), struct gf100_gr_object, object)

struct gf100_gr_object {
	struct nvkm_object object;
	struct gf100_gr_chan *chan;
};
149

150
static int
151
gf100_fermi_mthd_zbc_color(struct nvkm_object *object, void *data, u32 size)
152
{
153
	struct gf100_gr *gr = gf100_gr(nvkm_gr(object->engine));
154 155 156
	union {
		struct fermi_a_zbc_color_v0 v0;
	} *args = data;
157
	int ret = -ENOSYS;
158

159
	if (!(ret = nvif_unpack(ret, &data, &size, args->v0, 0, 0, false))) {
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
		switch (args->v0.format) {
		case FERMI_A_ZBC_COLOR_V0_FMT_ZERO:
		case FERMI_A_ZBC_COLOR_V0_FMT_UNORM_ONE:
		case FERMI_A_ZBC_COLOR_V0_FMT_RF32_GF32_BF32_AF32:
		case FERMI_A_ZBC_COLOR_V0_FMT_R16_G16_B16_A16:
		case FERMI_A_ZBC_COLOR_V0_FMT_RN16_GN16_BN16_AN16:
		case FERMI_A_ZBC_COLOR_V0_FMT_RS16_GS16_BS16_AS16:
		case FERMI_A_ZBC_COLOR_V0_FMT_RU16_GU16_BU16_AU16:
		case FERMI_A_ZBC_COLOR_V0_FMT_RF16_GF16_BF16_AF16:
		case FERMI_A_ZBC_COLOR_V0_FMT_A8R8G8B8:
		case FERMI_A_ZBC_COLOR_V0_FMT_A8RL8GL8BL8:
		case FERMI_A_ZBC_COLOR_V0_FMT_A2B10G10R10:
		case FERMI_A_ZBC_COLOR_V0_FMT_AU2BU10GU10RU10:
		case FERMI_A_ZBC_COLOR_V0_FMT_A8B8G8R8:
		case FERMI_A_ZBC_COLOR_V0_FMT_A8BL8GL8RL8:
		case FERMI_A_ZBC_COLOR_V0_FMT_AN8BN8GN8RN8:
		case FERMI_A_ZBC_COLOR_V0_FMT_AS8BS8GS8RS8:
		case FERMI_A_ZBC_COLOR_V0_FMT_AU8BU8GU8RU8:
		case FERMI_A_ZBC_COLOR_V0_FMT_A2R10G10B10:
		case FERMI_A_ZBC_COLOR_V0_FMT_BF10GF11RF11:
B
Ben Skeggs 已提交
180
			ret = gf100_gr_zbc_color_get(gr, args->v0.format,
181 182
							   args->v0.ds,
							   args->v0.l2);
183 184 185 186 187 188 189 190 191 192 193 194 195 196
			if (ret >= 0) {
				args->v0.index = ret;
				return 0;
			}
			break;
		default:
			return -EINVAL;
		}
	}

	return ret;
}

static int
197
gf100_fermi_mthd_zbc_depth(struct nvkm_object *object, void *data, u32 size)
198
{
199
	struct gf100_gr *gr = gf100_gr(nvkm_gr(object->engine));
200 201 202
	union {
		struct fermi_a_zbc_depth_v0 v0;
	} *args = data;
203
	int ret = -ENOSYS;
204

205
	if (!(ret = nvif_unpack(ret, &data, &size, args->v0, 0, 0, false))) {
206 207
		switch (args->v0.format) {
		case FERMI_A_ZBC_DEPTH_V0_FMT_FP32:
B
Ben Skeggs 已提交
208
			ret = gf100_gr_zbc_depth_get(gr, args->v0.format,
209 210
							   args->v0.ds,
							   args->v0.l2);
211 212 213 214 215 216 217 218 219 220
			return (ret >= 0) ? 0 : -ENOSPC;
		default:
			return -EINVAL;
		}
	}

	return ret;
}

static int
221
gf100_fermi_mthd(struct nvkm_object *object, u32 mthd, void *data, u32 size)
222
{
223
	nvif_ioctl(object, "fermi mthd %08x\n", mthd);
224 225
	switch (mthd) {
	case FERMI_A_ZBC_COLOR:
226
		return gf100_fermi_mthd_zbc_color(object, data, size);
227
	case FERMI_A_ZBC_DEPTH:
228
		return gf100_fermi_mthd_zbc_depth(object, data, size);
229 230 231 232 233 234
	default:
		break;
	}
	return -EINVAL;
}

235 236
const struct nvkm_object_func
gf100_fermi = {
237
	.mthd = gf100_fermi_mthd,
238 239
};

240 241
static void
gf100_gr_mthd_set_shader_exceptions(struct nvkm_device *device, u32 data)
242
{
243 244
	nvkm_wr32(device, 0x419e44, data ? 0xffffffff : 0x00000000);
	nvkm_wr32(device, 0x419e4c, data ? 0xffffffff : 0x00000000);
245 246
}

247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
static bool
gf100_gr_mthd_sw(struct nvkm_device *device, u16 class, u32 mthd, u32 data)
{
	switch (class & 0x00ff) {
	case 0x97:
	case 0xc0:
		switch (mthd) {
		case 0x1528:
			gf100_gr_mthd_set_shader_exceptions(device, data);
			return true;
		default:
			break;
		}
		break;
	default:
		break;
	}
	return false;
}
266

267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
static const struct nvkm_object_func
gf100_gr_object_func = {
};

static int
gf100_gr_object_new(const struct nvkm_oclass *oclass, void *data, u32 size,
		    struct nvkm_object **pobject)
{
	struct gf100_gr_chan *chan = gf100_gr_chan(oclass->parent);
	struct gf100_gr_object *object;

	if (!(object = kzalloc(sizeof(*object), GFP_KERNEL)))
		return -ENOMEM;
	*pobject = &object->object;

	nvkm_object_ctor(oclass->base.func ? oclass->base.func :
			 &gf100_gr_object_func, oclass, &object->object);
	object->chan = chan;
	return 0;
}

288 289 290 291 292 293 294 295 296
static int
gf100_gr_object_get(struct nvkm_gr *base, int index, struct nvkm_sclass *sclass)
{
	struct gf100_gr *gr = gf100_gr(base);
	int c = 0;

	while (gr->func->sclass[c].oclass) {
		if (c++ == index) {
			*sclass = gr->func->sclass[index];
297
			sclass->ctor = gf100_gr_object_new;
298 299 300 301 302 303
			return index;
		}
	}

	return c;
}
304 305 306 307

/*******************************************************************************
 * PGRAPH context
 ******************************************************************************/
308

309 310 311
static int
gf100_gr_chan_bind(struct nvkm_object *object, struct nvkm_gpuobj *parent,
		   int align, struct nvkm_gpuobj **pgpuobj)
312
{
313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
	struct gf100_gr_chan *chan = gf100_gr_chan(object);
	struct gf100_gr *gr = chan->gr;
	int ret, i;

	ret = nvkm_gpuobj_new(gr->base.engine.subdev.device, gr->size,
			      align, false, parent, pgpuobj);
	if (ret)
		return ret;

	nvkm_kmap(*pgpuobj);
	for (i = 0; i < gr->size; i += 4)
		nvkm_wo32(*pgpuobj, i, gr->data[i / 4]);

	if (!gr->firmware) {
		nvkm_wo32(*pgpuobj, 0x00, chan->mmio_nr / 2);
		nvkm_wo32(*pgpuobj, 0x04, chan->mmio_vma.offset >> 8);
	} else {
		nvkm_wo32(*pgpuobj, 0xf4, 0);
		nvkm_wo32(*pgpuobj, 0xf8, 0);
		nvkm_wo32(*pgpuobj, 0x10, chan->mmio_nr / 2);
		nvkm_wo32(*pgpuobj, 0x14, lower_32_bits(chan->mmio_vma.offset));
		nvkm_wo32(*pgpuobj, 0x18, upper_32_bits(chan->mmio_vma.offset));
		nvkm_wo32(*pgpuobj, 0x1c, 1);
		nvkm_wo32(*pgpuobj, 0x20, 0);
		nvkm_wo32(*pgpuobj, 0x28, 0);
		nvkm_wo32(*pgpuobj, 0x2c, 0);
	}
	nvkm_done(*pgpuobj);
	return 0;
}

static void *
gf100_gr_chan_dtor(struct nvkm_object *object)
{
	struct gf100_gr_chan *chan = gf100_gr_chan(object);
	int i;

	for (i = 0; i < ARRAY_SIZE(chan->data); i++) {
		if (chan->data[i].vma.node) {
			nvkm_vm_unmap(&chan->data[i].vma);
			nvkm_vm_put(&chan->data[i].vma);
		}
		nvkm_memory_del(&chan->data[i].mem);
	}

	if (chan->mmio_vma.node) {
		nvkm_vm_unmap(&chan->mmio_vma);
		nvkm_vm_put(&chan->mmio_vma);
	}
	nvkm_memory_del(&chan->mmio);
	return chan;
}

static const struct nvkm_object_func
gf100_gr_chan = {
	.dtor = gf100_gr_chan_dtor,
	.bind = gf100_gr_chan_bind,
};

static int
gf100_gr_chan_new(struct nvkm_gr *base, struct nvkm_fifo_chan *fifoch,
		  const struct nvkm_oclass *oclass,
		  struct nvkm_object **pobject)
{
	struct gf100_gr *gr = gf100_gr(base);
B
Ben Skeggs 已提交
378 379
	struct gf100_gr_data *data = gr->mmio_data;
	struct gf100_gr_mmio *mmio = gr->mmio_list;
380
	struct gf100_gr_chan *chan;
381
	struct nvkm_device *device = gr->base.engine.subdev.device;
382 383
	int ret, i;

384 385 386 387 388
	if (!(chan = kzalloc(sizeof(*chan), GFP_KERNEL)))
		return -ENOMEM;
	nvkm_object_ctor(&gf100_gr_chan, oclass, &chan->object);
	chan->gr = gr;
	*pobject = &chan->object;
389

390 391 392 393
	/* allocate memory for a "mmio list" buffer that's used by the HUB
	 * fuc to modify some per-context register settings on first load
	 * of the context.
	 */
394 395
	ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 0x1000, 0x100,
			      false, &chan->mmio);
396 397 398
	if (ret)
		return ret;

399
	ret = nvkm_vm_get(fifoch->vm, 0x1000, 12, NV_MEM_ACCESS_RW |
400
			  NV_MEM_ACCESS_SYS, &chan->mmio_vma);
401 402 403
	if (ret)
		return ret;

404 405
	nvkm_memory_map(chan->mmio, &chan->mmio_vma, 0);

406
	/* allocate buffers referenced by mmio list */
B
Ben Skeggs 已提交
407
	for (i = 0; data->size && i < ARRAY_SIZE(gr->mmio_data); i++) {
408 409 410
		ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST,
				      data->size, data->align, false,
				      &chan->data[i].mem);
411 412
		if (ret)
			return ret;
413

414 415 416
		ret = nvkm_vm_get(fifoch->vm,
				  nvkm_memory_size(chan->data[i].mem), 12,
				  data->access, &chan->data[i].vma);
417 418
		if (ret)
			return ret;
419

420
		nvkm_memory_map(chan->data[i].mem, &chan->data[i].vma, 0);
421
		data++;
422 423
	}

424
	/* finally, fill in the mmio list and point the context at it */
425
	nvkm_kmap(chan->mmio);
B
Ben Skeggs 已提交
426
	for (i = 0; mmio->addr && i < ARRAY_SIZE(gr->mmio_list); i++) {
427 428
		u32 addr = mmio->addr;
		u32 data = mmio->data;
429

430
		if (mmio->buffer >= 0) {
431
			u64 info = chan->data[mmio->buffer].vma.offset;
432 433
			data |= info >> mmio->shift;
		}
434

435 436
		nvkm_wo32(chan->mmio, chan->mmio_nr++ * 4, addr);
		nvkm_wo32(chan->mmio, chan->mmio_nr++ * 4, data);
437 438
		mmio++;
	}
439
	nvkm_done(chan->mmio);
440
	return 0;
441 442
}

443
/*******************************************************************************
444
 * PGRAPH register lists
445 446
 ******************************************************************************/

447 448
const struct gf100_gr_init
gf100_gr_init_main_0[] = {
449 450 451 452 453 454 455 456 457 458 459 460 461 462
	{ 0x400080,   1, 0x04, 0x003083c2 },
	{ 0x400088,   1, 0x04, 0x00006fe7 },
	{ 0x40008c,   1, 0x04, 0x00000000 },
	{ 0x400090,   1, 0x04, 0x00000030 },
	{ 0x40013c,   1, 0x04, 0x013901f7 },
	{ 0x400140,   1, 0x04, 0x00000100 },
	{ 0x400144,   1, 0x04, 0x00000000 },
	{ 0x400148,   1, 0x04, 0x00000110 },
	{ 0x400138,   1, 0x04, 0x00000000 },
	{ 0x400130,   2, 0x04, 0x00000000 },
	{ 0x400124,   1, 0x04, 0x00000002 },
	{}
};

463 464
const struct gf100_gr_init
gf100_gr_init_fe_0[] = {
465 466 467 468 469
	{ 0x40415c,   1, 0x04, 0x00000000 },
	{ 0x404170,   1, 0x04, 0x00000000 },
	{}
};

470 471
const struct gf100_gr_init
gf100_gr_init_pri_0[] = {
472 473 474 475
	{ 0x404488,   2, 0x04, 0x00000000 },
	{}
};

476 477
const struct gf100_gr_init
gf100_gr_init_rstr2d_0[] = {
478 479 480 481
	{ 0x407808,   1, 0x04, 0x00000000 },
	{}
};

482 483
const struct gf100_gr_init
gf100_gr_init_pd_0[] = {
484 485 486 487
	{ 0x406024,   1, 0x04, 0x00000000 },
	{}
};

488 489
const struct gf100_gr_init
gf100_gr_init_ds_0[] = {
490 491 492 493 494 495
	{ 0x405844,   1, 0x04, 0x00ffffff },
	{ 0x405850,   1, 0x04, 0x00000000 },
	{ 0x405908,   1, 0x04, 0x00000000 },
	{}
};

496 497
const struct gf100_gr_init
gf100_gr_init_scc_0[] = {
498 499 500 501
	{ 0x40803c,   1, 0x04, 0x00000000 },
	{}
};

502 503
const struct gf100_gr_init
gf100_gr_init_prop_0[] = {
504
	{ 0x4184a0,   1, 0x04, 0x00000000 },
505 506 507
	{}
};

508 509
const struct gf100_gr_init
gf100_gr_init_gpc_unk_0[] = {
510 511 512 513
	{ 0x418604,   1, 0x04, 0x00000000 },
	{ 0x418680,   1, 0x04, 0x00000000 },
	{ 0x418714,   1, 0x04, 0x80000000 },
	{ 0x418384,   1, 0x04, 0x00000000 },
514 515 516
	{}
};

517 518
const struct gf100_gr_init
gf100_gr_init_setup_0[] = {
519
	{ 0x418814,   3, 0x04, 0x00000000 },
520 521 522
	{}
};

523 524
const struct gf100_gr_init
gf100_gr_init_crstr_0[] = {
525
	{ 0x418b04,   1, 0x04, 0x00000000 },
526 527 528
	{}
};

529 530
const struct gf100_gr_init
gf100_gr_init_setup_1[] = {
531 532 533 534
	{ 0x4188c8,   1, 0x04, 0x80000000 },
	{ 0x4188cc,   1, 0x04, 0x00000000 },
	{ 0x4188d0,   1, 0x04, 0x00010000 },
	{ 0x4188d4,   1, 0x04, 0x00000001 },
535 536 537
	{}
};

538 539
const struct gf100_gr_init
gf100_gr_init_zcull_0[] = {
540 541 542 543 544
	{ 0x418910,   1, 0x04, 0x00010001 },
	{ 0x418914,   1, 0x04, 0x00000301 },
	{ 0x418918,   1, 0x04, 0x00800000 },
	{ 0x418980,   1, 0x04, 0x77777770 },
	{ 0x418984,   3, 0x04, 0x77777777 },
545 546 547
	{}
};

548 549
const struct gf100_gr_init
gf100_gr_init_gpm_0[] = {
550 551
	{ 0x418c04,   1, 0x04, 0x00000000 },
	{ 0x418c88,   1, 0x04, 0x00000000 },
552 553 554
	{}
};

555 556
const struct gf100_gr_init
gf100_gr_init_gpc_unk_1[] = {
557 558 559 560
	{ 0x418d00,   1, 0x04, 0x00000000 },
	{ 0x418f08,   1, 0x04, 0x00000000 },
	{ 0x418e00,   1, 0x04, 0x00000050 },
	{ 0x418e08,   1, 0x04, 0x00000000 },
561 562 563
	{}
};

564 565
const struct gf100_gr_init
gf100_gr_init_gcc_0[] = {
566 567 568 569 570
	{ 0x41900c,   1, 0x04, 0x00000000 },
	{ 0x419018,   1, 0x04, 0x00000000 },
	{}
};

571 572
const struct gf100_gr_init
gf100_gr_init_tpccs_0[] = {
573 574
	{ 0x419d08,   2, 0x04, 0x00000000 },
	{ 0x419d10,   1, 0x04, 0x00000014 },
575 576 577
	{}
};

578 579
const struct gf100_gr_init
gf100_gr_init_tex_0[] = {
580 581 582
	{ 0x419ab0,   1, 0x04, 0x00000000 },
	{ 0x419ab8,   1, 0x04, 0x000000e7 },
	{ 0x419abc,   2, 0x04, 0x00000000 },
583 584 585
	{}
};

586 587
const struct gf100_gr_init
gf100_gr_init_pe_0[] = {
588 589 590 591
	{ 0x41980c,   3, 0x04, 0x00000000 },
	{ 0x419844,   1, 0x04, 0x00000000 },
	{ 0x41984c,   1, 0x04, 0x00005bc5 },
	{ 0x419850,   4, 0x04, 0x00000000 },
592 593 594
	{}
};

595 596
const struct gf100_gr_init
gf100_gr_init_l1c_0[] = {
597 598 599 600 601 602
	{ 0x419c98,   1, 0x04, 0x00000000 },
	{ 0x419ca8,   1, 0x04, 0x80000000 },
	{ 0x419cb4,   1, 0x04, 0x00000000 },
	{ 0x419cb8,   1, 0x04, 0x00008bf4 },
	{ 0x419cbc,   1, 0x04, 0x28137606 },
	{ 0x419cc0,   2, 0x04, 0x00000000 },
603 604 605
	{}
};

606 607
const struct gf100_gr_init
gf100_gr_init_wwdx_0[] = {
608 609
	{ 0x419bd4,   1, 0x04, 0x00800000 },
	{ 0x419bdc,   1, 0x04, 0x00000000 },
610 611 612
	{}
};

613 614
const struct gf100_gr_init
gf100_gr_init_tpccs_1[] = {
615
	{ 0x419d2c,   1, 0x04, 0x00000000 },
616 617 618
	{}
};

619 620
const struct gf100_gr_init
gf100_gr_init_mpc_0[] = {
621
	{ 0x419c0c,   1, 0x04, 0x00000000 },
622 623 624
	{}
};

625 626
static const struct gf100_gr_init
gf100_gr_init_sm_0[] = {
627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642
	{ 0x419e00,   1, 0x04, 0x00000000 },
	{ 0x419ea0,   1, 0x04, 0x00000000 },
	{ 0x419ea4,   1, 0x04, 0x00000100 },
	{ 0x419ea8,   1, 0x04, 0x00001100 },
	{ 0x419eac,   1, 0x04, 0x11100702 },
	{ 0x419eb0,   1, 0x04, 0x00000003 },
	{ 0x419eb4,   4, 0x04, 0x00000000 },
	{ 0x419ec8,   1, 0x04, 0x06060618 },
	{ 0x419ed0,   1, 0x04, 0x0eff0e38 },
	{ 0x419ed4,   1, 0x04, 0x011104f1 },
	{ 0x419edc,   1, 0x04, 0x00000000 },
	{ 0x419f00,   1, 0x04, 0x00000000 },
	{ 0x419f2c,   1, 0x04, 0x00000000 },
	{}
};

643 644
const struct gf100_gr_init
gf100_gr_init_be_0[] = {
645 646 647 648 649 650 651 652 653 654
	{ 0x40880c,   1, 0x04, 0x00000000 },
	{ 0x408910,   9, 0x04, 0x00000000 },
	{ 0x408950,   1, 0x04, 0x00000000 },
	{ 0x408954,   1, 0x04, 0x0000ffff },
	{ 0x408984,   1, 0x04, 0x00000000 },
	{ 0x408988,   1, 0x04, 0x08040201 },
	{ 0x40898c,   1, 0x04, 0x80402010 },
	{}
};

655 656
const struct gf100_gr_init
gf100_gr_init_fe_1[] = {
657 658 659 660
	{ 0x4040f0,   1, 0x04, 0x00000000 },
	{}
};

661 662
const struct gf100_gr_init
gf100_gr_init_pe_1[] = {
663 664 665 666
	{ 0x419880,   1, 0x04, 0x00000002 },
	{}
};

667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
static const struct gf100_gr_pack
gf100_gr_pack_mmio[] = {
	{ gf100_gr_init_main_0 },
	{ gf100_gr_init_fe_0 },
	{ gf100_gr_init_pri_0 },
	{ gf100_gr_init_rstr2d_0 },
	{ gf100_gr_init_pd_0 },
	{ gf100_gr_init_ds_0 },
	{ gf100_gr_init_scc_0 },
	{ gf100_gr_init_prop_0 },
	{ gf100_gr_init_gpc_unk_0 },
	{ gf100_gr_init_setup_0 },
	{ gf100_gr_init_crstr_0 },
	{ gf100_gr_init_setup_1 },
	{ gf100_gr_init_zcull_0 },
	{ gf100_gr_init_gpm_0 },
	{ gf100_gr_init_gpc_unk_1 },
	{ gf100_gr_init_gcc_0 },
	{ gf100_gr_init_tpccs_0 },
	{ gf100_gr_init_tex_0 },
	{ gf100_gr_init_pe_0 },
	{ gf100_gr_init_l1c_0 },
	{ gf100_gr_init_wwdx_0 },
	{ gf100_gr_init_tpccs_1 },
	{ gf100_gr_init_mpc_0 },
	{ gf100_gr_init_sm_0 },
	{ gf100_gr_init_be_0 },
	{ gf100_gr_init_fe_1 },
	{ gf100_gr_init_pe_1 },
M
Maarten Lankhorst 已提交
696 697 698
	{}
};

699 700 701 702
/*******************************************************************************
 * PGRAPH engine/subdev functions
 ******************************************************************************/

703
void
B
Ben Skeggs 已提交
704
gf100_gr_zbc_init(struct gf100_gr *gr)
705 706 707 708 709 710 711 712 713
{
	const u32  zero[] = { 0x00000000, 0x00000000, 0x00000000, 0x00000000,
			      0x00000000, 0x00000000, 0x00000000, 0x00000000 };
	const u32   one[] = { 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000,
			      0xffffffff, 0xffffffff, 0xffffffff, 0xffffffff };
	const u32 f32_0[] = { 0x00000000, 0x00000000, 0x00000000, 0x00000000,
			      0x00000000, 0x00000000, 0x00000000, 0x00000000 };
	const u32 f32_1[] = { 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000,
			      0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000 };
714
	struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
715 716
	int index;

B
Ben Skeggs 已提交
717 718 719 720 721 722 723
	if (!gr->zbc_color[0].format) {
		gf100_gr_zbc_color_get(gr, 1,  & zero[0],   &zero[4]);
		gf100_gr_zbc_color_get(gr, 2,  &  one[0],    &one[4]);
		gf100_gr_zbc_color_get(gr, 4,  &f32_0[0],  &f32_0[4]);
		gf100_gr_zbc_color_get(gr, 4,  &f32_1[0],  &f32_1[4]);
		gf100_gr_zbc_depth_get(gr, 1, 0x00000000, 0x00000000);
		gf100_gr_zbc_depth_get(gr, 1, 0x3f800000, 0x3f800000);
724 725 726
	}

	for (index = ltc->zbc_min; index <= ltc->zbc_max; index++)
B
Ben Skeggs 已提交
727
		gf100_gr_zbc_clear_color(gr, index);
728
	for (index = ltc->zbc_min; index <= ltc->zbc_max; index++)
B
Ben Skeggs 已提交
729
		gf100_gr_zbc_clear_depth(gr, index);
730 731
}

732 733 734 735 736 737
/**
 * Wait until GR goes idle. GR is considered idle if it is disabled by the
 * MC (0x200) register, or GR is not busy and a context switch is not in
 * progress.
 */
int
B
Ben Skeggs 已提交
738
gf100_gr_wait_idle(struct gf100_gr *gr)
739
{
740 741
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
742 743 744 745 746 747 748 749
	unsigned long end_jiffies = jiffies + msecs_to_jiffies(2000);
	bool gr_enabled, ctxsw_active, gr_busy;

	do {
		/*
		 * required to make sure FIFO_ENGINE_STATUS (0x2640) is
		 * up-to-date
		 */
750
		nvkm_rd32(device, 0x400700);
751

752 753 754
		gr_enabled = nvkm_rd32(device, 0x200) & 0x1000;
		ctxsw_active = nvkm_rd32(device, 0x2640) & 0x8000;
		gr_busy = nvkm_rd32(device, 0x40060c) & 0x1;
755 756 757 758 759

		if (!gr_enabled || (!gr_busy && !ctxsw_active))
			return 0;
	} while (time_before(jiffies, end_jiffies));

760 761 762
	nvkm_error(subdev,
		   "wait for idle timeout (en: %d, ctxsw: %d, busy: %d)\n",
		   gr_enabled, ctxsw_active, gr_busy);
763 764 765
	return -EAGAIN;
}

766
void
B
Ben Skeggs 已提交
767
gf100_gr_mmio(struct gf100_gr *gr, const struct gf100_gr_pack *p)
768
{
769
	struct nvkm_device *device = gr->base.engine.subdev.device;
770 771
	const struct gf100_gr_pack *pack;
	const struct gf100_gr_init *init;
772 773 774 775 776

	pack_for_each_init(init, pack, p) {
		u32 next = init->addr + init->count * init->pitch;
		u32 addr = init->addr;
		while (addr < next) {
777
			nvkm_wr32(device, addr, init->data);
778 779 780
			addr += init->pitch;
		}
	}
781 782 783
}

void
B
Ben Skeggs 已提交
784
gf100_gr_icmd(struct gf100_gr *gr, const struct gf100_gr_pack *p)
785
{
786
	struct nvkm_device *device = gr->base.engine.subdev.device;
787 788
	const struct gf100_gr_pack *pack;
	const struct gf100_gr_init *init;
789
	u32 data = 0;
790

791
	nvkm_wr32(device, 0x400208, 0x80000000);
792 793 794 795 796 797

	pack_for_each_init(init, pack, p) {
		u32 next = init->addr + init->count * init->pitch;
		u32 addr = init->addr;

		if ((pack == p && init == p->init) || data != init->data) {
798
			nvkm_wr32(device, 0x400204, init->data);
799 800
			data = init->data;
		}
801

802
		while (addr < next) {
803
			nvkm_wr32(device, 0x400200, addr);
804 805 806 807 808
			/**
			 * Wait for GR to go idle after submitting a
			 * GO_IDLE bundle
			 */
			if ((addr & 0xffff) == 0xe100)
B
Ben Skeggs 已提交
809
				gf100_gr_wait_idle(gr);
810 811 812 813
			nvkm_msec(device, 2000,
				if (!(nvkm_rd32(device, 0x400700) & 0x00000004))
					break;
			);
814 815 816
			addr += init->pitch;
		}
	}
817

818
	nvkm_wr32(device, 0x400208, 0x00000000);
819 820 821
}

void
B
Ben Skeggs 已提交
822
gf100_gr_mthd(struct gf100_gr *gr, const struct gf100_gr_pack *p)
823
{
824
	struct nvkm_device *device = gr->base.engine.subdev.device;
825 826
	const struct gf100_gr_pack *pack;
	const struct gf100_gr_init *init;
827
	u32 data = 0;
828

829 830 831 832 833 834
	pack_for_each_init(init, pack, p) {
		u32 ctrl = 0x80000000 | pack->type;
		u32 next = init->addr + init->count * init->pitch;
		u32 addr = init->addr;

		if ((pack == p && init == p->init) || data != init->data) {
835
			nvkm_wr32(device, 0x40448c, init->data);
836 837 838 839
			data = init->data;
		}

		while (addr < next) {
840
			nvkm_wr32(device, 0x404488, ctrl | (addr << 14));
841
			addr += init->pitch;
842 843 844 845 846
		}
	}
}

u64
847
gf100_gr_units(struct nvkm_gr *base)
848
{
849
	struct gf100_gr *gr = gf100_gr(base);
850 851
	u64 cfg;

B
Ben Skeggs 已提交
852 853 854
	cfg  = (u32)gr->gpc_nr;
	cfg |= (u32)gr->tpc_total << 8;
	cfg |= (u64)gr->rop_nr << 32;
855 856

	return cfg;
857 858
}

859 860 861 862 863 864 865 866 867 868 869 870
static const struct nvkm_bitfield gk104_sked_error[] = {
	{ 0x00000080, "CONSTANT_BUFFER_SIZE" },
	{ 0x00000200, "LOCAL_MEMORY_SIZE_POS" },
	{ 0x00000400, "LOCAL_MEMORY_SIZE_NEG" },
	{ 0x00000800, "WARP_CSTACK_SIZE" },
	{ 0x00001000, "TOTAL_TEMP_SIZE" },
	{ 0x00002000, "REGISTER_COUNT" },
	{ 0x00040000, "TOTAL_THREADS" },
	{ 0x00100000, "PROGRAM_OFFSET" },
	{ 0x00200000, "SHARED_MEMORY_SIZE" },
	{ 0x02000000, "SHARED_CONFIG_TOO_SMALL" },
	{ 0x04000000, "TOTAL_REGISTER_COUNT" },
871 872 873
	{}
};

874 875 876 877 878 879 880
static const struct nvkm_bitfield gf100_gpc_rop_error[] = {
	{ 0x00000002, "RT_PITCH_OVERRUN" },
	{ 0x00000010, "RT_WIDTH_OVERRUN" },
	{ 0x00000020, "RT_HEIGHT_OVERRUN" },
	{ 0x00000080, "ZETA_STORAGE_TYPE_MISMATCH" },
	{ 0x00000100, "RT_STORAGE_TYPE_MISMATCH" },
	{ 0x00000400, "RT_LINEAR_MISMATCH" },
881 882 883
	{}
};

884
static void
B
Ben Skeggs 已提交
885
gf100_gr_trap_gpc_rop(struct gf100_gr *gr, int gpc)
886
{
887 888 889
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
	char error[128];
890
	u32 trap[4];
891

892
	trap[0] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0420)) & 0x3fffffff;
893 894 895
	trap[1] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0434));
	trap[2] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0438));
	trap[3] = nvkm_rd32(device, GPC_UNIT(gpc, 0x043c));
896

897
	nvkm_snprintbf(error, sizeof(error), gf100_gpc_rop_error, trap[0]);
898

899 900 901 902
	nvkm_error(subdev, "GPC%d/PROP trap: %08x [%s] x = %u, y = %u, "
			   "format = %x, storage type = %x\n",
		   gpc, trap[0], error, trap[1] & 0xffff, trap[1] >> 16,
		   (trap[2] >> 8) & 0x3f, trap[3] & 0xff);
903
	nvkm_wr32(device, GPC_UNIT(gpc, 0x0420), 0xc0000000);
904 905
}

906
static const struct nvkm_enum gf100_mp_warp_error[] = {
907 908 909 910 911 912 913 914
	{ 0x00, "NO_ERROR" },
	{ 0x01, "STACK_MISMATCH" },
	{ 0x05, "MISALIGNED_PC" },
	{ 0x08, "MISALIGNED_GPR" },
	{ 0x09, "INVALID_OPCODE" },
	{ 0x0d, "GPR_OUT_OF_BOUNDS" },
	{ 0x0e, "MEM_OUT_OF_BOUNDS" },
	{ 0x0f, "UNALIGNED_MEM_ACCESS" },
915
	{ 0x10, "INVALID_ADDR_SPACE" },
916 917 918 919
	{ 0x11, "INVALID_PARAM" },
	{}
};

920
static const struct nvkm_bitfield gf100_mp_global_error[] = {
921 922 923 924 925 926
	{ 0x00000004, "MULTIPLE_WARP_ERRORS" },
	{ 0x00000008, "OUT_OF_STACK_SPACE" },
	{}
};

static void
B
Ben Skeggs 已提交
927
gf100_gr_trap_mp(struct gf100_gr *gr, int gpc, int tpc)
928
{
929 930
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
931 932
	u32 werr = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x648));
	u32 gerr = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x650));
933 934
	const struct nvkm_enum *warp;
	char glob[128];
935

936 937 938 939 940 941
	nvkm_snprintbf(glob, sizeof(glob), gf100_mp_global_error, gerr);
	warp = nvkm_enum_find(gf100_mp_warp_error, werr & 0xffff);

	nvkm_error(subdev, "GPC%i/TPC%i/MP trap: "
			   "global %08x [%s] warp %04x [%s]\n",
		   gpc, tpc, gerr, glob, werr, warp ? warp->name : "");
942

943 944
	nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x648), 0x00000000);
	nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x650), gerr);
945 946
}

947
static void
B
Ben Skeggs 已提交
948
gf100_gr_trap_tpc(struct gf100_gr *gr, int gpc, int tpc)
949
{
950 951
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
952
	u32 stat = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0508));
953 954

	if (stat & 0x00000001) {
955
		u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0224));
956
		nvkm_error(subdev, "GPC%d/TPC%d/TEX: %08x\n", gpc, tpc, trap);
957
		nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x0224), 0xc0000000);
958 959 960 961
		stat &= ~0x00000001;
	}

	if (stat & 0x00000002) {
B
Ben Skeggs 已提交
962
		gf100_gr_trap_mp(gr, gpc, tpc);
963 964 965 966
		stat &= ~0x00000002;
	}

	if (stat & 0x00000004) {
967
		u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0084));
968
		nvkm_error(subdev, "GPC%d/TPC%d/POLY: %08x\n", gpc, tpc, trap);
969
		nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x0084), 0xc0000000);
970 971 972 973
		stat &= ~0x00000004;
	}

	if (stat & 0x00000008) {
974
		u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x048c));
975
		nvkm_error(subdev, "GPC%d/TPC%d/L1C: %08x\n", gpc, tpc, trap);
976
		nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x048c), 0xc0000000);
977 978 979 980
		stat &= ~0x00000008;
	}

	if (stat) {
981
		nvkm_error(subdev, "GPC%d/TPC%d/%08x: unknown\n", gpc, tpc, stat);
982 983 984 985
	}
}

static void
B
Ben Skeggs 已提交
986
gf100_gr_trap_gpc(struct gf100_gr *gr, int gpc)
987
{
988 989
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
990
	u32 stat = nvkm_rd32(device, GPC_UNIT(gpc, 0x2c90));
991 992 993
	int tpc;

	if (stat & 0x00000001) {
B
Ben Skeggs 已提交
994
		gf100_gr_trap_gpc_rop(gr, gpc);
995 996 997 998
		stat &= ~0x00000001;
	}

	if (stat & 0x00000002) {
999
		u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x0900));
1000
		nvkm_error(subdev, "GPC%d/ZCULL: %08x\n", gpc, trap);
1001
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0900), 0xc0000000);
1002 1003 1004 1005
		stat &= ~0x00000002;
	}

	if (stat & 0x00000004) {
1006
		u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x1028));
1007
		nvkm_error(subdev, "GPC%d/CCACHE: %08x\n", gpc, trap);
1008
		nvkm_wr32(device, GPC_UNIT(gpc, 0x1028), 0xc0000000);
1009 1010 1011 1012
		stat &= ~0x00000004;
	}

	if (stat & 0x00000008) {
1013
		u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x0824));
1014
		nvkm_error(subdev, "GPC%d/ESETUP: %08x\n", gpc, trap);
1015
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0824), 0xc0000000);
1016 1017 1018
		stat &= ~0x00000009;
	}

B
Ben Skeggs 已提交
1019
	for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++) {
1020 1021
		u32 mask = 0x00010000 << tpc;
		if (stat & mask) {
B
Ben Skeggs 已提交
1022
			gf100_gr_trap_tpc(gr, gpc, tpc);
1023
			nvkm_wr32(device, GPC_UNIT(gpc, 0x2c90), mask);
1024 1025 1026 1027 1028
			stat &= ~mask;
		}
	}

	if (stat) {
1029
		nvkm_error(subdev, "GPC%d/%08x: unknown\n", gpc, stat);
1030 1031 1032 1033
	}
}

static void
B
Ben Skeggs 已提交
1034
gf100_gr_trap_intr(struct gf100_gr *gr)
1035
{
1036 1037
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
1038
	u32 trap = nvkm_rd32(device, 0x400108);
1039
	int rop, gpc;
1040 1041

	if (trap & 0x00000001) {
1042
		u32 stat = nvkm_rd32(device, 0x404000);
1043
		nvkm_error(subdev, "DISPATCH %08x\n", stat);
1044 1045
		nvkm_wr32(device, 0x404000, 0xc0000000);
		nvkm_wr32(device, 0x400108, 0x00000001);
1046 1047 1048 1049
		trap &= ~0x00000001;
	}

	if (trap & 0x00000002) {
1050
		u32 stat = nvkm_rd32(device, 0x404600);
1051
		nvkm_error(subdev, "M2MF %08x\n", stat);
1052 1053
		nvkm_wr32(device, 0x404600, 0xc0000000);
		nvkm_wr32(device, 0x400108, 0x00000002);
1054 1055 1056 1057
		trap &= ~0x00000002;
	}

	if (trap & 0x00000008) {
1058
		u32 stat = nvkm_rd32(device, 0x408030);
1059
		nvkm_error(subdev, "CCACHE %08x\n", stat);
1060 1061
		nvkm_wr32(device, 0x408030, 0xc0000000);
		nvkm_wr32(device, 0x400108, 0x00000008);
1062 1063 1064 1065
		trap &= ~0x00000008;
	}

	if (trap & 0x00000010) {
1066
		u32 stat = nvkm_rd32(device, 0x405840);
1067
		nvkm_error(subdev, "SHADER %08x\n", stat);
1068 1069
		nvkm_wr32(device, 0x405840, 0xc0000000);
		nvkm_wr32(device, 0x400108, 0x00000010);
1070 1071 1072 1073
		trap &= ~0x00000010;
	}

	if (trap & 0x00000040) {
1074
		u32 stat = nvkm_rd32(device, 0x40601c);
1075
		nvkm_error(subdev, "UNK6 %08x\n", stat);
1076 1077
		nvkm_wr32(device, 0x40601c, 0xc0000000);
		nvkm_wr32(device, 0x400108, 0x00000040);
1078 1079 1080 1081
		trap &= ~0x00000040;
	}

	if (trap & 0x00000080) {
1082
		u32 stat = nvkm_rd32(device, 0x404490);
1083
		nvkm_error(subdev, "MACRO %08x\n", stat);
1084 1085
		nvkm_wr32(device, 0x404490, 0xc0000000);
		nvkm_wr32(device, 0x400108, 0x00000080);
1086 1087 1088
		trap &= ~0x00000080;
	}

1089
	if (trap & 0x00000100) {
1090 1091
		u32 stat = nvkm_rd32(device, 0x407020) & 0x3fffffff;
		char sked[128];
1092

1093 1094
		nvkm_snprintbf(sked, sizeof(sked), gk104_sked_error, stat);
		nvkm_error(subdev, "SKED: %08x [%s]\n", stat, sked);
1095

1096
		if (stat)
1097 1098
			nvkm_wr32(device, 0x407020, 0x40000000);
		nvkm_wr32(device, 0x400108, 0x00000100);
1099 1100 1101
		trap &= ~0x00000100;
	}

1102
	if (trap & 0x01000000) {
1103
		u32 stat = nvkm_rd32(device, 0x400118);
B
Ben Skeggs 已提交
1104
		for (gpc = 0; stat && gpc < gr->gpc_nr; gpc++) {
1105 1106
			u32 mask = 0x00000001 << gpc;
			if (stat & mask) {
B
Ben Skeggs 已提交
1107
				gf100_gr_trap_gpc(gr, gpc);
1108
				nvkm_wr32(device, 0x400118, mask);
1109 1110 1111
				stat &= ~mask;
			}
		}
1112
		nvkm_wr32(device, 0x400108, 0x01000000);
1113 1114 1115 1116
		trap &= ~0x01000000;
	}

	if (trap & 0x02000000) {
B
Ben Skeggs 已提交
1117
		for (rop = 0; rop < gr->rop_nr; rop++) {
1118 1119
			u32 statz = nvkm_rd32(device, ROP_UNIT(rop, 0x070));
			u32 statc = nvkm_rd32(device, ROP_UNIT(rop, 0x144));
1120
			nvkm_error(subdev, "ROP%d %08x %08x\n",
1121
				 rop, statz, statc);
1122 1123
			nvkm_wr32(device, ROP_UNIT(rop, 0x070), 0xc0000000);
			nvkm_wr32(device, ROP_UNIT(rop, 0x144), 0xc0000000);
1124
		}
1125
		nvkm_wr32(device, 0x400108, 0x02000000);
1126 1127 1128 1129
		trap &= ~0x02000000;
	}

	if (trap) {
1130
		nvkm_error(subdev, "TRAP UNHANDLED %08x\n", trap);
1131
		nvkm_wr32(device, 0x400108, trap);
1132 1133 1134
	}
}

1135
static void
B
Ben Skeggs 已提交
1136
gf100_gr_ctxctl_debug_unit(struct gf100_gr *gr, u32 base)
1137
{
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
	nvkm_error(subdev, "%06x - done %08x\n", base,
		   nvkm_rd32(device, base + 0x400));
	nvkm_error(subdev, "%06x - stat %08x %08x %08x %08x\n", base,
		   nvkm_rd32(device, base + 0x800),
		   nvkm_rd32(device, base + 0x804),
		   nvkm_rd32(device, base + 0x808),
		   nvkm_rd32(device, base + 0x80c));
	nvkm_error(subdev, "%06x - stat %08x %08x %08x %08x\n", base,
		   nvkm_rd32(device, base + 0x810),
		   nvkm_rd32(device, base + 0x814),
		   nvkm_rd32(device, base + 0x818),
		   nvkm_rd32(device, base + 0x81c));
1152 1153 1154
}

void
B
Ben Skeggs 已提交
1155
gf100_gr_ctxctl_debug(struct gf100_gr *gr)
1156
{
1157 1158
	struct nvkm_device *device = gr->base.engine.subdev.device;
	u32 gpcnr = nvkm_rd32(device, 0x409604) & 0xffff;
1159 1160
	u32 gpc;

B
Ben Skeggs 已提交
1161
	gf100_gr_ctxctl_debug_unit(gr, 0x409000);
1162
	for (gpc = 0; gpc < gpcnr; gpc++)
B
Ben Skeggs 已提交
1163
		gf100_gr_ctxctl_debug_unit(gr, 0x502000 + (gpc * 0x8000));
1164 1165 1166
}

static void
B
Ben Skeggs 已提交
1167
gf100_gr_ctxctl_isr(struct gf100_gr *gr)
1168
{
1169 1170
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
1171
	u32 stat = nvkm_rd32(device, 0x409c18);
1172

1173
	if (stat & 0x00000001) {
1174
		u32 code = nvkm_rd32(device, 0x409814);
1175
		if (code == E_BAD_FWMTHD) {
1176 1177
			u32 class = nvkm_rd32(device, 0x409808);
			u32  addr = nvkm_rd32(device, 0x40980c);
1178 1179
			u32  subc = (addr & 0x00070000) >> 16;
			u32  mthd = (addr & 0x00003ffc);
1180
			u32  data = nvkm_rd32(device, 0x409810);
1181

1182 1183 1184
			nvkm_error(subdev, "FECS MTHD subc %d class %04x "
					   "mthd %04x data %08x\n",
				   subc, class, mthd, data);
1185

1186
			nvkm_wr32(device, 0x409c20, 0x00000001);
1187 1188
			stat &= ~0x00000001;
		} else {
1189
			nvkm_error(subdev, "FECS ucode error %d\n", code);
1190 1191
		}
	}
1192

1193
	if (stat & 0x00080000) {
1194
		nvkm_error(subdev, "FECS watchdog timeout\n");
B
Ben Skeggs 已提交
1195
		gf100_gr_ctxctl_debug(gr);
1196
		nvkm_wr32(device, 0x409c20, 0x00080000);
1197 1198 1199 1200
		stat &= ~0x00080000;
	}

	if (stat) {
1201
		nvkm_error(subdev, "FECS %08x\n", stat);
B
Ben Skeggs 已提交
1202
		gf100_gr_ctxctl_debug(gr);
1203
		nvkm_wr32(device, 0x409c20, stat);
1204
	}
1205 1206
}

1207
static void
1208
gf100_gr_intr(struct nvkm_gr *base)
1209
{
1210 1211 1212
	struct gf100_gr *gr = gf100_gr(base);
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
1213 1214
	struct nvkm_fifo_chan *chan;
	unsigned long flags;
1215 1216 1217
	u64 inst = nvkm_rd32(device, 0x409b00) & 0x0fffffff;
	u32 stat = nvkm_rd32(device, 0x400100);
	u32 addr = nvkm_rd32(device, 0x400704);
1218 1219
	u32 mthd = (addr & 0x00003ffc);
	u32 subc = (addr & 0x00070000) >> 16;
1220 1221
	u32 data = nvkm_rd32(device, 0x400708);
	u32 code = nvkm_rd32(device, 0x400110);
1222
	u32 class;
1223 1224
	const char *name = "unknown";
	int chid = -1;
1225

1226
	chan = nvkm_fifo_chan_inst(device->fifo, (u64)inst << 12, &flags);
1227 1228 1229 1230
	if (chan) {
		name = chan->object.client->name;
		chid = chan->chid;
	}
1231

1232
	if (device->card_type < NV_E0 || subc < 4)
1233
		class = nvkm_rd32(device, 0x404200 + (subc * 4));
1234 1235 1236
	else
		class = 0x0000;

1237 1238 1239 1240 1241
	if (stat & 0x00000001) {
		/*
		 * notifier interrupt, only needed for cyclestats
		 * can be safely ignored
		 */
1242
		nvkm_wr32(device, 0x400100, 0x00000001);
1243 1244 1245
		stat &= ~0x00000001;
	}

1246
	if (stat & 0x00000010) {
1247
		if (!gf100_gr_mthd_sw(device, class, mthd, data)) {
1248 1249
			nvkm_error(subdev, "ILLEGAL_MTHD ch %d [%010llx %s] "
				   "subc %d class %04x mthd %04x data %08x\n",
1250 1251
				   chid, inst << 12, name, subc,
				   class, mthd, data);
1252
		}
1253
		nvkm_wr32(device, 0x400100, 0x00000010);
1254 1255 1256 1257
		stat &= ~0x00000010;
	}

	if (stat & 0x00000020) {
1258 1259
		nvkm_error(subdev, "ILLEGAL_CLASS ch %d [%010llx %s] "
			   "subc %d class %04x mthd %04x data %08x\n",
1260
			   chid, inst << 12, name, subc, class, mthd, data);
1261
		nvkm_wr32(device, 0x400100, 0x00000020);
1262 1263 1264 1265
		stat &= ~0x00000020;
	}

	if (stat & 0x00100000) {
1266 1267 1268 1269 1270
		const struct nvkm_enum *en =
			nvkm_enum_find(nv50_data_error_names, code);
		nvkm_error(subdev, "DATA_ERROR %08x [%s] ch %d [%010llx %s] "
				   "subc %d class %04x mthd %04x data %08x\n",
			   code, en ? en->name : "", chid, inst << 12,
1271
			   name, subc, class, mthd, data);
1272
		nvkm_wr32(device, 0x400100, 0x00100000);
1273 1274 1275 1276
		stat &= ~0x00100000;
	}

	if (stat & 0x00200000) {
1277
		nvkm_error(subdev, "TRAP ch %d [%010llx %s]\n",
1278
			   chid, inst << 12, name);
B
Ben Skeggs 已提交
1279
		gf100_gr_trap_intr(gr);
1280
		nvkm_wr32(device, 0x400100, 0x00200000);
1281 1282 1283 1284
		stat &= ~0x00200000;
	}

	if (stat & 0x00080000) {
B
Ben Skeggs 已提交
1285
		gf100_gr_ctxctl_isr(gr);
1286
		nvkm_wr32(device, 0x400100, 0x00080000);
1287 1288 1289 1290
		stat &= ~0x00080000;
	}

	if (stat) {
1291
		nvkm_error(subdev, "intr %08x\n", stat);
1292
		nvkm_wr32(device, 0x400100, stat);
1293 1294
	}

1295
	nvkm_wr32(device, 0x400500, 0x00010001);
1296
	nvkm_fifo_chan_put(device->fifo, flags, &chan);
1297 1298
}

1299
void
B
Ben Skeggs 已提交
1300
gf100_gr_init_fw(struct gf100_gr *gr, u32 fuc_base,
1301
		 struct gf100_gr_fuc *code, struct gf100_gr_fuc *data)
1302
{
1303
	struct nvkm_device *device = gr->base.engine.subdev.device;
1304
	int i;
1305

1306
	nvkm_wr32(device, fuc_base + 0x01c0, 0x01000000);
1307
	for (i = 0; i < data->size / 4; i++)
1308
		nvkm_wr32(device, fuc_base + 0x01c4, data->data[i]);
1309

1310
	nvkm_wr32(device, fuc_base + 0x0180, 0x01000000);
1311 1312
	for (i = 0; i < code->size / 4; i++) {
		if ((i & 0x3f) == 0)
1313 1314
			nvkm_wr32(device, fuc_base + 0x0188, i >> 6);
		nvkm_wr32(device, fuc_base + 0x0184, code->data[i]);
1315
	}
1316 1317 1318

	/* code must be padded to 0x40 words */
	for (; i & 0x3f; i++)
1319
		nvkm_wr32(device, fuc_base + 0x0184, 0);
1320 1321
}

1322
static void
B
Ben Skeggs 已提交
1323
gf100_gr_init_csdata(struct gf100_gr *gr,
1324 1325
		     const struct gf100_gr_pack *pack,
		     u32 falcon, u32 starstar, u32 base)
1326
{
1327
	struct nvkm_device *device = gr->base.engine.subdev.device;
1328 1329
	const struct gf100_gr_pack *iter;
	const struct gf100_gr_init *init;
1330
	u32 addr = ~0, prev = ~0, xfer = 0;
1331 1332
	u32 star, temp;

1333 1334 1335
	nvkm_wr32(device, falcon + 0x01c0, 0x02000000 + starstar);
	star = nvkm_rd32(device, falcon + 0x01c4);
	temp = nvkm_rd32(device, falcon + 0x01c4);
1336 1337
	if (temp > star)
		star = temp;
1338
	nvkm_wr32(device, falcon + 0x01c0, 0x01000000 + star);
1339

1340 1341 1342 1343 1344 1345 1346
	pack_for_each_init(init, iter, pack) {
		u32 head = init->addr - base;
		u32 tail = head + init->count * init->pitch;
		while (head < tail) {
			if (head != prev + 4 || xfer >= 32) {
				if (xfer) {
					u32 data = ((--xfer << 26) | addr);
1347
					nvkm_wr32(device, falcon + 0x01c4, data);
1348 1349 1350 1351
					star += 4;
				}
				addr = head;
				xfer = 0;
1352
			}
1353 1354 1355
			prev = head;
			xfer = xfer + 1;
			head = head + init->pitch;
1356
		}
1357
	}
1358

1359 1360 1361
	nvkm_wr32(device, falcon + 0x01c4, (--xfer << 26) | addr);
	nvkm_wr32(device, falcon + 0x01c0, 0x01000004 + starstar);
	nvkm_wr32(device, falcon + 0x01c4, star + 4);
1362 1363
}

1364
int
B
Ben Skeggs 已提交
1365
gf100_gr_init_ctxctl(struct gf100_gr *gr)
1366
{
1367
	const struct gf100_grctx_func *grctx = gr->func->grctx;
1368 1369
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
1370
	int i;
1371

B
Ben Skeggs 已提交
1372
	if (gr->firmware) {
1373
		/* load fuc microcode */
1374
		nvkm_mc_unk260(device->mc, 0);
1375 1376
		gf100_gr_init_fw(gr, 0x409000, &gr->fuc409c, &gr->fuc409d);
		gf100_gr_init_fw(gr, 0x41a000, &gr->fuc41ac, &gr->fuc41ad);
1377
		nvkm_mc_unk260(device->mc, 1);
1378

1379
		/* start both of them running */
1380 1381 1382 1383 1384
		nvkm_wr32(device, 0x409840, 0xffffffff);
		nvkm_wr32(device, 0x41a10c, 0x00000000);
		nvkm_wr32(device, 0x40910c, 0x00000000);
		nvkm_wr32(device, 0x41a100, 0x00000002);
		nvkm_wr32(device, 0x409100, 0x00000002);
1385 1386 1387 1388 1389
		if (nvkm_msec(device, 2000,
			if (nvkm_rd32(device, 0x409800) & 0x00000001)
				break;
		) < 0)
			return -EBUSY;
B
Ben Skeggs 已提交
1390

1391 1392 1393
		nvkm_wr32(device, 0x409840, 0xffffffff);
		nvkm_wr32(device, 0x409500, 0x7fffffff);
		nvkm_wr32(device, 0x409504, 0x00000021);
B
Ben Skeggs 已提交
1394

1395 1396 1397
		nvkm_wr32(device, 0x409840, 0xffffffff);
		nvkm_wr32(device, 0x409500, 0x00000000);
		nvkm_wr32(device, 0x409504, 0x00000010);
1398 1399 1400 1401
		if (nvkm_msec(device, 2000,
			if ((gr->size = nvkm_rd32(device, 0x409800)))
				break;
		) < 0)
1402
			return -EBUSY;
1403

1404 1405 1406
		nvkm_wr32(device, 0x409840, 0xffffffff);
		nvkm_wr32(device, 0x409500, 0x00000000);
		nvkm_wr32(device, 0x409504, 0x00000016);
1407 1408 1409 1410
		if (nvkm_msec(device, 2000,
			if (nvkm_rd32(device, 0x409800))
				break;
		) < 0)
1411 1412
			return -EBUSY;

1413 1414 1415
		nvkm_wr32(device, 0x409840, 0xffffffff);
		nvkm_wr32(device, 0x409500, 0x00000000);
		nvkm_wr32(device, 0x409504, 0x00000025);
1416 1417 1418 1419
		if (nvkm_msec(device, 2000,
			if (nvkm_rd32(device, 0x409800))
				break;
		) < 0)
1420 1421
			return -EBUSY;

1422
		if (device->chipset >= 0xe0) {
1423 1424 1425
			nvkm_wr32(device, 0x409800, 0x00000000);
			nvkm_wr32(device, 0x409500, 0x00000001);
			nvkm_wr32(device, 0x409504, 0x00000030);
1426 1427 1428 1429
			if (nvkm_msec(device, 2000,
				if (nvkm_rd32(device, 0x409800))
					break;
			) < 0)
1430 1431
				return -EBUSY;

1432 1433 1434 1435
			nvkm_wr32(device, 0x409810, 0xb00095c8);
			nvkm_wr32(device, 0x409800, 0x00000000);
			nvkm_wr32(device, 0x409500, 0x00000001);
			nvkm_wr32(device, 0x409504, 0x00000031);
1436 1437 1438 1439
			if (nvkm_msec(device, 2000,
				if (nvkm_rd32(device, 0x409800))
					break;
			) < 0)
1440 1441
				return -EBUSY;

1442 1443 1444 1445
			nvkm_wr32(device, 0x409810, 0x00080420);
			nvkm_wr32(device, 0x409800, 0x00000000);
			nvkm_wr32(device, 0x409500, 0x00000001);
			nvkm_wr32(device, 0x409504, 0x00000032);
1446 1447 1448 1449
			if (nvkm_msec(device, 2000,
				if (nvkm_rd32(device, 0x409800))
					break;
			) < 0)
1450 1451
				return -EBUSY;

1452 1453 1454
			nvkm_wr32(device, 0x409614, 0x00000070);
			nvkm_wr32(device, 0x409614, 0x00000770);
			nvkm_wr32(device, 0x40802c, 0x00000001);
1455 1456
		}

B
Ben Skeggs 已提交
1457 1458
		if (gr->data == NULL) {
			int ret = gf100_grctx_generate(gr);
1459
			if (ret) {
1460
				nvkm_error(subdev, "failed to construct context\n");
1461 1462 1463 1464 1465
				return ret;
			}
		}

		return 0;
1466
	} else
1467
	if (!gr->func->fecs.ucode) {
1468
		return -ENOSYS;
1469
	}
1470

1471
	/* load HUB microcode */
1472
	nvkm_mc_unk260(device->mc, 0);
1473
	nvkm_wr32(device, 0x4091c0, 0x01000000);
1474 1475
	for (i = 0; i < gr->func->fecs.ucode->data.size / 4; i++)
		nvkm_wr32(device, 0x4091c4, gr->func->fecs.ucode->data.data[i]);
1476

1477
	nvkm_wr32(device, 0x409180, 0x01000000);
1478
	for (i = 0; i < gr->func->fecs.ucode->code.size / 4; i++) {
1479
		if ((i & 0x3f) == 0)
1480
			nvkm_wr32(device, 0x409188, i >> 6);
1481
		nvkm_wr32(device, 0x409184, gr->func->fecs.ucode->code.data[i]);
1482 1483 1484
	}

	/* load GPC microcode */
1485
	nvkm_wr32(device, 0x41a1c0, 0x01000000);
1486 1487
	for (i = 0; i < gr->func->gpccs.ucode->data.size / 4; i++)
		nvkm_wr32(device, 0x41a1c4, gr->func->gpccs.ucode->data.data[i]);
1488

1489
	nvkm_wr32(device, 0x41a180, 0x01000000);
1490
	for (i = 0; i < gr->func->gpccs.ucode->code.size / 4; i++) {
1491
		if ((i & 0x3f) == 0)
1492
			nvkm_wr32(device, 0x41a188, i >> 6);
1493
		nvkm_wr32(device, 0x41a184, gr->func->gpccs.ucode->code.data[i]);
1494
	}
1495
	nvkm_mc_unk260(device->mc, 1);
1496

1497
	/* load register lists */
1498 1499 1500 1501
	gf100_gr_init_csdata(gr, grctx->hub, 0x409000, 0x000, 0x000000);
	gf100_gr_init_csdata(gr, grctx->gpc, 0x41a000, 0x000, 0x418000);
	gf100_gr_init_csdata(gr, grctx->tpc, 0x41a000, 0x004, 0x419800);
	gf100_gr_init_csdata(gr, grctx->ppc, 0x41a000, 0x008, 0x41be00);
1502

1503
	/* start HUB ucode running, it'll init the GPCs */
1504 1505
	nvkm_wr32(device, 0x40910c, 0x00000000);
	nvkm_wr32(device, 0x409100, 0x00000002);
1506 1507 1508 1509
	if (nvkm_msec(device, 2000,
		if (nvkm_rd32(device, 0x409800) & 0x80000000)
			break;
	) < 0) {
B
Ben Skeggs 已提交
1510
		gf100_gr_ctxctl_debug(gr);
1511 1512 1513
		return -EBUSY;
	}

1514
	gr->size = nvkm_rd32(device, 0x409804);
B
Ben Skeggs 已提交
1515 1516
	if (gr->data == NULL) {
		int ret = gf100_grctx_generate(gr);
1517
		if (ret) {
1518
			nvkm_error(subdev, "failed to construct context\n");
1519 1520
			return ret;
		}
1521 1522 1523
	}

	return 0;
1524 1525
}

1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
static int
gf100_gr_oneinit(struct nvkm_gr *base)
{
	struct gf100_gr *gr = gf100_gr(base);
	struct nvkm_device *device = gr->base.engine.subdev.device;
	int ret, i, j;

	nvkm_pmu_pgob(device->pmu, false);

	ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 0x1000, 256, false,
			      &gr->unk4188b4);
	if (ret)
		return ret;

	ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 0x1000, 256, false,
			      &gr->unk4188b8);
	if (ret)
		return ret;

	nvkm_kmap(gr->unk4188b4);
	for (i = 0; i < 0x1000; i += 4)
		nvkm_wo32(gr->unk4188b4, i, 0x00000010);
	nvkm_done(gr->unk4188b4);

	nvkm_kmap(gr->unk4188b8);
	for (i = 0; i < 0x1000; i += 4)
		nvkm_wo32(gr->unk4188b8, i, 0x00000010);
	nvkm_done(gr->unk4188b8);

	gr->rop_nr = (nvkm_rd32(device, 0x409604) & 0x001f0000) >> 16;
	gr->gpc_nr =  nvkm_rd32(device, 0x409604) & 0x0000001f;
	for (i = 0; i < gr->gpc_nr; i++) {
		gr->tpc_nr[i]  = nvkm_rd32(device, GPC_UNIT(i, 0x2608));
		gr->tpc_total += gr->tpc_nr[i];
		gr->ppc_nr[i]  = gr->func->ppc_nr;
		for (j = 0; j < gr->ppc_nr[i]; j++) {
			u8 mask = nvkm_rd32(device, GPC_UNIT(i, 0x0c30 + (j * 4)));
1563 1564
			if (mask)
				gr->ppc_mask[i] |= (1 << j);
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
			gr->ppc_tpc_nr[i][j] = hweight8(mask);
		}
	}

	/*XXX: these need figuring out... though it might not even matter */
	switch (device->chipset) {
	case 0xc0:
		if (gr->tpc_total == 11) { /* 465, 3/4/4/0, 4 */
			gr->magic_not_rop_nr = 0x07;
		} else
		if (gr->tpc_total == 14) { /* 470, 3/3/4/4, 5 */
			gr->magic_not_rop_nr = 0x05;
		} else
		if (gr->tpc_total == 15) { /* 480, 3/4/4/4, 6 */
			gr->magic_not_rop_nr = 0x06;
		}
		break;
	case 0xc3: /* 450, 4/0/0/0, 2 */
		gr->magic_not_rop_nr = 0x03;
		break;
	case 0xc4: /* 460, 3/4/0/0, 4 */
		gr->magic_not_rop_nr = 0x01;
		break;
	case 0xc1: /* 2/0/0/0, 1 */
		gr->magic_not_rop_nr = 0x01;
		break;
	case 0xc8: /* 4/4/3/4, 5 */
		gr->magic_not_rop_nr = 0x06;
		break;
	case 0xce: /* 4/4/0/0, 4 */
		gr->magic_not_rop_nr = 0x03;
		break;
	case 0xcf: /* 4/0/0/0, 3 */
		gr->magic_not_rop_nr = 0x03;
		break;
	case 0xd7:
	case 0xd9: /* 1/0/0/0, 1 */
	case 0xea: /* gk20a */
	case 0x12b: /* gm20b */
		gr->magic_not_rop_nr = 0x01;
		break;
	}

	return 0;
}

int
gf100_gr_init_(struct nvkm_gr *base)
{
	struct gf100_gr *gr = gf100_gr(base);
	nvkm_pmu_pgob(gr->base.engine.subdev.device->pmu, false);
	return gr->func->init(gr);
}

void
gf100_gr_dtor_fw(struct gf100_gr_fuc *fuc)
{
	kfree(fuc->data);
	fuc->data = NULL;
}

void *
gf100_gr_dtor(struct nvkm_gr *base)
{
	struct gf100_gr *gr = gf100_gr(base);

	if (gr->func->dtor)
		gr->func->dtor(gr);
	kfree(gr->data);

	gf100_gr_dtor_fw(&gr->fuc409c);
	gf100_gr_dtor_fw(&gr->fuc409d);
	gf100_gr_dtor_fw(&gr->fuc41ac);
	gf100_gr_dtor_fw(&gr->fuc41ad);

	nvkm_memory_del(&gr->unk4188b8);
	nvkm_memory_del(&gr->unk4188b4);
	return gr;
}

static const struct nvkm_gr_func
gf100_gr_ = {
	.dtor = gf100_gr_dtor,
	.oneinit = gf100_gr_oneinit,
	.init = gf100_gr_init_,
	.intr = gf100_gr_intr,
	.units = gf100_gr_units,
	.chan_new = gf100_gr_chan_new,
	.object_get = gf100_gr_object_get,
};

int
gf100_gr_ctor_fw(struct gf100_gr *gr, const char *fwname,
		 struct gf100_gr_fuc *fuc)
{
	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
	const struct firmware *fw;
	char f[64];
	char cname[16];
	int ret;
	int i;

	/* Convert device name to lowercase */
	strncpy(cname, device->chip->name, sizeof(cname));
	cname[sizeof(cname) - 1] = '\0';
	i = strlen(cname);
	while (i) {
		--i;
		cname[i] = tolower(cname[i]);
	}

	snprintf(f, sizeof(f), "nvidia/%s/%s.bin", cname, fwname);
1678
	ret = request_firmware(&fw, f, device->dev);
1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	if (ret) {
		nvkm_error(subdev, "failed to load %s\n", fwname);
		return ret;
	}

	fuc->size = fw->size;
	fuc->data = kmemdup(fw->data, fuc->size, GFP_KERNEL);
	release_firmware(fw);
	return (fuc->data != NULL) ? 0 : -ENOMEM;
}

int
gf100_gr_ctor(const struct gf100_gr_func *func, struct nvkm_device *device,
	      int index, struct gf100_gr *gr)
{
	int ret;

	gr->func = func;
	gr->firmware = nvkm_boolopt(device->cfgopt, "NvGrUseFW",
				    func->fecs.ucode == NULL);

	ret = nvkm_gr_ctor(&gf100_gr_, device, index, 0x08001000,
			   gr->firmware || func->fecs.ucode != NULL,
			   &gr->base);
	if (ret)
		return ret;

	if (gr->firmware) {
		nvkm_info(&gr->base.engine.subdev, "using external firmware\n");
		if (gf100_gr_ctor_fw(gr, "fecs_inst", &gr->fuc409c) ||
		    gf100_gr_ctor_fw(gr, "fecs_data", &gr->fuc409d) ||
		    gf100_gr_ctor_fw(gr, "gpccs_inst", &gr->fuc41ac) ||
		    gf100_gr_ctor_fw(gr, "gpccs_data", &gr->fuc41ad))
			return -ENODEV;
	}

	return 0;
}

1718
int
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
gf100_gr_new_(const struct gf100_gr_func *func, struct nvkm_device *device,
	      int index, struct nvkm_gr **pgr)
{
	struct gf100_gr *gr;
	if (!(gr = kzalloc(sizeof(*gr), GFP_KERNEL)))
		return -ENOMEM;
	*pgr = &gr->base;
	return gf100_gr_ctor(func, device, index, gr);
}

int
gf100_gr_init(struct gf100_gr *gr)
1731
{
1732
	struct nvkm_device *device = gr->base.engine.subdev.device;
B
Ben Skeggs 已提交
1733
	const u32 magicgpc918 = DIV_ROUND_UP(0x00800000, gr->tpc_total);
1734 1735 1736
	u32 data[TPC_MAX / 8] = {};
	u8  tpcnr[GPC_MAX];
	int gpc, tpc, rop;
1737
	int i;
1738

1739 1740 1741 1742 1743 1744
	nvkm_wr32(device, GPC_BCAST(0x0880), 0x00000000);
	nvkm_wr32(device, GPC_BCAST(0x08a4), 0x00000000);
	nvkm_wr32(device, GPC_BCAST(0x0888), 0x00000000);
	nvkm_wr32(device, GPC_BCAST(0x088c), 0x00000000);
	nvkm_wr32(device, GPC_BCAST(0x0890), 0x00000000);
	nvkm_wr32(device, GPC_BCAST(0x0894), 0x00000000);
1745 1746
	nvkm_wr32(device, GPC_BCAST(0x08b4), nvkm_memory_addr(gr->unk4188b4) >> 8);
	nvkm_wr32(device, GPC_BCAST(0x08b8), nvkm_memory_addr(gr->unk4188b8) >> 8);
1747

1748
	gf100_gr_mmio(gr, gr->func->mmio);
1749

B
Ben Skeggs 已提交
1750 1751
	memcpy(tpcnr, gr->tpc_nr, sizeof(gr->tpc_nr));
	for (i = 0, gpc = -1; i < gr->tpc_total; i++) {
1752
		do {
B
Ben Skeggs 已提交
1753
			gpc = (gpc + 1) % gr->gpc_nr;
1754
		} while (!tpcnr[gpc]);
B
Ben Skeggs 已提交
1755
		tpc = gr->tpc_nr[gpc] - tpcnr[gpc]--;
1756 1757 1758 1759

		data[i / 8] |= tpc << ((i % 8) * 4);
	}

1760 1761 1762 1763
	nvkm_wr32(device, GPC_BCAST(0x0980), data[0]);
	nvkm_wr32(device, GPC_BCAST(0x0984), data[1]);
	nvkm_wr32(device, GPC_BCAST(0x0988), data[2]);
	nvkm_wr32(device, GPC_BCAST(0x098c), data[3]);
1764

B
Ben Skeggs 已提交
1765
	for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
1766
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0914),
B
Ben Skeggs 已提交
1767
			gr->magic_not_rop_nr << 8 | gr->tpc_nr[gpc]);
1768
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0910), 0x00040000 |
B
Ben Skeggs 已提交
1769
			gr->tpc_total);
1770
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0918), magicgpc918);
1771 1772
	}

1773
	if (device->chipset != 0xd7)
1774
		nvkm_wr32(device, GPC_BCAST(0x1bd4), magicgpc918);
M
Maarten Lankhorst 已提交
1775
	else
1776
		nvkm_wr32(device, GPC_BCAST(0x3fd4), magicgpc918);
B
Ben Skeggs 已提交
1777

1778
	nvkm_wr32(device, GPC_BCAST(0x08ac), nvkm_rd32(device, 0x100800));
B
Ben Skeggs 已提交
1779

1780
	nvkm_wr32(device, 0x400500, 0x00010001);
B
Ben Skeggs 已提交
1781

1782 1783
	nvkm_wr32(device, 0x400100, 0xffffffff);
	nvkm_wr32(device, 0x40013c, 0xffffffff);
B
Ben Skeggs 已提交
1784

1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
	nvkm_wr32(device, 0x409c24, 0x000f0000);
	nvkm_wr32(device, 0x404000, 0xc0000000);
	nvkm_wr32(device, 0x404600, 0xc0000000);
	nvkm_wr32(device, 0x408030, 0xc0000000);
	nvkm_wr32(device, 0x40601c, 0xc0000000);
	nvkm_wr32(device, 0x404490, 0xc0000000);
	nvkm_wr32(device, 0x406018, 0xc0000000);
	nvkm_wr32(device, 0x405840, 0xc0000000);
	nvkm_wr32(device, 0x405844, 0x00ffffff);
	nvkm_mask(device, 0x419cc0, 0x00000008, 0x00000008);
	nvkm_mask(device, 0x419eb4, 0x00001000, 0x00001000);
B
Ben Skeggs 已提交
1796 1797

	for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
1798 1799 1800 1801
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0420), 0xc0000000);
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0900), 0xc0000000);
		nvkm_wr32(device, GPC_UNIT(gpc, 0x1028), 0xc0000000);
		nvkm_wr32(device, GPC_UNIT(gpc, 0x0824), 0xc0000000);
B
Ben Skeggs 已提交
1802
		for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++) {
1803 1804 1805 1806 1807 1808 1809
			nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x508), 0xffffffff);
			nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x50c), 0xffffffff);
			nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x224), 0xc0000000);
			nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x48c), 0xc0000000);
			nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x084), 0xc0000000);
			nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x644), 0x001ffffe);
			nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x64c), 0x0000000f);
1810
		}
1811 1812
		nvkm_wr32(device, GPC_UNIT(gpc, 0x2c90), 0xffffffff);
		nvkm_wr32(device, GPC_UNIT(gpc, 0x2c94), 0xffffffff);
1813 1814
	}

B
Ben Skeggs 已提交
1815
	for (rop = 0; rop < gr->rop_nr; rop++) {
1816 1817 1818 1819
		nvkm_wr32(device, ROP_UNIT(rop, 0x144), 0xc0000000);
		nvkm_wr32(device, ROP_UNIT(rop, 0x070), 0xc0000000);
		nvkm_wr32(device, ROP_UNIT(rop, 0x204), 0xffffffff);
		nvkm_wr32(device, ROP_UNIT(rop, 0x208), 0xffffffff);
1820
	}
1821

1822 1823 1824 1825 1826 1827
	nvkm_wr32(device, 0x400108, 0xffffffff);
	nvkm_wr32(device, 0x400138, 0xffffffff);
	nvkm_wr32(device, 0x400118, 0xffffffff);
	nvkm_wr32(device, 0x400130, 0xffffffff);
	nvkm_wr32(device, 0x40011c, 0xffffffff);
	nvkm_wr32(device, 0x400134, 0xffffffff);
1828

1829
	nvkm_wr32(device, 0x400054, 0x34ce3464);
1830

B
Ben Skeggs 已提交
1831
	gf100_gr_zbc_init(gr);
1832

B
Ben Skeggs 已提交
1833
	return gf100_gr_init_ctxctl(gr);
1834 1835
}

1836
#include "fuc/hubgf100.fuc3.h"
1837

1838 1839 1840 1841 1842 1843
struct gf100_gr_ucode
gf100_gr_fecs_ucode = {
	.code.data = gf100_grhub_code,
	.code.size = sizeof(gf100_grhub_code),
	.data.data = gf100_grhub_data,
	.data.size = sizeof(gf100_grhub_data),
1844 1845
};

1846
#include "fuc/gpcgf100.fuc3.h"
1847

1848 1849 1850 1851 1852 1853
struct gf100_gr_ucode
gf100_gr_gpccs_ucode = {
	.code.data = gf100_grgpc_code,
	.code.size = sizeof(gf100_grgpc_code),
	.data.data = gf100_grgpc_data,
	.data.size = sizeof(gf100_grgpc_data),
1854 1855
};

1856 1857
static const struct gf100_gr_func
gf100_gr = {
1858 1859 1860 1861
	.init = gf100_gr_init,
	.mmio = gf100_gr_pack_mmio,
	.fecs.ucode = &gf100_gr_fecs_ucode,
	.gpccs.ucode = &gf100_gr_gpccs_ucode,
1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
	.grctx = &gf100_grctx,
	.sclass = {
		{ -1, -1, FERMI_TWOD_A },
		{ -1, -1, FERMI_MEMORY_TO_MEMORY_FORMAT_A },
		{ -1, -1, FERMI_A, &gf100_fermi },
		{ -1, -1, FERMI_COMPUTE_A },
		{}
	}
};

1872 1873 1874 1875 1876
int
gf100_gr_new(struct nvkm_device *device, int index, struct nvkm_gr **pgr)
{
	return gf100_gr_new_(&gf100_gr, device, index, pgr);
}