intel_ringbuffer.c 32.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drv.h"
33
#include "i915_drm.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41 42 43 44
static inline int ring_space(struct intel_ring_buffer *ring)
{
	int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
	if (space < 0)
		space += ring->size;
	return space;
}

45 46 47 48 49 50 51 52 53 54 55 56 57 58
static u32 i915_gem_get_seqno(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 seqno;

	seqno = dev_priv->next_seqno;

	/* reserve 0 for non-seqno */
	if (++dev_priv->next_seqno == 0)
		dev_priv->next_seqno = 1;

	return seqno;
}

59
static int
60
render_ring_flush(struct intel_ring_buffer *ring,
61 62
		  u32	invalidate_domains,
		  u32	flush_domains)
63
{
64
	struct drm_device *dev = ring->dev;
65 66
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 cmd;
67
	int ret;
68

69 70 71 72
#if WATCH_EXEC
	DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
		  invalidate_domains, flush_domains);
#endif
73 74

	trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
				     invalidate_domains, flush_domains);

	if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
		/*
		 * read/write caches:
		 *
		 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
		 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
		 * also flushed at 2d versus 3d pipeline switches.
		 *
		 * read-only caches:
		 *
		 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
		 * MI_READ_FLUSH is set, and is always flushed on 965.
		 *
		 * I915_GEM_DOMAIN_COMMAND may not exist?
		 *
		 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
		 * invalidated when MI_EXE_FLUSH is set.
		 *
		 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
		 * invalidated with every MI_FLUSH.
		 *
		 * TLBs:
		 *
		 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
		 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
		 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
		 * are flushed at any MI_FLUSH.
		 */

		cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
		if ((invalidate_domains|flush_domains) &
		    I915_GEM_DOMAIN_RENDER)
			cmd &= ~MI_NO_WRITE_FLUSH;
110
		if (INTEL_INFO(dev)->gen < 4) {
111 112 113 114 115 116 117 118 119 120
			/*
			 * On the 965, the sampler cache always gets flushed
			 * and this bit is reserved.
			 */
			if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
				cmd |= MI_READ_FLUSH;
		}
		if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
			cmd |= MI_EXE_FLUSH;

121 122 123 124
		if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
		    (IS_G4X(dev) || IS_GEN5(dev)))
			cmd |= MI_INVALIDATE_ISP;

125 126 127
#if WATCH_EXEC
		DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
#endif
128 129 130 131 132 133 134
		ret = intel_ring_begin(ring, 2);
		if (ret)
			return ret;

		intel_ring_emit(ring, cmd);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
135
	}
136 137

	return 0;
138 139
}

140
static void ring_write_tail(struct intel_ring_buffer *ring,
141
			    u32 value)
142
{
143
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
144
	I915_WRITE_TAIL(ring, value);
145 146
}

147
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
148
{
149 150
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
151
			RING_ACTHD(ring->mmio_base) : ACTHD;
152 153 154 155

	return I915_READ(acthd_reg);
}

156
static int init_ring_common(struct intel_ring_buffer *ring)
157
{
158
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
159
	struct drm_i915_gem_object *obj = ring->obj;
160 161 162
	u32 head;

	/* Stop the ring if it's running. */
163
	I915_WRITE_CTL(ring, 0);
164
	I915_WRITE_HEAD(ring, 0);
165
	ring->write_tail(ring, 0);
166 167

	/* Initialize the ring. */
168
	I915_WRITE_START(ring, obj->gtt_offset);
169
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
170 171 172

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
173 174 175 176 177 178 179
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
180

181
		I915_WRITE_HEAD(ring, 0);
182

183 184 185 186 187 188 189 190 191
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
192 193
	}

194
	I915_WRITE_CTL(ring,
195
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
196
			| RING_REPORT_64K | RING_VALID);
197 198

	/* If the head is still not zero, the ring is dead */
199
	if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
200
	    I915_READ_START(ring) != obj->gtt_offset ||
201
	    (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
202 203 204 205 206 207 208 209
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
		return -EIO;
210 211
	}

212 213
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
214
	else {
215
		ring->head = I915_READ_HEAD(ring);
216
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
217
		ring->space = ring_space(ring);
218
	}
219

220 221 222
	return 0;
}

223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
	obj->agp_type = AGP_USER_CACHED_MEMORY;

	ret = i915_gem_object_pin(obj, 4096, true);
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
	pc->cpu_page =  kmap(obj->pages[0]);
	if (pc->cpu_page == NULL)
		goto err_unpin;

	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
	kunmap(obj->pages[0]);
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

295
static int init_render_ring(struct intel_ring_buffer *ring)
296
{
297
	struct drm_device *dev = ring->dev;
298
	struct drm_i915_private *dev_priv = dev->dev_private;
299
	int ret = init_ring_common(ring);
300

301
	if (INTEL_INFO(dev)->gen > 3) {
302
		int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
303 304 305
		if (IS_GEN6(dev))
			mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
		I915_WRITE(MI_MODE, mode);
306
	}
307

308 309 310 311 312 313 314
	if (INTEL_INFO(dev)->gen >= 6) {
	} else if (IS_GEN5(dev)) {
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

315 316 317
	return ret;
}

318 319 320 321 322 323 324 325
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	cleanup_pipe_control(ring);
}

326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399
static void
update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int id;

	/*
	 * cs -> 1 = vcs, 0 = bcs
	 * vcs -> 1 = bcs, 0 = cs,
	 * bcs -> 1 = cs, 0 = vcs.
	 */
	id = ring - dev_priv->ring;
	id += 2 - i;
	id %= 3;

	intel_ring_emit(ring,
			MI_SEMAPHORE_MBOX |
			MI_SEMAPHORE_REGISTER |
			MI_SEMAPHORE_UPDATE);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring,
			RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
}

static int
gen6_add_request(struct intel_ring_buffer *ring,
		 u32 *result)
{
	u32 seqno;
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

	seqno = i915_gem_get_seqno(ring->dev);
	update_semaphore(ring, 0, seqno);
	update_semaphore(ring, 1, seqno);

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

int
intel_ring_sync(struct intel_ring_buffer *ring,
		struct intel_ring_buffer *to,
		u32 seqno)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_SEMAPHORE_MBOX |
			MI_SEMAPHORE_REGISTER |
			intel_ring_sync_index(ring, to) << 17 |
			MI_SEMAPHORE_COMPARE);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL | 2);				\
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
pc_render_add_request(struct intel_ring_buffer *ring,
		      u32 *result)
{
	struct drm_device *dev = ring->dev;
	u32 seqno = i915_gem_get_seqno(dev);
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
			PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
			PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

459 460 461 462 463 464 465
static int
render_ring_add_request(struct intel_ring_buffer *ring,
			u32 *result)
{
	struct drm_device *dev = ring->dev;
	u32 seqno = i915_gem_get_seqno(dev);
	int ret;
466

467 468 469
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
470

471 472 473 474
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
475
	intel_ring_advance(ring);
476

477 478
	*result = seqno;
	return 0;
479 480
}

481
static u32
482
ring_get_seqno(struct intel_ring_buffer *ring)
483
{
484 485 486
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

487 488 489 490 491 492 493
static u32
pc_render_get_seqno(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525
static void
ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	dev_priv->gt_irq_mask &= ~mask;
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

static void
ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	dev_priv->gt_irq_mask |= mask;
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

static void
i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	dev_priv->irq_mask &= ~mask;
	I915_WRITE(IMR, dev_priv->irq_mask);
	POSTING_READ(IMR);
}

static void
i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	dev_priv->irq_mask |= mask;
	I915_WRITE(IMR, dev_priv->irq_mask);
	POSTING_READ(IMR);
}

526
static bool
527
render_ring_get_irq(struct intel_ring_buffer *ring)
528
{
529
	struct drm_device *dev = ring->dev;
530
	drm_i915_private_t *dev_priv = dev->dev_private;
531

532 533 534
	if (!dev->irq_enabled)
		return false;

535
	spin_lock(&ring->irq_lock);
536
	if (ring->irq_refcount++ == 0) {
537
		if (HAS_PCH_SPLIT(dev))
538 539
			ironlake_enable_irq(dev_priv,
					    GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
540 541 542
		else
			i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
	}
543
	spin_unlock(&ring->irq_lock);
544 545

	return true;
546 547
}

548
static void
549
render_ring_put_irq(struct intel_ring_buffer *ring)
550
{
551
	struct drm_device *dev = ring->dev;
552
	drm_i915_private_t *dev_priv = dev->dev_private;
553

554
	spin_lock(&ring->irq_lock);
555
	if (--ring->irq_refcount == 0) {
556
		if (HAS_PCH_SPLIT(dev))
557 558 559
			ironlake_disable_irq(dev_priv,
					     GT_USER_INTERRUPT |
					     GT_PIPE_NOTIFY);
560 561 562
		else
			i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
	}
563
	spin_unlock(&ring->irq_lock);
564 565
}

566
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
567
{
568 569 570 571 572 573
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 mmio = IS_GEN6(ring->dev) ?
		RING_HWS_PGA_GEN6(ring->mmio_base) :
		RING_HWS_PGA(ring->mmio_base);
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
574 575
}

576
static int
577 578 579
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
580
{
581 582
	int ret;

583
	if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
584
		return 0;
585

586 587 588 589 590 591 592 593
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
594 595
}

596
static int
597
ring_add_request(struct intel_ring_buffer *ring,
598
		 u32 *result)
599 600
{
	u32 seqno;
601 602 603 604 605
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
606

607
	seqno = i915_gem_get_seqno(ring->dev);
608

609 610 611 612 613
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
614 615

	DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
616 617
	*result = seqno;
	return 0;
618 619
}

620
static bool
621
ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
622
{
623
	struct drm_device *dev = ring->dev;
624
	drm_i915_private_t *dev_priv = dev->dev_private;
625

626 627 628
	if (!dev->irq_enabled)
	       return false;

629
	spin_lock(&ring->irq_lock);
630
	if (ring->irq_refcount++ == 0)
631
		ironlake_enable_irq(dev_priv, flag);
632
	spin_unlock(&ring->irq_lock);
633 634

	return true;
635
}
636

637
static void
638
ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
639
{
640
	struct drm_device *dev = ring->dev;
641
	drm_i915_private_t *dev_priv = dev->dev_private;
642

643
	spin_lock(&ring->irq_lock);
644
	if (--ring->irq_refcount == 0)
645
		ironlake_disable_irq(dev_priv, flag);
646
	spin_unlock(&ring->irq_lock);
647 648 649 650 651 652
}

static bool
gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
{
	struct drm_device *dev = ring->dev;
653
	drm_i915_private_t *dev_priv = dev->dev_private;
654 655 656 657

	if (!dev->irq_enabled)
	       return false;

658
	spin_lock(&ring->irq_lock);
659
	if (ring->irq_refcount++ == 0) {
660 661 662 663
		ring->irq_mask &= ~rflag;
		I915_WRITE_IMR(ring, ring->irq_mask);
		ironlake_enable_irq(dev_priv, gflag);
	}
664
	spin_unlock(&ring->irq_lock);
665 666 667 668 669 670 671 672

	return true;
}

static void
gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
{
	struct drm_device *dev = ring->dev;
673
	drm_i915_private_t *dev_priv = dev->dev_private;
674

675
	spin_lock(&ring->irq_lock);
676
	if (--ring->irq_refcount == 0) {
677 678 679
		ring->irq_mask |= rflag;
		I915_WRITE_IMR(ring, ring->irq_mask);
		ironlake_disable_irq(dev_priv, gflag);
680
	}
681
	spin_unlock(&ring->irq_lock);
682 683
}

684
static bool
685
bsd_ring_get_irq(struct intel_ring_buffer *ring)
686
{
687
	return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
688 689 690 691
}
static void
bsd_ring_put_irq(struct intel_ring_buffer *ring)
{
692
	ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
693 694 695
}

static int
696
ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
697
{
698
	int ret;
699

700 701 702 703
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

704
	intel_ring_emit(ring,
705
			MI_BATCH_BUFFER_START | (2 << 6) |
706
			MI_BATCH_NON_SECURE_I965);
707
	intel_ring_emit(ring, offset);
708 709
	intel_ring_advance(ring);

710 711 712
	return 0;
}

713
static int
714
render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
715
				u32 offset, u32 len)
716
{
717
	struct drm_device *dev = ring->dev;
718
	drm_i915_private_t *dev_priv = dev->dev_private;
719
	int ret;
720

721
	trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
722

723 724 725 726
	if (IS_I830(dev) || IS_845G(dev)) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
727

728 729 730 731 732 733 734 735
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, 0);
	} else {
		ret = intel_ring_begin(ring, 2);
		if (ret)
			return ret;
736

737 738 739 740 741
		if (INTEL_INFO(dev)->gen >= 4) {
			intel_ring_emit(ring,
					MI_BATCH_BUFFER_START | (2 << 6) |
					MI_BATCH_NON_SECURE_I965);
			intel_ring_emit(ring, offset);
742
		} else {
743 744 745
			intel_ring_emit(ring,
					MI_BATCH_BUFFER_START | (2 << 6));
			intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
746 747
		}
	}
748
	intel_ring_advance(ring);
749 750 751 752

	return 0;
}

753
static void cleanup_status_page(struct intel_ring_buffer *ring)
754
{
755
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
756
	struct drm_i915_gem_object *obj;
757

758 759
	obj = ring->status_page.obj;
	if (obj == NULL)
760 761
		return;

762
	kunmap(obj->pages[0]);
763
	i915_gem_object_unpin(obj);
764
	drm_gem_object_unreference(&obj->base);
765
	ring->status_page.obj = NULL;
766 767 768 769

	memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
}

770
static int init_status_page(struct intel_ring_buffer *ring)
771
{
772
	struct drm_device *dev = ring->dev;
773
	drm_i915_private_t *dev_priv = dev->dev_private;
774
	struct drm_i915_gem_object *obj;
775 776 777 778 779 780 781 782
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
783
	obj->agp_type = AGP_USER_CACHED_MEMORY;
784

785
	ret = i915_gem_object_pin(obj, 4096, true);
786 787 788 789
	if (ret != 0) {
		goto err_unref;
	}

790 791
	ring->status_page.gfx_addr = obj->gtt_offset;
	ring->status_page.page_addr = kmap(obj->pages[0]);
792
	if (ring->status_page.page_addr == NULL) {
793 794 795
		memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
		goto err_unpin;
	}
796 797
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
798

799
	intel_ring_setup_status_page(ring);
800 801
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
802 803 804 805 806 807

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
808
	drm_gem_object_unreference(&obj->base);
809
err:
810
	return ret;
811 812
}

813
int intel_init_ring_buffer(struct drm_device *dev,
814
			   struct intel_ring_buffer *ring)
815
{
816
	struct drm_i915_gem_object *obj;
817 818
	int ret;

819
	ring->dev = dev;
820 821
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
822
	INIT_LIST_HEAD(&ring->gpu_write_list);
823 824

	spin_lock_init(&ring->irq_lock);
825
	ring->irq_mask = ~0;
826

827
	if (I915_NEED_GFX_HWS(dev)) {
828
		ret = init_status_page(ring);
829 830 831
		if (ret)
			return ret;
	}
832

833
	obj = i915_gem_alloc_object(dev, ring->size);
834 835
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
836
		ret = -ENOMEM;
837
		goto err_hws;
838 839
	}

840
	ring->obj = obj;
841

842
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
843 844
	if (ret)
		goto err_unref;
845

846
	ring->map.size = ring->size;
847
	ring->map.offset = dev->agp->base + obj->gtt_offset;
848 849 850 851 852 853 854
	ring->map.type = 0;
	ring->map.flags = 0;
	ring->map.mtrr = 0;

	drm_core_ioremap_wc(&ring->map, dev);
	if (ring->map.handle == NULL) {
		DRM_ERROR("Failed to map ringbuffer.\n");
855
		ret = -EINVAL;
856
		goto err_unpin;
857 858
	}

859
	ring->virtual_start = ring->map.handle;
860
	ret = ring->init(ring);
861 862
	if (ret)
		goto err_unmap;
863

864 865 866 867 868 869 870 871
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
	if (IS_I830(ring->dev))
		ring->effective_size -= 128;

872
	return 0;
873 874 875 876 877 878

err_unmap:
	drm_core_ioremapfree(&ring->map, dev);
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
879 880
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
881
err_hws:
882
	cleanup_status_page(ring);
883
	return ret;
884 885
}

886
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
887
{
888 889 890
	struct drm_i915_private *dev_priv;
	int ret;

891
	if (ring->obj == NULL)
892 893
		return;

894 895 896 897 898
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
	ret = intel_wait_ring_buffer(ring, ring->size - 8);
	I915_WRITE_CTL(ring, 0);

899
	drm_core_ioremapfree(&ring->map, ring->dev);
900

901 902 903
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
904

Z
Zou Nan hai 已提交
905 906 907
	if (ring->cleanup)
		ring->cleanup(ring);

908
	cleanup_status_page(ring);
909 910
}

911
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
912
{
913
	unsigned int *virt;
914
	int rem = ring->size - ring->tail;
915

916
	if (ring->space < rem) {
917
		int ret = intel_wait_ring_buffer(ring, rem);
918 919 920 921
		if (ret)
			return ret;
	}

922
	virt = (unsigned int *)(ring->virtual_start + ring->tail);
923 924
	rem /= 8;
	while (rem--) {
925
		*virt++ = MI_NOOP;
926 927
		*virt++ = MI_NOOP;
	}
928

929
	ring->tail = 0;
930
	ring->space = ring_space(ring);
931 932 933 934

	return 0;
}

935
int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
936
{
937
	struct drm_device *dev = ring->dev;
938
	struct drm_i915_private *dev_priv = dev->dev_private;
939
	unsigned long end;
940 941
	u32 head;

942 943 944 945 946 947 948 949 950 951 952
	/* If the reported head position has wrapped or hasn't advanced,
	 * fallback to the slow and accurate path.
	 */
	head = intel_read_status_page(ring, 4);
	if (head > ring->head) {
		ring->head = head;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

953
	trace_i915_ring_wait_begin (dev);
954 955
	end = jiffies + 3 * HZ;
	do {
956 957
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
958
		if (ring->space >= n) {
959
			trace_i915_ring_wait_end(dev);
960 961 962 963 964 965 966 967
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
968

969
		msleep(1);
970 971
		if (atomic_read(&dev_priv->mm.wedged))
			return -EAGAIN;
972 973 974 975
	} while (!time_after(jiffies, end));
	trace_i915_ring_wait_end (dev);
	return -EBUSY;
}
976

977 978
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
979
{
980
	int n = 4*num_dwords;
981
	int ret;
982

983
	if (unlikely(ring->tail + n > ring->effective_size)) {
984 985 986 987
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}
988

989 990 991 992 993
	if (unlikely(ring->space < n)) {
		ret = intel_wait_ring_buffer(ring, n);
		if (unlikely(ret))
			return ret;
	}
994 995

	ring->space -= n;
996
	return 0;
997
}
998

999
void intel_ring_advance(struct intel_ring_buffer *ring)
1000
{
1001
	ring->tail &= ring->size - 1;
1002
	ring->write_tail(ring, ring->tail);
1003
}
1004

1005
static const struct intel_ring_buffer render_ring = {
1006
	.name			= "render ring",
1007
	.id			= RING_RENDER,
1008
	.mmio_base		= RENDER_RING_BASE,
1009 1010
	.size			= 32 * PAGE_SIZE,
	.init			= init_render_ring,
1011
	.write_tail		= ring_write_tail,
1012 1013
	.flush			= render_ring_flush,
	.add_request		= render_ring_add_request,
1014 1015 1016
	.get_seqno		= ring_get_seqno,
	.irq_get		= render_ring_get_irq,
	.irq_put		= render_ring_put_irq,
1017
	.dispatch_execbuffer	= render_ring_dispatch_execbuffer,
1018
       .cleanup			= render_ring_cleanup,
1019
};
1020 1021 1022

/* ring buffer for bit-stream decoder */

1023
static const struct intel_ring_buffer bsd_ring = {
1024
	.name                   = "bsd ring",
1025
	.id			= RING_BSD,
1026
	.mmio_base		= BSD_RING_BASE,
1027
	.size			= 32 * PAGE_SIZE,
1028
	.init			= init_ring_common,
1029
	.write_tail		= ring_write_tail,
1030
	.flush			= bsd_ring_flush,
1031
	.add_request		= ring_add_request,
1032 1033 1034
	.get_seqno		= ring_get_seqno,
	.irq_get		= bsd_ring_get_irq,
	.irq_put		= bsd_ring_put_irq,
1035
	.dispatch_execbuffer	= ring_dispatch_execbuffer,
1036
};
1037

1038

1039
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1040
				     u32 value)
1041
{
1042
       drm_i915_private_t *dev_priv = ring->dev->dev_private;
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054

       /* Every tail move must follow the sequence below */
       I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
       I915_WRITE(GEN6_BSD_RNCID, 0x0);

       if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
                               GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
                       50))
               DRM_ERROR("timed out waiting for IDLE Indicator\n");

1055
       I915_WRITE_TAIL(ring, value);
1056 1057 1058 1059 1060
       I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
}

1061 1062 1063
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate_domains,
			   u32 flush_domains)
1064
{
1065 1066
	int ret;

1067
	if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
1068
		return 0;
1069

1070 1071 1072 1073 1074 1075 1076 1077 1078 1079
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH_DW);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);
	return 0;
1080 1081 1082
}

static int
1083
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1084
			      u32 offset, u32 len)
1085
{
1086
       int ret;
1087

1088 1089 1090 1091
       ret = intel_ring_begin(ring, 2);
       if (ret)
	       return ret;

1092
       intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
1093
       /* bit0-7 is the length on GEN6+ */
1094
       intel_ring_emit(ring, offset);
1095
       intel_ring_advance(ring);
1096

1097 1098 1099
       return 0;
}

1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
static bool
gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
{
	return gen6_ring_get_irq(ring,
				 GT_USER_INTERRUPT,
				 GEN6_RENDER_USER_INTERRUPT);
}

static void
gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
{
	return gen6_ring_put_irq(ring,
				 GT_USER_INTERRUPT,
				 GEN6_RENDER_USER_INTERRUPT);
}

1116
static bool
1117 1118
gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
{
1119 1120 1121
	return gen6_ring_get_irq(ring,
				 GT_GEN6_BSD_USER_INTERRUPT,
				 GEN6_BSD_USER_INTERRUPT);
1122 1123 1124 1125 1126
}

static void
gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
{
1127 1128 1129
	return gen6_ring_put_irq(ring,
				 GT_GEN6_BSD_USER_INTERRUPT,
				 GEN6_BSD_USER_INTERRUPT);
1130 1131
}

1132
/* ring buffer for Video Codec for Gen6+ */
1133
static const struct intel_ring_buffer gen6_bsd_ring = {
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
	.name			= "gen6 bsd ring",
	.id			= RING_BSD,
	.mmio_base		= GEN6_BSD_RING_BASE,
	.size			= 32 * PAGE_SIZE,
	.init			= init_ring_common,
	.write_tail		= gen6_bsd_ring_write_tail,
	.flush			= gen6_ring_flush,
	.add_request		= gen6_add_request,
	.get_seqno		= ring_get_seqno,
	.irq_get		= gen6_bsd_ring_get_irq,
	.irq_put		= gen6_bsd_ring_put_irq,
	.dispatch_execbuffer	= gen6_ring_dispatch_execbuffer,
1146 1147 1148 1149
};

/* Blitter support (SandyBridge+) */

1150
static bool
1151
blt_ring_get_irq(struct intel_ring_buffer *ring)
1152
{
1153 1154 1155
	return gen6_ring_get_irq(ring,
				 GT_BLT_USER_INTERRUPT,
				 GEN6_BLITTER_USER_INTERRUPT);
1156
}
1157

1158
static void
1159
blt_ring_put_irq(struct intel_ring_buffer *ring)
1160
{
1161 1162 1163
	gen6_ring_put_irq(ring,
			  GT_BLT_USER_INTERRUPT,
			  GEN6_BLITTER_USER_INTERRUPT);
1164 1165
}

Z
Zou Nan hai 已提交
1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184

/* Workaround for some stepping of SNB,
 * each time when BLT engine ring tail moved,
 * the first command in the ring to be parsed
 * should be MI_BATCH_BUFFER_START
 */
#define NEED_BLT_WORKAROUND(dev) \
	(IS_GEN6(dev) && (dev->pdev->revision < 8))

static inline struct drm_i915_gem_object *
to_blt_workaround(struct intel_ring_buffer *ring)
{
	return ring->private;
}

static int blt_ring_init(struct intel_ring_buffer *ring)
{
	if (NEED_BLT_WORKAROUND(ring->dev)) {
		struct drm_i915_gem_object *obj;
1185
		u32 *ptr;
Z
Zou Nan hai 已提交
1186 1187
		int ret;

1188
		obj = i915_gem_alloc_object(ring->dev, 4096);
Z
Zou Nan hai 已提交
1189 1190 1191
		if (obj == NULL)
			return -ENOMEM;

1192
		ret = i915_gem_object_pin(obj, 4096, true);
Z
Zou Nan hai 已提交
1193 1194 1195 1196 1197 1198
		if (ret) {
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ptr = kmap(obj->pages[0]);
1199 1200
		*ptr++ = MI_BATCH_BUFFER_END;
		*ptr++ = MI_NOOP;
Z
Zou Nan hai 已提交
1201 1202
		kunmap(obj->pages[0]);

1203
		ret = i915_gem_object_set_to_gtt_domain(obj, false);
Z
Zou Nan hai 已提交
1204
		if (ret) {
1205
			i915_gem_object_unpin(obj);
Z
Zou Nan hai 已提交
1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->private = obj;
	}

	return init_ring_common(ring);
}

static int blt_ring_begin(struct intel_ring_buffer *ring,
			  int num_dwords)
{
	if (ring->private) {
		int ret = intel_ring_begin(ring, num_dwords+2);
		if (ret)
			return ret;

		intel_ring_emit(ring, MI_BATCH_BUFFER_START);
		intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);

		return 0;
	} else
		return intel_ring_begin(ring, 4);
}

1232
static int blt_ring_flush(struct intel_ring_buffer *ring,
Z
Zou Nan hai 已提交
1233 1234 1235
			   u32 invalidate_domains,
			   u32 flush_domains)
{
1236 1237
	int ret;

1238
	if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
1239
		return 0;
1240

1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
	ret = blt_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH_DW);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);
	return 0;
Z
Zou Nan hai 已提交
1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
}

static void blt_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	i915_gem_object_unpin(ring->private);
	drm_gem_object_unreference(ring->private);
	ring->private = NULL;
}

1263 1264 1265 1266 1267
static const struct intel_ring_buffer gen6_blt_ring = {
       .name			= "blt ring",
       .id			= RING_BLT,
       .mmio_base		= BLT_RING_BASE,
       .size			= 32 * PAGE_SIZE,
Z
Zou Nan hai 已提交
1268
       .init			= blt_ring_init,
1269
       .write_tail		= ring_write_tail,
Z
Zou Nan hai 已提交
1270
       .flush			= blt_ring_flush,
1271 1272 1273 1274
       .add_request		= gen6_add_request,
       .get_seqno		= ring_get_seqno,
       .irq_get			= blt_ring_get_irq,
       .irq_put			= blt_ring_put_irq,
1275
       .dispatch_execbuffer	= gen6_ring_dispatch_execbuffer,
Z
Zou Nan hai 已提交
1276
       .cleanup			= blt_ring_cleanup,
1277 1278
};

1279 1280 1281
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1282
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1283

1284 1285 1286
	*ring = render_ring;
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1287 1288
		ring->irq_get = gen6_render_ring_get_irq;
		ring->irq_put = gen6_render_ring_put_irq;
1289 1290 1291
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
		ring->get_seqno = pc_render_get_seqno;
1292
	}
1293 1294

	if (!I915_NEED_GFX_HWS(dev)) {
1295 1296
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
		memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1297 1298
	}

1299
	return intel_init_ring_buffer(dev, ring);
1300 1301
}

1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];

	*ring = render_ring;
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
		ring->irq_get = gen6_render_ring_get_irq;
		ring->irq_put = gen6_render_ring_put_irq;
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
		ring->get_seqno = pc_render_get_seqno;
	}

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	INIT_LIST_HEAD(&ring->gpu_write_list);

	ring->size = size;
	ring->effective_size = ring->size;
	if (IS_I830(ring->dev))
		ring->effective_size -= 128;

	ring->map.offset = start;
	ring->map.size = size;
	ring->map.type = 0;
	ring->map.flags = 0;
	ring->map.mtrr = 0;

	drm_core_ioremap_wc(&ring->map, dev);
	if (ring->map.handle == NULL) {
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

	ring->virtual_start = (void __force __iomem *)ring->map.handle;
	return 0;
}

1344 1345 1346
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1347
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1348

1349
	if (IS_GEN6(dev))
1350
		*ring = gen6_bsd_ring;
1351
	else
1352
		*ring = bsd_ring;
1353

1354
	return intel_init_ring_buffer(dev, ring);
1355
}
1356 1357 1358 1359

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1360
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1361

1362
	*ring = gen6_blt_ring;
1363

1364
	return intel_init_ring_buffer(dev, ring);
1365
}