i2c-bfin-twi.c 19.4 KB
Newer Older
1
/*
2
 * Blackfin On-Chip Two Wire Interface Driver
3
 *
4
 * Copyright 2005-2007 Analog Devices Inc.
5
 *
6
 * Enter bugs at http://blackfin.uclinux.org/
7
 *
8
 * Licensed under the GPL-2 or later.
9 10 11 12 13 14
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/i2c.h>
15
#include <linux/slab.h>
16
#include <linux/io.h>
17 18 19 20 21 22 23 24
#include <linux/mm.h>
#include <linux/timer.h>
#include <linux/spinlock.h>
#include <linux/completion.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>

#include <asm/blackfin.h>
25
#include <asm/portmux.h>
26 27 28 29 30
#include <asm/irq.h>

#define POLL_TIMEOUT       (2 * HZ)

/* SMBus mode*/
31 32 33 34
#define TWI_I2C_MODE_STANDARD		1
#define TWI_I2C_MODE_STANDARDSUB	2
#define TWI_I2C_MODE_COMBINED		3
#define TWI_I2C_MODE_REPEAT		4
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50

struct bfin_twi_iface {
	int			irq;
	spinlock_t		lock;
	char			read_write;
	u8			command;
	u8			*transPtr;
	int			readNum;
	int			writeNum;
	int			cur_mode;
	int			manual_stop;
	int			result;
	int			timeout_count;
	struct timer_list	timeout_timer;
	struct i2c_adapter	adap;
	struct completion	complete;
51 52 53
	struct i2c_msg 		*pmsg;
	int			msg_num;
	int			cur_msg;
54 55
	u16			saved_clkdiv;
	u16			saved_control;
56
	void __iomem		*regs_base;
57 58
};

59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81

#define DEFINE_TWI_REG(reg, off) \
static inline u16 read_##reg(struct bfin_twi_iface *iface) \
	{ return bfin_read16(iface->regs_base + (off)); } \
static inline void write_##reg(struct bfin_twi_iface *iface, u16 v) \
	{ bfin_write16(iface->regs_base + (off), v); }

DEFINE_TWI_REG(CLKDIV, 0x00)
DEFINE_TWI_REG(CONTROL, 0x04)
DEFINE_TWI_REG(SLAVE_CTL, 0x08)
DEFINE_TWI_REG(SLAVE_STAT, 0x0C)
DEFINE_TWI_REG(SLAVE_ADDR, 0x10)
DEFINE_TWI_REG(MASTER_CTL, 0x14)
DEFINE_TWI_REG(MASTER_STAT, 0x18)
DEFINE_TWI_REG(MASTER_ADDR, 0x1C)
DEFINE_TWI_REG(INT_STAT, 0x20)
DEFINE_TWI_REG(INT_MASK, 0x24)
DEFINE_TWI_REG(FIFO_CTL, 0x28)
DEFINE_TWI_REG(FIFO_STAT, 0x2C)
DEFINE_TWI_REG(XMT_DATA8, 0x80)
DEFINE_TWI_REG(XMT_DATA16, 0x84)
DEFINE_TWI_REG(RCV_DATA8, 0x88)
DEFINE_TWI_REG(RCV_DATA16, 0x8C)
82

83 84 85 86 87
static const u16 pin_req[2][3] = {
	{P_TWI0_SCL, P_TWI0_SDA, 0},
	{P_TWI1_SCL, P_TWI1_SDA, 0},
};

88 89
static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface)
{
90 91
	unsigned short twi_int_status = read_INT_STAT(iface);
	unsigned short mast_stat = read_MASTER_STAT(iface);
92 93 94 95

	if (twi_int_status & XMTSERV) {
		/* Transmit next data */
		if (iface->writeNum > 0) {
96
			write_XMT_DATA8(iface, *(iface->transPtr++));
97 98 99 100 101
			iface->writeNum--;
		}
		/* start receive immediately after complete sending in
		 * combine mode.
		 */
102
		else if (iface->cur_mode == TWI_I2C_MODE_COMBINED)
103 104
			write_MASTER_CTL(iface,
				read_MASTER_CTL(iface) | MDIR | RSTART);
105
		else if (iface->manual_stop)
106 107
			write_MASTER_CTL(iface,
				read_MASTER_CTL(iface) | STOP);
108
		else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
109 110 111 112 113 114 115 116
		         iface->cur_msg + 1 < iface->msg_num) {
			if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
				write_MASTER_CTL(iface,
					read_MASTER_CTL(iface) | RSTART | MDIR);
			else
				write_MASTER_CTL(iface,
					(read_MASTER_CTL(iface) | RSTART) & ~MDIR);
		}
117 118
		SSYNC();
		/* Clear status */
119
		write_INT_STAT(iface, XMTSERV);
120 121 122 123 124
		SSYNC();
	}
	if (twi_int_status & RCVSERV) {
		if (iface->readNum > 0) {
			/* Receive next data */
125
			*(iface->transPtr) = read_RCV_DATA8(iface);
126 127 128 129 130 131 132 133 134 135 136 137 138 139
			if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
				/* Change combine mode into sub mode after
				 * read first data.
				 */
				iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
				/* Get read number from first byte in block
				 * combine mode.
				 */
				if (iface->readNum == 1 && iface->manual_stop)
					iface->readNum = *iface->transPtr + 1;
			}
			iface->transPtr++;
			iface->readNum--;
		} else if (iface->manual_stop) {
140 141
			write_MASTER_CTL(iface,
				read_MASTER_CTL(iface) | STOP);
142
			SSYNC();
143
		} else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
144 145 146 147 148 149 150
		           iface->cur_msg + 1 < iface->msg_num) {
			if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
				write_MASTER_CTL(iface,
					read_MASTER_CTL(iface) | RSTART | MDIR);
			else
				write_MASTER_CTL(iface,
					(read_MASTER_CTL(iface) | RSTART) & ~MDIR);
151
			SSYNC();
152 153
		}
		/* Clear interrupt source */
154
		write_INT_STAT(iface, RCVSERV);
155 156 157
		SSYNC();
	}
	if (twi_int_status & MERR) {
158 159 160 161
		write_INT_STAT(iface, MERR);
		write_INT_MASK(iface, 0);
		write_MASTER_STAT(iface, 0x3e);
		write_MASTER_CTL(iface, 0);
162
		SSYNC();
163
		iface->result = -EIO;
164 165 166 167
		/* if both err and complete int stats are set, return proper
		 * results.
		 */
		if (twi_int_status & MCOMP) {
168 169 170
			write_INT_STAT(iface, MCOMP);
			write_INT_MASK(iface, 0);
			write_MASTER_CTL(iface, 0);
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
			SSYNC();
			/* If it is a quick transfer, only address bug no data,
			 * not an err, return 1.
			 */
			if (iface->writeNum == 0 && (mast_stat & BUFRDERR))
				iface->result = 1;
			/* If address not acknowledged return -1,
			 * else return 0.
			 */
			else if (!(mast_stat & ANAK))
				iface->result = 0;
		}
		complete(&iface->complete);
		return;
	}
	if (twi_int_status & MCOMP) {
187
		write_INT_STAT(iface, MCOMP);
188 189 190 191 192 193 194 195
		SSYNC();
		if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
			if (iface->readNum == 0) {
				/* set the read number to 1 and ask for manual
				 * stop in block combine mode
				 */
				iface->readNum = 1;
				iface->manual_stop = 1;
196 197
				write_MASTER_CTL(iface,
					read_MASTER_CTL(iface) | (0xff << 6));
198 199 200 201
			} else {
				/* set the readd number in other
				 * combine mode.
				 */
202 203
				write_MASTER_CTL(iface,
					(read_MASTER_CTL(iface) &
204
					(~(0xff << 6))) |
205
					(iface->readNum << 6));
206 207
			}
			/* remove restart bit and enable master receive */
208 209
			write_MASTER_CTL(iface,
				read_MASTER_CTL(iface) & ~RSTART);
210
			SSYNC();
211 212 213 214 215 216 217
		} else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
				iface->cur_msg+1 < iface->msg_num) {
			iface->cur_msg++;
			iface->transPtr = iface->pmsg[iface->cur_msg].buf;
			iface->writeNum = iface->readNum =
				iface->pmsg[iface->cur_msg].len;
			/* Set Transmit device address */
218
			write_MASTER_ADDR(iface,
219 220 221 222 223 224 225
				iface->pmsg[iface->cur_msg].addr);
			if (iface->pmsg[iface->cur_msg].flags & I2C_M_RD)
				iface->read_write = I2C_SMBUS_READ;
			else {
				iface->read_write = I2C_SMBUS_WRITE;
				/* Transmit first data */
				if (iface->writeNum > 0) {
226
					write_XMT_DATA8(iface,
227 228 229 230 231 232 233
						*(iface->transPtr++));
					iface->writeNum--;
					SSYNC();
				}
			}

			if (iface->pmsg[iface->cur_msg].len <= 255)
234 235 236 237
					write_MASTER_CTL(iface,
					(read_MASTER_CTL(iface) &
					(~(0xff << 6))) |
				(iface->pmsg[iface->cur_msg].len << 6));
238
			else {
239 240 241
				write_MASTER_CTL(iface,
					(read_MASTER_CTL(iface) |
					(0xff << 6)));
242 243 244
				iface->manual_stop = 1;
			}
			/* remove restart bit and enable master receive */
245 246
			write_MASTER_CTL(iface,
				read_MASTER_CTL(iface) & ~RSTART);
247
			SSYNC();
248 249
		} else {
			iface->result = 1;
250 251
			write_INT_MASK(iface, 0);
			write_MASTER_CTL(iface, 0);
252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
			SSYNC();
			complete(&iface->complete);
		}
	}
}

/* Interrupt handler */
static irqreturn_t bfin_twi_interrupt_entry(int irq, void *dev_id)
{
	struct bfin_twi_iface *iface = dev_id;
	unsigned long flags;

	spin_lock_irqsave(&iface->lock, flags);
	del_timer(&iface->timeout_timer);
	bfin_twi_handle_interrupt(iface);
	spin_unlock_irqrestore(&iface->lock, flags);
	return IRQ_HANDLED;
}

static void bfin_twi_timeout(unsigned long data)
{
	struct bfin_twi_iface *iface = (struct bfin_twi_iface *)data;
	unsigned long flags;

	spin_lock_irqsave(&iface->lock, flags);
	bfin_twi_handle_interrupt(iface);
	if (iface->result == 0) {
		iface->timeout_count--;
		if (iface->timeout_count > 0) {
			iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
			add_timer(&iface->timeout_timer);
		} else {
			iface->result = -1;
			complete(&iface->complete);
		}
	}
	spin_unlock_irqrestore(&iface->lock, flags);
}

/*
 * Generic i2c master transfer entrypoint
 */
static int bfin_twi_master_xfer(struct i2c_adapter *adap,
				struct i2c_msg *msgs, int num)
{
	struct bfin_twi_iface *iface = adap->algo_data;
	struct i2c_msg *pmsg;
	int rc = 0;

301
	if (!(read_CONTROL(iface) & TWI_ENA))
302 303
		return -ENXIO;

304
	while (read_MASTER_STAT(iface) & BUSBUSY)
305 306
		yield();

307 308 309
	iface->pmsg = msgs;
	iface->msg_num = num;
	iface->cur_msg = 0;
310

311 312 313 314 315
	pmsg = &msgs[0];
	if (pmsg->flags & I2C_M_TEN) {
		dev_err(&adap->dev, "10 bits addr not supported!\n");
		return -EINVAL;
	}
316

317 318 319 320 321 322
	iface->cur_mode = TWI_I2C_MODE_REPEAT;
	iface->manual_stop = 0;
	iface->transPtr = pmsg->buf;
	iface->writeNum = iface->readNum = pmsg->len;
	iface->result = 0;
	iface->timeout_count = 10;
323
	init_completion(&(iface->complete));
324
	/* Set Transmit device address */
325
	write_MASTER_ADDR(iface, pmsg->addr);
326 327 328 329

	/* FIFO Initiation. Data in FIFO should be
	 *  discarded before start a new operation.
	 */
330
	write_FIFO_CTL(iface, 0x3);
331
	SSYNC();
332
	write_FIFO_CTL(iface, 0);
333 334 335 336 337 338 339 340
	SSYNC();

	if (pmsg->flags & I2C_M_RD)
		iface->read_write = I2C_SMBUS_READ;
	else {
		iface->read_write = I2C_SMBUS_WRITE;
		/* Transmit first data */
		if (iface->writeNum > 0) {
341
			write_XMT_DATA8(iface, *(iface->transPtr++));
342 343
			iface->writeNum--;
			SSYNC();
344
		}
345
	}
346

347
	/* clear int stat */
348
	write_INT_STAT(iface, MERR | MCOMP | XMTSERV | RCVSERV);
349

350
	/* Interrupt mask . Enable XMT, RCV interrupt */
351
	write_INT_MASK(iface, MCOMP | MERR | RCVSERV | XMTSERV);
352
	SSYNC();
353

354
	if (pmsg->len <= 255)
355
		write_MASTER_CTL(iface, pmsg->len << 6);
356
	else {
357
		write_MASTER_CTL(iface, 0xff << 6);
358 359
		iface->manual_stop = 1;
	}
360

361 362
	iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
	add_timer(&iface->timeout_timer);
363

364
	/* Master enable */
365
	write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
366 367 368 369 370 371 372
		((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
		((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
	SSYNC();

	wait_for_completion(&iface->complete);

	rc = iface->result;
373

374 375 376 377
	if (rc == 1)
		return num;
	else
		return rc;
378 379 380 381 382 383 384 385 386 387 388 389 390
}

/*
 * SMBus type transfer entrypoint
 */

int bfin_twi_smbus_xfer(struct i2c_adapter *adap, u16 addr,
			unsigned short flags, char read_write,
			u8 command, int size, union i2c_smbus_data *data)
{
	struct bfin_twi_iface *iface = adap->algo_data;
	int rc = 0;

391
	if (!(read_CONTROL(iface) & TWI_ENA))
392 393
		return -ENXIO;

394
	while (read_MASTER_STAT(iface) & BUSBUSY)
395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
		yield();

	iface->writeNum = 0;
	iface->readNum = 0;

	/* Prepare datas & select mode */
	switch (size) {
	case I2C_SMBUS_QUICK:
		iface->transPtr = NULL;
		iface->cur_mode = TWI_I2C_MODE_STANDARD;
		break;
	case I2C_SMBUS_BYTE:
		if (data == NULL)
			iface->transPtr = NULL;
		else {
			if (read_write == I2C_SMBUS_READ)
				iface->readNum = 1;
			else
				iface->writeNum = 1;
			iface->transPtr = &data->byte;
		}
		iface->cur_mode = TWI_I2C_MODE_STANDARD;
		break;
	case I2C_SMBUS_BYTE_DATA:
		if (read_write == I2C_SMBUS_READ) {
			iface->readNum = 1;
			iface->cur_mode = TWI_I2C_MODE_COMBINED;
		} else {
			iface->writeNum = 1;
			iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
		}
		iface->transPtr = &data->byte;
		break;
	case I2C_SMBUS_WORD_DATA:
		if (read_write == I2C_SMBUS_READ) {
			iface->readNum = 2;
			iface->cur_mode = TWI_I2C_MODE_COMBINED;
		} else {
			iface->writeNum = 2;
			iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
		}
		iface->transPtr = (u8 *)&data->word;
		break;
	case I2C_SMBUS_PROC_CALL:
		iface->writeNum = 2;
		iface->readNum = 2;
		iface->cur_mode = TWI_I2C_MODE_COMBINED;
		iface->transPtr = (u8 *)&data->word;
		break;
	case I2C_SMBUS_BLOCK_DATA:
		if (read_write == I2C_SMBUS_READ) {
			iface->readNum = 0;
			iface->cur_mode = TWI_I2C_MODE_COMBINED;
		} else {
			iface->writeNum = data->block[0] + 1;
			iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
		}
		iface->transPtr = data->block;
		break;
454 455 456 457 458 459 460 461 462 463
	case I2C_SMBUS_I2C_BLOCK_DATA:
		if (read_write == I2C_SMBUS_READ) {
			iface->readNum = data->block[0];
			iface->cur_mode = TWI_I2C_MODE_COMBINED;
		} else {
			iface->writeNum = data->block[0];
			iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
		}
		iface->transPtr = (u8 *)&data->block[1];
		break;
464 465 466 467 468 469 470 471 472
	default:
		return -1;
	}

	iface->result = 0;
	iface->manual_stop = 0;
	iface->read_write = read_write;
	iface->command = command;
	iface->timeout_count = 10;
473
	init_completion(&(iface->complete));
474 475 476 477

	/* FIFO Initiation. Data in FIFO should be discarded before
	 * start a new operation.
	 */
478
	write_FIFO_CTL(iface, 0x3);
479
	SSYNC();
480
	write_FIFO_CTL(iface, 0);
481 482

	/* clear int stat */
483
	write_INT_STAT(iface, MERR | MCOMP | XMTSERV | RCVSERV);
484 485

	/* Set Transmit device address */
486
	write_MASTER_ADDR(iface, addr);
487 488 489 490 491 492 493
	SSYNC();

	iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
	add_timer(&iface->timeout_timer);

	switch (iface->cur_mode) {
	case TWI_I2C_MODE_STANDARDSUB:
494 495
		write_XMT_DATA8(iface, iface->command);
		write_INT_MASK(iface, MCOMP | MERR |
496 497 498 499 500
			((iface->read_write == I2C_SMBUS_READ) ?
			RCVSERV : XMTSERV));
		SSYNC();

		if (iface->writeNum + 1 <= 255)
501
			write_MASTER_CTL(iface, (iface->writeNum + 1) << 6);
502
		else {
503
			write_MASTER_CTL(iface, 0xff << 6);
504 505 506
			iface->manual_stop = 1;
		}
		/* Master enable */
507
		write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
508 509 510
			((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
		break;
	case TWI_I2C_MODE_COMBINED:
511 512
		write_XMT_DATA8(iface, iface->command);
		write_INT_MASK(iface, MCOMP | MERR | RCVSERV | XMTSERV);
513 514 515
		SSYNC();

		if (iface->writeNum > 0)
516
			write_MASTER_CTL(iface, (iface->writeNum + 1) << 6);
517
		else
518
			write_MASTER_CTL(iface, 0x1 << 6);
519
		/* Master enable */
520
		write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
521 522 523
			((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
		break;
	default:
524
		write_MASTER_CTL(iface, 0);
525 526 527 528 529 530
		if (size != I2C_SMBUS_QUICK) {
			/* Don't access xmit data register when this is a
			 * read operation.
			 */
			if (iface->read_write != I2C_SMBUS_READ) {
				if (iface->writeNum > 0) {
531 532
					write_XMT_DATA8(iface,
						*(iface->transPtr++));
533
					if (iface->writeNum <= 255)
534 535
						write_MASTER_CTL(iface,
							iface->writeNum << 6);
536
					else {
537 538
						write_MASTER_CTL(iface,
							0xff << 6);
539 540 541 542
						iface->manual_stop = 1;
					}
					iface->writeNum--;
				} else {
543 544
					write_XMT_DATA8(iface, iface->command);
					write_MASTER_CTL(iface, 1 << 6);
545 546 547
				}
			} else {
				if (iface->readNum > 0 && iface->readNum <= 255)
548 549
					write_MASTER_CTL(iface,
						iface->readNum << 6);
550
				else if (iface->readNum > 255) {
551
					write_MASTER_CTL(iface, 0xff << 6);
552 553 554 555 556 557 558
					iface->manual_stop = 1;
				} else {
					del_timer(&iface->timeout_timer);
					break;
				}
			}
		}
559
		write_INT_MASK(iface, MCOMP | MERR |
560 561 562 563 564
			((iface->read_write == I2C_SMBUS_READ) ?
			RCVSERV : XMTSERV));
		SSYNC();

		/* Master enable */
565
		write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
			((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
			((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
		break;
	}
	SSYNC();

	wait_for_completion(&iface->complete);

	rc = (iface->result >= 0) ? 0 : -1;

	return rc;
}

/*
 * Return what the adapter supports
 */
static u32 bfin_twi_functionality(struct i2c_adapter *adap)
{
	return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
	       I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
	       I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_PROC_CALL |
587
	       I2C_FUNC_I2C | I2C_FUNC_SMBUS_I2C_BLOCK;
588 589 590 591 592 593 594 595
}

static struct i2c_algorithm bfin_twi_algorithm = {
	.master_xfer   = bfin_twi_master_xfer,
	.smbus_xfer    = bfin_twi_smbus_xfer,
	.functionality = bfin_twi_functionality,
};

596
static int i2c_bfin_twi_suspend(struct platform_device *pdev, pm_message_t state)
597
{
598 599 600 601 602 603
	struct bfin_twi_iface *iface = platform_get_drvdata(pdev);

	iface->saved_clkdiv = read_CLKDIV(iface);
	iface->saved_control = read_CONTROL(iface);

	free_irq(iface->irq, iface);
604 605

	/* Disable TWI */
606
	write_CONTROL(iface, iface->saved_control & ~TWI_ENA);
607 608 609 610

	return 0;
}

611
static int i2c_bfin_twi_resume(struct platform_device *pdev)
612
{
613
	struct bfin_twi_iface *iface = platform_get_drvdata(pdev);
614

615 616 617 618 619 620 621 622 623 624 625 626
	int rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
		IRQF_DISABLED, pdev->name, iface);
	if (rc) {
		dev_err(&pdev->dev, "Can't get IRQ %d !\n", iface->irq);
		return -ENODEV;
	}

	/* Resume TWI interface clock as specified */
	write_CLKDIV(iface, iface->saved_clkdiv);

	/* Resume TWI */
	write_CONTROL(iface, iface->saved_control);
627 628 629 630

	return 0;
}

631
static int i2c_bfin_twi_probe(struct platform_device *pdev)
632
{
633
	struct bfin_twi_iface *iface;
634
	struct i2c_adapter *p_adap;
635
	struct resource *res;
636
	int rc;
637
	unsigned int clkhilow;
638

639 640 641 642 643 644 645
	iface = kzalloc(sizeof(struct bfin_twi_iface), GFP_KERNEL);
	if (!iface) {
		dev_err(&pdev->dev, "Cannot allocate memory\n");
		rc = -ENOMEM;
		goto out_error_nomem;
	}

646
	spin_lock_init(&(iface->lock));
647 648 649 650 651 652 653 654 655

	/* Find and map our resources */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res == NULL) {
		dev_err(&pdev->dev, "Cannot get IORESOURCE_MEM\n");
		rc = -ENOENT;
		goto out_error_get_res;
	}

L
Linus Walleij 已提交
656
	iface->regs_base = ioremap(res->start, resource_size(res));
657 658 659 660 661 662 663 664 665 666 667 668
	if (iface->regs_base == NULL) {
		dev_err(&pdev->dev, "Cannot map IO\n");
		rc = -ENXIO;
		goto out_error_ioremap;
	}

	iface->irq = platform_get_irq(pdev, 0);
	if (iface->irq < 0) {
		dev_err(&pdev->dev, "No IRQ specified\n");
		rc = -ENOENT;
		goto out_error_no_irq;
	}
669 670 671 672 673 674

	init_timer(&(iface->timeout_timer));
	iface->timeout_timer.function = bfin_twi_timeout;
	iface->timeout_timer.data = (unsigned long)iface;

	p_adap = &iface->adap;
675 676
	p_adap->nr = pdev->id;
	strlcpy(p_adap->name, pdev->name, sizeof(p_adap->name));
677 678
	p_adap->algo = &bfin_twi_algorithm;
	p_adap->algo_data = iface;
J
Jean Delvare 已提交
679
	p_adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
680
	p_adap->dev.parent = &pdev->dev;
681

682 683 684 685 686 687
	rc = peripheral_request_list(pin_req[pdev->id], "i2c-bfin-twi");
	if (rc) {
		dev_err(&pdev->dev, "Can't setup pin mux!\n");
		goto out_error_pin_mux;
	}

688
	rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
689
		IRQF_DISABLED, pdev->name, iface);
690
	if (rc) {
691 692 693
		dev_err(&pdev->dev, "Can't get IRQ %d !\n", iface->irq);
		rc = -ENODEV;
		goto out_error_req_irq;
694 695 696
	}

	/* Set TWI internal clock as 10MHz */
S
Sonic Zhang 已提交
697
	write_CONTROL(iface, ((get_sclk() / 1000 / 1000 + 5) / 10) & 0x7F);
698

699 700
	/*
	 * We will not end up with a CLKDIV=0 because no one will specify
S
Sonic Zhang 已提交
701
	 * 20kHz SCL or less in Kconfig now. (5 * 1000 / 20 = 250)
702
	 */
S
Sonic Zhang 已提交
703
	clkhilow = ((10 * 1000 / CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ) + 1) / 2;
704

705
	/* Set Twi interface clock as specified */
706
	write_CLKDIV(iface, (clkhilow << 8) | clkhilow);
707 708

	/* Enable TWI */
709
	write_CONTROL(iface, read_CONTROL(iface) | TWI_ENA);
710 711
	SSYNC();

712
	rc = i2c_add_numbered_adapter(p_adap);
713 714 715 716 717 718
	if (rc < 0) {
		dev_err(&pdev->dev, "Can't add i2c adapter!\n");
		goto out_error_add_adapter;
	}

	platform_set_drvdata(pdev, iface);
719

720 721
	dev_info(&pdev->dev, "Blackfin BF5xx on-chip I2C TWI Contoller, "
		"regs_base@%p\n", iface->regs_base);
722 723 724 725 726 727 728

	return 0;

out_error_add_adapter:
	free_irq(iface->irq, iface);
out_error_req_irq:
out_error_no_irq:
729 730
	peripheral_free_list(pin_req[pdev->id]);
out_error_pin_mux:
731 732 733 734 735
	iounmap(iface->regs_base);
out_error_ioremap:
out_error_get_res:
	kfree(iface);
out_error_nomem:
736 737 738 739 740 741 742 743 744 745 746
	return rc;
}

static int i2c_bfin_twi_remove(struct platform_device *pdev)
{
	struct bfin_twi_iface *iface = platform_get_drvdata(pdev);

	platform_set_drvdata(pdev, NULL);

	i2c_del_adapter(&(iface->adap));
	free_irq(iface->irq, iface);
747
	peripheral_free_list(pin_req[pdev->id]);
748 749
	iounmap(iface->regs_base);
	kfree(iface);
750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776

	return 0;
}

static struct platform_driver i2c_bfin_twi_driver = {
	.probe		= i2c_bfin_twi_probe,
	.remove		= i2c_bfin_twi_remove,
	.suspend	= i2c_bfin_twi_suspend,
	.resume		= i2c_bfin_twi_resume,
	.driver		= {
		.name	= "i2c-bfin-twi",
		.owner	= THIS_MODULE,
	},
};

static int __init i2c_bfin_twi_init(void)
{
	return platform_driver_register(&i2c_bfin_twi_driver);
}

static void __exit i2c_bfin_twi_exit(void)
{
	platform_driver_unregister(&i2c_bfin_twi_driver);
}

module_init(i2c_bfin_twi_init);
module_exit(i2c_bfin_twi_exit);
777 778 779 780

MODULE_AUTHOR("Bryan Wu, Sonic Zhang");
MODULE_DESCRIPTION("Blackfin BF5xx on-chip I2C TWI Contoller Driver");
MODULE_LICENSE("GPL");
781
MODULE_ALIAS("platform:i2c-bfin-twi");